# US Patent & Trademark Office Patent Public Search | Text View

United States Patent Application Publication Kind Code Publication Date Inventor(s) 20250258730 A1 August 14, 2025 Lee; Jiho et al.

# MODELING METHOD FOR ESTIMATING USED LIFETIME OF MEMORY DEVICE, METHOD OF CALCULATING REMAINING USEFUL LIFETIME OF MEMORY DEVICE USING THE SAME, AND SYSTEM PERFORMING THE SAME

### Abstract

In an example modeling method for estimating used lifetime of a memory device, a plurality of performance measurement data associated with a plurality of performances of a plurality of unused memory devices are obtained based on an accelerated aging test performing on the plurality of unused memory devices. A plurality of statistical data are calculated based on performing a statistical distribution approximation on the plurality of performance measurement data. A plurality of conditional probabilities are calculated based on a plurality of sample performance data associated with the plurality of performances and the plurality of statistical data. A lifetime calculation model is trained based on the plurality of conditional probabilities. The lifetime calculation model outputs estimated used lifetime data and uncertainty data. The estimated used lifetime data corresponds to the plurality of sample performance data. The uncertainty data represents uncertainty of the estimated used lifetime data.

Inventors: Lee; Jiho (Suwon-si, KR), Kim; Seyoung (Suwon-si, KR), Kim; Jongkyun

(Suwon-si, KR), Kim; Jiwon (Suwon-si, KR), Kim; Jieun (Suwon-si, KR)

**Applicant: Samsung Electronics Co., Ltd.** (Suwon-si, KR)

Family ID: 96608513

Appl. No.: 19/017135

Filed: January 10, 2025

**Foreign Application Priority Data** 

KR 10-2024-0019315 Feb. 08, 2024

# **Publication Classification**

**Int. Cl.: G06F11/00** (20060101)

**U.S. Cl.:** 

CPC **G06F11/004** (20130101); G06F2201/81 (20130101)

# **Background/Summary**

#### CROSS-REFERENCE TO RELATED APPLICATION

[0001] This application claims priority under 35 USC § 119 to Korean Patent Application No. 10-2024-0019315 filed on Feb. 8, 2024 in the Korean Intellectual Property Office (KIPO), the contents of which are herein incorporated by reference in their entirety.

#### **BACKGROUND**

[0002] Semiconductor memory devices may be divided into two categories depending upon whether or not they retain stored data when disconnected from a power supply. These categories include volatile memory devices, which lose stored data when disconnected from power, and nonvolatile memory devices, which retain stored data when disconnected from power. While volatile memory devices may perform read and write operations at a high speed, contents stored therein may be lost at power-off. Since nonvolatile memory devices retain contents stored therein even at power-off, they may be used to store data that needs to be retained.

[0003] As semiconductor memory devices operate, components such as transistors included in the semiconductor memory devices may wear out, and remaining useful lifetime of the semiconductor memory devices may be reduced. Recently, there have been high demands of recertification business to reuse semiconductor memory devices that are already used, and the remaining useful lifetime of the semiconductor memory devices that are already used should be identified for the recertification business. The remaining useful lifetime may depend on the usage history of the semiconductor memory devices, but it is difficult to accurately recognize the usage history.

#### **SUMMARY**

[0004] The present disclosure relates to a modeling method capable of generating an estimation model for efficiently estimating used lifetime of a memory device without a usage history of the memory device and without a dedicated integrated circuit (IC).

[0005] The present disclosure relates to a method of calculating remaining useful lifetime of a memory device using the estimation model generated by the modeling method.

[0006] The present disclosure relates to a system performing the modeling method and/or the method of calculating the remaining useful lifetime.

[0007] In some implementations, in a modeling method for estimating used lifetime of a memory device, the modeling method is performed by executing program code by at least one processor, and the program code is stored in a non-transitory computer readable medium. A plurality of performance measurement data associated with a plurality of performances of a plurality of unused memory devices are obtained while an accelerated aging test is performing on the plurality of unused memory devices. A plurality of statistical data are calculated by performing a statistical distribution approximation on the plurality of performance measurement data. A plurality of conditional probabilities are calculated based on a plurality of sample performance data associated with the plurality of performances and the plurality of statistical data. A lifetime calculation model is trained based on the plurality of conditional probabilities. The lifetime calculation model outputs estimated used lifetime data and uncertainty data. The estimated used lifetime data corresponds to

the plurality of sample performance data. The uncertainty data represents uncertainty of the estimated used lifetime data.

[0008] In some implementations, in a method of calculating remaining useful lifetime of a memory device, the method is performed by executing program code by at least one processor, and the program code is stored in a non-transitory computer readable medium. A lifetime calculation model is generated using a plurality of unused memory devices. A plurality of performance data associated with a plurality of performances of at least one target memory device that has already been used are measured. Remaining useful lifetime of the at least one target memory device is obtained based on the lifetime calculation model and the plurality of performance data associated with the plurality of performances. When generating the lifetime calculation model, a plurality of performance measurement data associated with the plurality of performances of the plurality of unused memory devices are obtained while an accelerated aging test is performing on the plurality of unused memory devices. A plurality of statistical data are calculated by performing a statistical distribution approximation on the plurality of performance measurement data. A plurality of first conditional probabilities are calculated based on a plurality of sample performance data associated with the plurality of performances and the plurality of statistical data. The lifetime calculation model is trained based on the plurality of first conditional probabilities. The lifetime calculation model outputs first estimated used lifetime data and first uncertainty data. The first estimated used lifetime data corresponds to the plurality of sample performance data. The first uncertainty data represents uncertainty of the first estimated used lifetime data.

[0009] In some implementations, a system includes a reliability testing equipment, a performance measuring equipment, at least one processor and a non-transitory computer readable medium. The reliability testing equipment performs an accelerated aging test on a memory device. The performance measuring equipment measures a plurality of performances of the memory device. The non-transitory computer readable medium stores program codes executed by the at least one processor to generate a lifetime calculation model for obtaining remaining useful lifetime of the memory device. The at least one processor obtains, using the reliability testing equipment and the performance measuring equipment, a plurality of performance measurement data associated with the plurality of performances of a plurality of unused memory devices while the accelerated aging test is performing on the plurality of unused memory devices, calculates a plurality of statistical data by performing a statistical distribution approximation on the plurality of performance measurement data, calculates a plurality of conditional probabilities based on a plurality of sample performance data associated with the plurality of performances and the plurality of statistical data, and trains the lifetime calculation model based on the plurality of conditional probabilities. The memory device and the plurality of unused memory devices are memory devices of a same type. The lifetime calculation model outputs estimated used lifetime data and uncertainty data. The estimated used lifetime data corresponds to the plurality of sample performance data. The uncertainty data represents uncertainty of the estimated used lifetime data.

[0010] In some implementations, in the modeling method for estimating the used lifetime of the memory device, the method of calculating the remaining useful lifetime of the memory device and the system, the used lifetime of the memory device may be estimated and/or the remaining useful lifetime of the memory device may be calculated, using actual performance parameters that are measured through actual operating paths within the memory device, without an additional on-chip IP or an additional dedicated IC that are located in the memory device. For example, the performance distribution may be modified to fit a statistical distribution, probability-based lifetime calculation may be performed based thereon. For example, the conservative lifetime calculation may be performed based on worst case conditions that are self-defined. For example, the accurate lifetime calculation may be performed based on various performance parameters. Accordingly, the operations of estimating the used lifetime of the memory device and/or calculating the remaining useful lifetime of the memory device may be efficiently performed, and the used lifetime and/or the

remaining useful lifetime may be applied to the recertification business to reuse the memory devices that are already used.

# **Description**

#### BRIEF DESCRIPTION OF THE DRAWINGS

[0011] Illustrative, non-limiting example implementations will be more clearly understood from the following detailed description taken in conjunction with the accompanying drawings.

[0012] FIG. **1** is a flowchart illustrating an example of a modeling method for estimating used lifetime of a memory device.

[0013] FIGS. 2 and 3 are block diagrams illustrating an example of a system.

[0014] FIGS. **4**, **5**A, **5**B, **5**C, and **5**D are diagrams for describing an example of a lifetime calculation model.

[0015] FIG. **6** is a flowchart illustrating an example of obtaining a plurality of performance measurement data in FIG. **1**.

[0016] FIGS. 7, 8, and 9 are diagrams for describing an example operation of FIG. 6.

[0017] FIG. **10** is a flowchart illustrating an example of obtaining a plurality of performance measurement data in FIG. **1**.

[0018] FIG. **11** is a flowchart illustrating an example of calculating a plurality of statistical data in FIG. **1**.

[0019] FIG. **12** is a flowchart illustrating an example of calculating a plurality of conditional probabilities in FIG. **1**.

[0020] FIG. **13** is a flowchart illustrating an example of a modeling method for estimating used lifetime of a memory device.

[0021] FIGS. **14** and **15** are flowcharts illustrating an example of a modeling method for estimating used lifetime of a memory device.

[0022] FIGS. **16**A, **16**B, and **16**C are diagrams for describing an example of a modeling method for estimating used lifetime of a memory device.

[0023] FIGS. 17A and 17B are block diagrams illustrating examples of a memory device.

[0024] FIGS. **18**A, **18**B, and **18**C are diagrams illustrating implementation examples of memory devices.

[0025] FIG. **19** is a flowchart illustrating an example of a method of calculating remaining useful lifetime of a memory device.

[0026] FIGS. **20** and **21** are flowcharts illustrating examples of obtaining remaining useful lifetime in FIG. **19**.

[0027] FIGS. **22**, **23**, **24**, and **25** are flowcharts illustrating an example of a method of calculating remaining useful lifetime of a memory device.

# **DETAILED DESCRIPTION**

[0028] Various example implementations will be described more fully with reference to the accompanying drawings, in which implementations are shown. The present disclosure may, however, be embodied in many different forms and should not be construed as limited to the implementations set forth herein. Like reference numerals refer to like elements throughout this application.

[0029] FIG. **1** is a flowchart illustrating an example of a modeling method for estimating used lifetime of a memory device.

[0030] Referring to FIG. **1**, a modeling method may be performed to model or generate a lifetime calculation model, which is applied to estimate used lifetime (or used period) of a memory device and/or to calculate remaining useful lifetime (RUL) of a memory device. For example, the modeling method may be performed on a computer-based system and/or tool, at least part of which

is implemented in hardware and/or software. For example, the system and/or tool may include a program (or program codes) that includes a plurality of instructions executed by at least one processor. The system and/or tool will be described with reference to FIGS. 2 and 3. [0031] In the modeling method, a plurality of performance measurement data associated with a plurality of performances of a plurality of unused memory devices are obtained while an accelerated aging test is performing on the plurality of unused memory devices (operation S100). The plurality of unused memory devices may be the same products as the memory device (e.g., a target memory device) for which the used lifetime is to be estimated and/or the remaining useful lifetime is to be calculated. The plurality of unused memory devices may be new products that have not yet been used. For example, the plurality of unused memory devices and the target memory device may be memory devices of the same type that have the same structure and are manufactured by the same process. Operation S**100** will be described with reference to FIGS. **6** and **10**. [0032] The accelerated aging test may be or may represent operations of measuring the change in performance over product operating time under accelerated conditions. For example, in the accelerated aging test, products may operate based on worst case scenarios that have been already known. For example, the worst case scenarios may be defined by a combination of specific conditions such as type of commands (e.g., such as idle/write/read operations), addresses, timings, etc. For example, the accelerated conditions may represent applying a higher voltage, temperature, etc., as compared to a voltage, temperature, etc. when the product is actually used (e.g., as compared to actual use conditions).

[0033] In some implementations, the memory device, e.g., each of the plurality of unused memory devices and the target memory device, may be a dynamic random access memory (DRAM) device. In some implementations, the memory device, e.g., each of the plurality ofunused memory devices and the target memory device, may be a flash memory device. However, example implementations are not limited thereto, and the memory device may be one of various volatile memory devices and/or one of various nonvolatile memory devices. A configuration of the memory device will be described with reference to FIGS. **17**A, **17**B, **18**A, **18**B and **18**C.

[0034] A plurality of statistical data are calculated by performing a statistical distribution approximation on the plurality of performance measurement data (operation S200). For example, it may be assumed that the plurality of performance measurement data are formed according to a normal distribution, and various statistical values may be calculated based thereon. Operation S200 will be described with reference to FIG. 11.

[0035] A plurality of conditional probabilities are calculated based on a plurality of sample performance data associated with the plurality of performances and the plurality of statistical data (operation S300). For example, the plurality of sample performance data may have a configuration similar to that of the plurality of performance measurement data. For example, the plurality of conditional probabilities may represent probabilities under conditions in which the plurality of sample performance data are input. Operation S300 will be described with reference to FIG. 12. [0036] The lifetime calculation model may be trained or learned based on the plurality of conditional probabilities (operation S400). The lifetime calculation model outputs estimated used lifetime data and uncertainty data, the estimated used lifetime data corresponds to the plurality of sample performance data, and the uncertainty data represents uncertainty of the estimated used lifetime data. For example, the lifetime calculation model may be implemented in the form of a machine learning model, a neural network model, an artificial intelligence (AI) model, etc. A configuration of the lifetime calculation model will be described with reference to FIGS. 5, 5A, 5B, 5C and 5D.

[0037] In some implementations, the lifetime calculation model may be implemented using Bayesian inference. However, example implementations are not limited thereto. [0038] In the modeling method, the used lifetime of the memory device may be estimated and/or the remaining useful lifetime of the memory device may be calculated, using actual performance

parameters that are measured through actual operating paths within the memory device, without an additional on-chip intellectual property (IP) or an additional dedicated integrated circuit (IC) that are located in the memory device. For example, the performance distribution may be modified to fit a statistical distribution, probability-based lifetime calculation may be performed based thereon. For example, the conservative lifetime calculation may be performed based on worst case conditions (e.g., operation sequences) that are self-defined. For example, the accurate lifetime calculation may be performed based on various performance parameters. Accordingly, the operations of estimating the used lifetime of the memory device and/or calculating the remaining useful lifetime of the memory device may be efficiently performed, and the used lifetime and/or the remaining useful lifetime may be applied to the recertification business to reuse the memory devices that are already used.

[0039] FIGS. **2** and **3** are block diagrams illustrating an example of a system.

[0040] Referring to FIG. **2**, a system **1000** includes a processor **1100**, a storage device **1200**, a modeling and estimation module **1300**, a reliability testing equipment **1400** and a performance measuring equipment **1500**.

[0041] Herein, the term "module" may indicate, but is not limited to, a software and/or hardware component, such as a field programmable gate array (FPGA) or an application specific integrated circuit (ASIC), which performs certain tasks. A "module" may be configured to reside in a tangible addressable storage medium and be configured to execute on one or more processors. For example, a "module" may include components such as software components, object-oriented software components, class components and task components, and processes, functions, Routines, segments of program code, drivers, firmware, microcode, circuitry, data, databases, data structures, tables, arrays, and variables. A "module" may be divided into a plurality of "modules" that perform detailed functions.

[0042] The processor **1100** may be used when the modeling and estimation module **1300** performs computations or calculations. For example, the processor **1100** may include a microprocessor, an application processor (AP), a central processing unit (CPU), a digital signal processor (DSP), a graphic processing unit (GPU), a neural processing unit (NPU), or the like. Although FIG. **2** illustrates that the system **1000** includes one processor **1100**, example implementations are not limited thereto. For example, the semiconductor design system **1000** may include a plurality of processors. In addition, the processor **1100** may include cache memories to increase computation capacity.

[0043] The storage device **1200** may store data used for operations of the processor **1100** and the modeling and estimation module **1300**. In some implementations, the storage device (or storage medium) **1200** may include any non-transitory computer-readable storage medium used to provide commands and/or data to a computer. For example, the non-transitory computer-readable storage medium may include a volatile memory such as a static random access memory (SRAM), a dynamic random access memory (DRAM), or the like, and a nonvolatile memory such as a flash memory, a magnetic random access memory (MRAM), a phase-change random access memory (PRAM), a resistive random access memory (RRAM), a ferroelectric random access memory (FRAM), or the like. The non-transitory computer-readable storage medium may be inserted into the computer, may be integrated in the computer, or may be coupled to the computer through a communication medium such as a network and/or a wireless link.

[0044] The reliability testing equipment **1400** may perform accelerated aging tests (e.g., high temperature operating life (HTOL) tests) on memory devices. The performance measuring equipment **1500** may measure operational performance (e.g., various performance parameters associated with or related to input/output (I/O) timings) of memory devices.

[0045] The modeling and estimation module **1300** may perform the modeling method for estimating the used lifetime of the memory device described with reference to FIG. **1**, and may perform a method of calculating remaining useful lifetime of a memory device, which will be

described with reference to FIG. 19.

[0046] The modeling and estimation module **1300** may include a data collection module **1310**, a training (or learning) module **1320**, and an inferring and calculating module **1330**.

[0047] The data collection module **1310** may perform a data collection operation for performing the modeling method for estimating the used lifetime of the memory device and/or the method of calculating the remaining useful lifetime of the memory device. For example, the data collection module **1310** may collect, via performance measuring equipment **1500**, performance measurement data and performance data, may collect sample performance data, and may collect and/or generate various other data.

[0048] The training module **1320** may perform a training operation (or a re-training operation) for performing the modeling method for estimating the used lifetime of the memory device and/or the method of calculating the remaining useful lifetime of the memory device. For example, the training module **1320** may perform various operations, processing, data generating and storing, etc. for generating and training a lifetime calculation model LCM.

[0049] The inferring and calculating module **1330** may perform an inference operation and a calculation operation for performing the method of calculating the remaining useful lifetime of the memory device. For example, the inferring and calculating module **1330** may perform the remaining useful lifetime calculation operation for an already used memory device based on the lifetime calculation model LCM that has been trained and generated and using performance data that are obtained by the performance measuring equipment **1500** and a data collection module **1310**, without an additional IP or IC.

[0050] The data collection module **1310** may perform operation S**100** described with reference to FIG. **1**, and may perform a part of operations S**1100** and S**1200** which will be described with reference to FIG. **19**. The training module **1320** may perform operations S**200**, S**300** and S**400** described with reference to FIG. **1**, and may perform another part of operation S**1100** which will be described with reference to FIG. **19**. The inferring and calculating module **1330** may perform operation S**1300** which will be described with reference to FIG. **19**.

[0051] In some implementations, the lifetime calculation model LCM, the data collection module **1310**, the training module **1320**, and the inferring and calculating module **1330** may be implemented as instructions or program codes that may be executed by the processor **1100**. For example, the instructions or program codes of the lifetime calculation model LCM, the data collection module **1310**, the training module **1320**, and the inferring and calculating module **1330** may be stored in computer readable medium. For example, the processor **1100** may load the instructions or program codes to a working memory (e.g., a DRAM, etc.).

[0052] In other implementations, the processor **1100** may be manufactured to efficiently execute instructions or program codes included in the lifetime calculation model LCM, the data collection module **1310**, the training module **1320**, and the inferring and calculating module **1330**. For example, the processor **1100** may efficiently execute the instructions or program codes from various AI modules and/or machine learning modules. For example, the processor **1100** may receive information corresponding to the lifetime calculation model LCM, the data collection module **1310**, the training module **1320**, and the inferring and calculating module **1330** to operate the lifetime calculation model LCM, the data collection module **1310**, the training module **1320**, and the inferring and calculating module **1330**.

[0053] In some implementations, the data collection module **1310**, the training module **1320**, and the inferring and calculating module **1330** may be implemented as a single integrated module. In other implementations, the data collection module **1310**, the training module **1320**, and the inferring and calculating module **1330** may be implemented as separate and different modules. [0054] Referring to FIG. **3**, a system **2000** includes a processor **2100**, an input/output (I/O) device **2200**, a network interface **2300**, a random access memory (RAM) **2400**, a read only memory (ROM) **2500** and a storage device **2600**. FIG. **3** illustrates an example where all of the data

collection module **1310**, the training module **1320**, and the inferring and calculating module **1330** in FIG. **2** are implemented in software. For convenience of illustration, components corresponding to the reliability testing equipment **1400** and the performance measuring equipment **1500** in FIG. **2**, which are implemented as separate equipments or facilities, are omitted.

[0055] The system **2000** may be a computing system. For example, the computing system may be a fixed computing system such as a desktop computer, a workstation or a server, or may be a portable computing system such as a laptop computer.

[0056] The processor **2100** may be substantially the same as the processor **1100** in FIG. **2**. For example, the processor **2100** may include a core or a processor core for executing an arbitrary instruction set (for example, intel architecture-32 (IA-32), 64 bit extension IA-32, x86-64, PowerPC, Sparc, MIPS, ARM, IA-64, etc.). For example, the processor **2100** may access a memory (e.g., the RAM **2400** or the ROM **2500**) through a bus, and may execute instructions stored in the RAM **2400** or the ROM **2500**. As illustrated in FIG. **3**, the RAM **2400** may store a program PR corresponding to the data collection module **1310**, the training module **1320**, and the inferring and calculating module **1330** in FIG. **2** or at least some elements of the program PR, and the program PR may allow the processor **2100** to perform operations for generating the lifetime calculation model LCM and/or calculating the remaining useful lifetime (e.g., operations S**100**, S**200**, S**300**, S**400** and S**500** in FIG. **1** and/or operations S**1100**, S**1200** and S**1300** in FIG. **19**).

[0057] In other words, the program PR may include a plurality of instructions and/or procedures executable by the processor **2100**, and the plurality of instructions and/or procedures included in the program PR may allow the processor **2100** to perform the operations for generating the lifetime calculation model LCM and/or calculating the remaining useful lifetime. Each of the procedures may denote a series of instructions for performing a certain task. A procedure may be referred to as a function, a routine, a subroutine, or a subprogram. Each of the procedures may process data provided from the outside and/or data generated by another procedure.

[0058] The storage device **2600** may be substantially the same as the storage device **1200** in FIG. **2**. For example, the storage device **2600** may store the program PR. The program PR or at least some elements of the program PR may be loaded from the storage device **2600** to the RAM **2400** before being executed by the processor **2100**. The storage device **2600** may store a file written in a program language, and the program PR generated by a compiler or the like or at least some elements of the program PR may be loaded to the RAM **2400**.

[0059] The storage device **2600** may store data, which is to be processed by the processor **2100**, or data obtained through processing by the processor **2100**. The processor **2100** may process the data stored in the storage device **2600** to generate new data, based on the program PR and may store the generated data in the storage device **2600**.

[0060] The I/O device **2200** may include an input device, such as a keyboard, a pointing device, or the like, and may include an output device such as a display device, a printer, or the like. For example, a user may trigger, through the I/O devices **2200**, execution of the program PR by the processor **2100**, and may provide or check various inputs, outputs and/or data, etc.

[0061] The network interface **2300** may provide access to a network outside the system **2000**. For example, the network may include a plurality of computing systems and communication links, and the communication links may include wired links, optical links, wireless links, or arbitrary other type links. Various inputs may be provided to the system **2000** through the network interface **2300**, and various outputs may be provided to another computing system through the network interface **2300**.

[0062] In some implementations, the computer program codes, the lifetime calculation model LCM, the data collection module **1310**, the training module **1320**, and the inferring and calculating module **1330** may be stored in a transitory or non-transitory computer readable medium. In some implementations, values obtained from arithmetic processing performed by the processor may be stored in a transitory or non-transitory computer readable medium. In some implementations,

intermediate values generated during the training operation may be stored in a transitory or non-transitory computer readable medium. In some implementations, various data such as performance measurement data (or performance data), statistical data, estimation data (or prediction data), and/or uncertainty data may be stored in a transitory or non-transitory computer readable medium. However, example implementations are not limited thereto.

[0063] FIGS. **4**, **5**A, **5**B, **5**C, and **5**D are diagrams for describing an example of a lifetime calculation model.

[0064] Referring to FIG. **4**, a lifetime calculation model **100** may include a statistical distribution approximating block **110**, a conditional probability calculating block **120** and a post computing block **130**.

[0065] The statistical distribution approximating block **110** may calculate a plurality of statistical data STDAT**1**, STDAT**2**, . . . , STDATK by performing a statistical distribution approximation on a plurality of performance measurement data PMDAT**1**, PMDAT**2**, . . . , PMDATK.

[0066] For example, the statistical distribution approximating block **110** may calculate the first statistical data STDAT**1** including various statistical values for the first performance measurement data PMDAT**1**, based on assuming that the first performance measurement data PMDAT**1** obtained by the performance measuring equipment **1500** and the data collection module **1310** follow a normal distribution. Similarly, the statistical distribution approximating block **110** may calculate the second statistical data STDAT**2** based on the second performance measurement data PMDAT**2**, and may calculate the Kth statistical data STDATK based on the Kth performance measurement data PMDATK, where K is a positive integer greater than or equal to three.

[0067] The conditional probability calculating block **120** may calculate a plurality of conditional probabilities CP**1**, CP**2**, . . . , CPK based on the plurality of statistical data STDAT**1** to STDATK and one of a plurality of sample performance data SPDAT and a plurality of performance data TPDAT. For example, when the modeling method described with reference to FIG. **1** is performed, the plurality of sample performance data SPDAT may be provided as input. For example, when the method of calculating the remaining useful lifetime which will be described with reference to FIG. **19** is performed, the plurality of performance data TPDAT may be provided as input.

[0068] For example, the conditional probability calculating block **120** may calculate the first

conditional probability CP1 in which first estimated usage time corresponding to the first performance measurement data PMDAT1 and the first statistical data STDAT1 therefor will be output when the plurality of sample performance data SPDAT or the plurality of performance data TPDAT are input. Similarly, the conditional probability calculating block 120 may calculate the second conditional probability CP2 based on the second statistical data STDAT2 and based on the plurality of sample performance data SPDAT or the plurality of performance data TPDAT, and may calculate the Kth conditional probability CPK based on the Kth statistical data STDATK and based on the plurality of sample performance data SPDAT or the plurality of performance data TPDAT. [0069] The post computing block 130 may output estimated used lifetime data ELDAT and uncertainty data UCDAT based on the plurality of conditional probabilities CP1 to CPK. The estimated used lifetime data ELDAT may correspond to the plurality of sample performance data SPDAT or the plurality of performance data TPDAT. The uncertainty data UCDAT may represent uncertainty of the estimated used lifetime data ELDAT. In some implementations, only the configuration corresponding to the post computing block 130 may be referred to as the lifetime calculation model.

[0070] In some implementations, at least a part of the statistical distribution approximating block **110**, the conditional probability calculating block **120** and the post computing block **130** may be implemented in software and/or hardware.

[0071] Referring to FIGS. **5**A, **5**B, **5**C and **5**D, examples of the post computing block **130** in FIG. **4** are illustrated.

[0072] FIG. 5A illustrates an example of a general neural network (or artificial neural network).

For example, the general neural network may include an input layer IL, a plurality of hidden layers HL1, HL2, . . . , HLn and an output layer OL.

[0073] The input layer IL may include i input nodes x.sub.1, x.sub.2, . . . , x.sub.i, where i is a positive integer. Input data (e.g., vector input data) IDAT whose length is i may be input to the input nodes x.sub.1, x.sub.2, . . . , x.sub.1 such that each element of the input data IDAT is input to a respective one of the input nodes x.sub.1, x.sub.2, . . . , x.sub.1. The input data IDAT may include information associated with the various features of the different classes to be categorized. [0074] The plurality of hidden layers HL1, HL2, . . . , HLn may include n hidden layers, where n is a positive integer, and may include a plurality of hidden nodes h.sup.1.sub.1, h.sup.1.sub.2, h.sup.1.sub.3, . . . , h.sup.1.sub.m, h.sup.2.sub.1, h.sup.2.sub.3, . . . , h.sup.2.sub.m, h.sup.n.sub.1, h.sup.n.sub.2, h.sup.n.sub.3, . . . , h.sup.1.sub.m, the hidden layer HL2 may include m hidden nodes h.sup.1.sub.1, h.sup.n.sub.2, h.sup.n.sub.2, h.sup.n.sub.3, . . . , h.sup.n.sub.3, . . .

[0075] The output layer OL may include j output nodes y.sub.1, y.sub.2, . . . , y.sub.j, where j is a positive integer. Each of the output nodes y.sub.1, y.sub.2, . . . , y.sub.j may correspond to a respective one of classes to be categorized. The output layer OL may generate output values (e.g., class scores or numerical output such as a regression variable) and/or output data ODAT associated with the input data IDAT for each of the classes. In some implementations, the output layer OL may be a fully-connected layer and may indicate, for example, a probability that the input data IDAT corresponds to a car.

[0076] A structure of the neural network illustrated in FIG. 5A may be represented by information on branches (or connections) between nodes illustrated as lines, and a weighted value assigned to each branch, which is not illustrated. In some neural network models, nodes within one layer may not be connected to one another, but nodes of different layers may be fully or partially connected to one another. In some other neural network models, such as unrestricted Boltzmann machines, at least some nodes within one layer may also be connected to other nodes within one layer in addition to (or alternatively with) one or more nodes of other layers.

[0077] Each node (e.g., the node h.sup.1.sub.1) may receive an output of a previous node (e.g., the node x.sub.1), may perform a computing operation, computation or calculation on the received output, and may output a result of the computing operation, computation or calculation as an output to a next node (e.g., the node h.sup.2.sub.1). Each node may calculate a value to be output by applying the input to a specific function, e.g., a nonlinear function. This function may be called the activation function for the node.

[0078] In some implementations, the structure of the neural network is set in advance, and the weighted values for the connections between the nodes are set appropriately by using sample data having sample answer (also referred to as a "label"), which indicates a class the data corresponding to a sample input value. The data with the sample answer may be referred to as "training data", and a process of determining the weighted values may be referred to as "training". The neural network "learns" to associate the data with corresponding labels during the training process. A group of an independently trainable neural network structure and the weighted values that have been trained using an algorithm may be referred to as a "model", and a process of predicting, by the model with the determined weighted values, which class new input data belongs to, and then outputting the predicted value, may be referred to as a "testing" process or operating the neural network in inference mode.

[0079] FIG. **5**B illustrates an example of an operation (e.g., computation or calculation) performed by one node ND included in the neural network of FIG. **5**A.

[0080] Based on N inputs a.sub.1, a.sub.2, a.sub.3, . . . , a.sub.N provided to the node ND, where N is a positive integer greater than or equal to two, the node ND may multiply the N inputs a.sub.1 to

a.sub.N and corresponding N weights w.sub.1, w.sub.2, w.sub.3, . . . , w.sub.N, respectively, may sum N values obtained by the multiplication, may add an offset "b" to a summed value, and may generate one output value (e.g., "z") by applying a value to which the offset "b" is added to a specific function "a".

[0081] In some implementations and as illustrated in FIG. 5B, one layer included in the neural network illustrated in FIG. 5A may include M nodes ND, where M is a positive integer greater than or equal to two, and output values of the one layer may be obtained by Equation 1. [00001] W\*A = Z [Equation1]

[0082] In Equation 1, "W" denotes a weight set including weights for all connections included in the one layer, and may be implemented in an M\*N matrix form. "A" denotes an input set including the N inputs a.sub.1 to a.sub.N received by the one layer, and may be implemented in an N\*1 matrix form. "Z" denotes an output set including M outputs z.sub.1, z.sub.2, z.sub.3, . . . , z.sub.M output from the one layer, and may be implemented in an M\*1 matrix form.

[0083] The general neural network illustrated in FIG. 5A may not be suitable for handling input

image data (or input sound data) because each node (e.g., the node h.sup.1.sub.1) is connected to all nodes of a previous layer (e.g., the nodes x.sub.1, x.sub.2, . . . , x.sub.i included in the layer IL) and then the number of weighted values drastically increases as the size of the input image data increases. Thus, a convolutional neural network (CNN), which is implemented by combining the filtering technique with the general neural network, has been researched such that a two-dimensional image, as an example of the input image data, is efficiently trained by the convolutional neural network.

[0084] FIG. 5C illustrates an example of a convolutional neural network. For example, the convolutional neural network may include a plurality of layers CONV1, RELU1, CONV2, RELU2, POOL1, CONV3, RELU3, CONV4, RELU4, POOL2, CONV5, RELU5, CONV6, RELU6, POOL3 and FC. Here, "CONV" denotes a convolutional layer, "RELU" denotes a rectified linear unit activation function, "POOL" denotes a pooling layer, and "FC" denotes a fully connected layer.

[0085] Unlike the general neural network, each layer of the convolutional neural network may have three dimensions of a width, a height and a depth, and thus data that is input to each layer may be volume data having three dimensions of a width, a height and a depth. For example, if an input image in FIG. 5C has a size of 32 widths (e.g., 32 pixels) and 32 heights and three color channels R, G and B, input data IDAT corresponding to the input image may have a size of 32\*32\*3. The input data IDAT in FIG. 5C may be referred to as input volume data or input activation volume. [0086] Each of the convolutional layers CONV1, CONV2, CONV3, CONV4, CONV5 and CONV6 may perform a convolutional operation on input volume data. In an image processing operation, the convolutional operation represents an operation in which image data is processed based on a mask with weighted values and an output value is obtained by multiplying input values by the weighted values and adding up the total multiplication results. The mask may be referred to as a filter, a window, or a kernel.

[0087] Parameters of each convolutional layer may include a set of learnable filters. Every filter may be small spatially (along a width and a height), but may extend through the full depth of an input volume. For example, during the forward pass, each filter may be slid (e.g., convolved) across the width and height of the input volume, and dot products may be computed between the entries of the filter and the input at any position. As the filter is slid over the width and height of the input volume, a two-dimensional activation map corresponding to responses of that filter at every spatial position may be generated. As a result, an output volume may be generated by stacking these activation maps along the depth dimension. For example, if input volume data having a size of 32\*32\*3 passes through the convolutional layer CONV1 having four filters with zero-padding, output volume data of the convolutional layer CONV1 may have a size of 32\*32\*12 (e.g., a depth of volume data increases).

[0088] Each of the RELU layers RELU1, RELU2, RELU3, RELU4, RELU5 and RELU6 may perform a rectified linear unit (RELU) operation that corresponds to an activation function defined by, e.g., a function f(x)=max(0, x) (e.g., an output is zero for all negative input x). For example, if input volume data having a size of 32\*32\*12 passes through the RELU layer RELU1 to perform the rectified linear unit operation, output volume data of the RELU layer RELU1 may have a size of 32\*32\*12 (e.g., a size of volume data is maintained).

[0089] Each of the pooling layers POOL1, POOL2 and POOL3 may perform a down-sampling operation on input volume data along spatial dimensions of width and height. For example, four input values arranged in a 2\*2 matrix formation may be converted into one output value based on a 2\*2 filter. For example, a maximum value of four input values arranged in a 2\*2 matrix formation may be selected based on 2\*2 maximum pooling, or an average value of four input values arranged in a 2\*2 matrix formation may be obtained based on 2\*2 average pooling. For example, if input volume data having a size of 32\*32\*12 passes through the pooling layer POOL1 having a 2\*2 filter, output volume data of the pooling layer POOL1 may have a size of 16\*16\*12 (e.g., a width and a height of volume data decreases, and a depth of volume data is maintained). [0090] Typically, convolutional layers may be repeatedly arranged in the convolutional neural network, and the pooling layer may be periodically inserted in the convolutional neural network, thereby reducing a spatial size of an image and extracting a characteristic of the image. [0091] The output layer or fully connected layer FC may output results (e.g., class scores) of the input volume data IDAT for each of the classes. For example, the input volume data IDAT corresponding to the two-dimensional image may be converted into a one-dimensional matrix or vector, which may be referred to as an embedding, as the convolutional operation and the downsampling operation are repeated. For example, the fully connected layer FC may indicate probabilities that the input volume data IDAT corresponds to a car, a truck, an airplane, a ship and a horse.

[0092] The types and number of layers included in the convolutional neural network may not be limited to an example described with reference to FIG. 5C and may be variously determined. In addition, although not illustrated in FIG. 5C, the convolutional neural network may further include other layers such as a softmax layer for converting score values corresponding to predicted results into probability values, a bias adding layer for adding at least one bias, or the like. The bias may also be incorporated into the activation function.

[0093] FIG. **5**D illustrates an example of the post computing block **130**. For example, a post computing block **130***a* may include a first layer LY**1** and a second layer LY**2**.

[0094] The first layer LY1 may include a plurality of nodes N11, N12, . . . , N1K, and the second layer LY2 may include a plurality of nodes N21 and N22. For example, the first layer LY1 may be a sigmoid layer that uses a sigmoid function as an activation function. For example, the second layer LY2 may be a linear sum layer that performs a linear sum operation. However, the layers LY1 and LY2 are not limited thereto.

[0095] In addition, example implementations may not be limited to specific neural networks, and may be applied or employed to various other neural networks such as generative adversarial network (GAN), region with convolutional neural network (R-CNN), region proposal network (RPN), recurrent neural network (RNN), stacking-based deep neural network (S-DNN), state-space dynamic neural network (S-SDNN), deconvolution network, deep belief network (DBN), restricted Boltzman machine (RBM), fully convolutional network, long short-term memory (LSTM) Network. Alternatively or additionally, the neural network may include other forms of machine learning models, such as, for example, linear and/or logistic regression, statistical clustering, Bayesian classification, decision trees, dimensionality reduction such as principal component analysis, and expert systems; and/or combinations thereof, including ensembles such as random forests.

[0096] FIG. **6** is a flowchart illustrating an example of obtaining a plurality of performance

measurement data in FIG. 1. FIGS. 7, 8, and 9 are diagrams for describing an example operation of FIG. 6.

[0097] Referring to FIGS. **1**, **4**, **6** and **7**, in operation S**100**, at first time point t**1** before the accelerated aging test starts, the first performance measurement data PMDAT**1** associated with the plurality of performances of the plurality of unused memory devices may be obtained (operation S**110**). At second time point t**2** after the first time point t**1** while the accelerated aging test is performing, the second performance measurement data PMDAT**2** associated with the plurality of performances of the plurality of unused memory devices may be obtained (operation S**120**). At Kth time point tK after the second time point t**2** while the accelerated aging test is performing, the Kth performance measurement data PMDATK associated with the plurality of performances of the plurality of unused memory devices may be obtained (operation S**130**).

[0098] In FIG. **7**, "RTE" may represent an operation using the reliability testing equipment **1400**, e.g., an operation of performing the accelerated aging test, and "PME" may represent data measurement and collection operations using the performance measuring equipment **1500** and the data collection module **1310**. Arrows illustrated on "RTE" may represent performance measurement events that occur while the accelerated aging test is performing.

[0099] The accelerated aging test is a test that uses aggravated conditions of heat, humidity, oxygen, sunlight, vibration, etc. to speed up the normal aging processes of items. The accelerated aging test may be used to help determine the long-term effects of expected levels of stress within a shorter time, usually in a laboratory by controlled standard test methods. The accelerated aging test may be used to estimate the useful lifespan of a product or its shelf life when actual lifespan data is unavailable.

[0100] In some implementations, the HTOL test may be performed as the accelerated aging test. The HTOL test is a reliability test applied to integrated circuits (ICs) to determine their intrinsic reliability. The HTOL test may stress the IC at an elevated temperature, high voltage and dynamic operation for a predefined period of time. The IC may be usually monitored under stress and tested at intermediate intervals. The HTOL test may be referred to as a lifetime test, device life test or extended burn in test and may be used to trigger potential failure modes and assess IC lifetime. [0101] At the first time point t1 and before the first time point t1, the reliability testing equipment 1400 may not operate (e.g., may have an off-state ROFF), and it may represent a state before starting the accelerated aging test. In other words, the first time point t1 may represent a state in which the accelerated aging test has been performed during first time interval (e.g., for zero hour). The first performance measurement data PMDAT1 for the plurality of unused memory devices, which are measured using the performance measuring equipment 1500 and the data collection module 1310 at the first time point t1, may represent initial performance of the plurality of unused memory devices.

[0102] After the first time point t1, the reliability test equipment 1400 may operate (e.g., may have an on-state RON) to start the accelerated aging test. The performance of the plurality of unused memory devices may be measured at specific time points while performing the accelerated aging test.

[0103] The second time point t2 may represent a state in which the accelerated aging test has been performed during second time interval T2. At the second time point t2, the second performance measurement data PMDAT2 for the plurality of unused memory devices may be obtained using the performance measuring equipment 1500 and the data collection module 1310. The Kth time point tK may represent a state in which the accelerated aging test has been performed during Kth time interval TK. At the Kth time point tK, the Kth performance measurement data PMDATK for the plurality of unused memory devices may be obtained using the performance measuring equipment 1500 and the data collection module 1310.

[0104] Referring to FIG. **8**, an example of the plurality of performance measurement data PMDAT**1** to PMDATK is illustrated.

[0105] In some implementations, the plurality of performances of the plurality of unused memory devices may include first performances PF1 to Lth performances PFL that are different from each other, where L is a positive integer greater than or equal to two. For example, the plurality of performances PF1 to PFL may be performances associated with the I/O timings of the plurality of unused memory devices. For example, when each of the plurality of unused memory devices is a DRAM device, the plurality of performances PF1 to PFL may include first performance t.sub.CK, second performance t.sub.DV, third performance t.sub.PD, fourth performance, etc. For example, the first performance t.sub.CK may represent the minimum cycle of the clock signal required for the DRAM to operate normally, the second performance t.sub.DV may represent a size of the data valid window, the third performance t.sub.PD may represent the propagation delay, and the fourth performance may represent the duty ratio of the clock signal. However, example implementations are not limited thereto. For example, the plurality of performances PF1 to PFL may include at least some of all possible performance parameters, and performance parameters with a relatively large change over time compared to the distribution of manufacturing process may be selected and used. [0106] For example, the first performance measurement data PMDAT1, which are obtained at the first time point t1, may include first-first performance measurement data PMDAT1-1 associated with the first performance PF1 of the plurality of unused memory devices to first-Lth performance measurement data PMDAT1-L associated with the Lth performance PFL of the plurality of unused memory devices. Similarly, the second performance measurement data PMDAT2 may include second-first performance measurement data PMDAT**2-1** associated with the first performance PF**1** to second-Lth performance measurement data PMDAT2-L associated with the Lth performance PFL. The Kth performance measurement data PMDATK may include Kth-first performance measurement data PMDATK-1 associated with the first performance PF1 to Kth-Lth performance measurement data PMDATK-L associated with the Lth performance PFL. [0107] Referring to FIG. 9, an example where K=3 and L=2 is illustrated. For example, FIG. 9 illustrates three performance measurement data PMDAT1, PMDAT2 and PMDAT3 that are

[0107] Referring to FIG. **9**, an example where K=3 and L=2 is illustrated. For example, FIG. **9** illustrates three performance measurement data PMDAT**1**, PMDAT**2** and PMDAT**3** that are obtained by measuring two different performances t.sub.CK and t.sub.DV of the plurality of unused memory devices at three different time points. For example, as the accelerated aging test is performed on the plurality of unused memory devices (e.g., as the used lifetime of the DRAMs increases), the first performance t.sub.CK representing the minimum cycle of the clock signal may increase, and the second performance t.sub.DV representing the size of the data valid window may decrease.

[0108] FIG. **10** is a flowchart illustrating an example of obtaining a plurality of performance measurement data in FIG. **1**. The descriptions repeated with or overlapping with descriptions of FIG. **6** will be omitted in the interest of brevity.

[0109] Referring to FIGS. **1**, **7** and **10**, in operation S**100**, operations S**110**, S**120** and S**130** may be substantially the same as those described with reference to FIG. **6**.

[0110] Thereafter, a plurality of estimated usage times of the plurality of unused memory devices may be obtained (operation S140). Each of the plurality of estimated usage times may correspond to a respective one of the first time point t1 to the Kth time point tK. In other words, time experienced by the product under the accelerated conditions may be converted into time expected to be experienced by the product under the actual use conditions.

[0111] For example, first estimated usage time of the plurality of unused memory devices may be obtained based on the first time point t1 (operation S141), second estimated usage time of the plurality of unused memory devices may be obtained based on the second time point t2 (operation S143), and Kth estimated usage time of the plurality of unused memory devices may be obtained based on the Kth time point tK (operation S145). For example, the first estimated usage time may correspond to the first time interval (e.g., zero hour) during which the accelerated aging test was performed, the second estimated usage time may correspond to the second time interval T2 during which the accelerated aging test was performed, and the Kth estimated usage time may correspond

to the Kth time interval TK during which the accelerated aging test was performed. [0112] In some implementations, the first to Kth estimated usage times may be calculated using the Arrhenius equation and/or at least one of various transformation equations obtained empirically. [0113] As a result, the first performance measurement data PMDAT1 obtained at the first time point t1 may be treated or handled as performance parameters obtained when the plurality of unused memory devices will be used for the first estimated usage time under the actual use conditions (e.g., obtained when the plurality of unused memory devices are not used). [0114] Similarly, the second performance measurement data PMDAT2 may be treated as performance parameters obtained when the plurality of unused memory devices will be used for the second estimated usage time under the actual use conditions, and the Kth performance measurement data PMDATK may be treated as performance parameters obtained when the plurality of unused memory devices will be used for the Kth estimated usage time under the actual use conditions.

[0115] Although FIG. **10** illustrates that operation S**140** is performed after operations S**110**, S**120** and S**130**, example implementations are not limited thereto. For example, operation S**141** may be performed after operation S**110**, operation S**143** may be performed after operation S**120**, and operation S**145** may be performed after operation S**130**.

[0116] FIG. **11** is a flowchart illustrating an example of calculating a plurality of statistical data in FIG. **1**.

[0117] Referring to FIGS. **1**, **4** and **11**, in operation S**200**, the first statistical data STDAT**1** including first means and first standard deviations for the first performance measurement data PMDAT**1** may be obtained (operation S**210**), the second statistical data STDAT**2** including second means and second standard deviations for the second performance measurement data PMDAT**2** may be obtained (operation S**220**), and the Kth statistical data STDATK including Kth means and Kth standard deviations for the Kth performance measurement data PMDATK may be obtained (operation S**230**). For example, each statistical data may be obtained as in Equation 2. [00002] STDAT = N( , .Math. ) [Equation2]

[0118] In Equation 2, " $\mu$ " and " $\Sigma$ " denote means and standard deviations, respectively, and may be obtained by performing probability distribution fitting (or data fitting) by assuming that each performance measurement data follows a normal distribution. For example, a K-dimensional Gaussian distribution may be formed by the first to Kth statistical data STDAT1 to STDATK. [0119] However, example implementations are not limited thereto. For example, " $\mu$ " may denote means, and " $\Sigma$ " may denote standard deviations and covariances. For example, if " $\Sigma$ " denotes only standard deviations, there may be no correlation between performance measurement data. For example, if " $\Sigma$ " denotes standard deviations and covariances, there may be correlation between performance measurement data. In an example where "I" denotes standard deviations and covariances, the first statistical data STDAT1 obtained in operation S210 may include first means, first standard deviations and first covariances, the second statistical data STDAT2 obtained in operation S220 may include second means, second standard deviations and second covariances, and the Kth statistical data STDATK obtained in operation S230 may include Kth means, Kth standard deviations and Kth covariances.

[0120] In some implementations, when the plurality of performance measurement data PMDAT1 to PMDATK are implemented as illustrated in FIG. 8,  $\mu$  and  $\Sigma$  may be obtained in the form of L\*1 vector and L\*L matrix, respectively. For example, in the first statistical data STDAT1 obtained based on the first performance measurement data PMDAT1, the first means (e.g., " $\mu$ ") may be represented in the form of L\*1 vector that includes a mean of the first-first performance measurement data PMDAT1-1 to a mean of the first-Lth performance measurement data PMDAT1-L, and the first standard deviations (e.g., " $\Sigma$ ") may be represented in the form of L\*L matrix that includes standard deviations of the first-first performance measurement data PMDAT1-1 to

standard deviations of the first-Lth performance measurement data PMDAT1-L. [0121] Although FIG. 11 illustrates that operations S210, S220 and S230 are performed sequentially, example implementations are not limited thereto. For example, at least some or all of operations S210, S220 and S230 may be performed in parallel (e.g., substantially simultaneously). [0122] FIG. **12** is a flowchart illustrating an example of calculating a plurality of conditional probabilities in FIG. 1.

[0123] Referring to FIGS. **1**, **4** and **12**, in operation S**300**, the first conditional probability CP**1** in which the first estimated usage time corresponding to the first performance measurement data PMDAT1 and the first statistical data STDAT1 is to be output when the plurality of sample performance data SPDAT are input may be obtained (operation S310), the second conditional probability CP2 in which the second estimated usage time corresponding to the second performance measurement data PMDAT2 and the second statistical data STDAT2 is to be output when the plurality of sample performance data SPDAT are input may be obtained (operation S320), and the Kth conditional probability CPK in which the Kth estimated usage time corresponding to the Kth performance measurement data PMDATK and the Kth statistical data STDATK is to be output when the plurality of sample performance data SPDAT are input may be obtained (operation **S330**). For example, each conditional probability may be obtained as in Equation 3.

[00003] CP = P(yr.Math. Tx) [Equation3]

[0124] In Equation 3, "yr" and "Tx" denote estimated usage time and sample performance data, respectively, and a probability in which a memory device has been used for the estimated usage time "yr" under the actual use conditions may be calculated when specific performance parameters (e.g., the sample performance data "Tx") of the memory device are measured. For example, the estimated usage time "yr" may be represented in units of the number of years. For example, the sample performance data "Tx" may include L performance values associated with the first to Lth performances PF1 to PFL, similarly to each performance measurement data. [0125] Although FIG. **12** illustrates that operations S**310**, S**320** and S**330** are performed sequentially, example implementations are not limited thereto. For example, at least some or all of operations S310, S320 and S330 may be performed in parallel (e.g., substantially simultaneously). [0126] Thereafter, the process of training the lifetime calculation model **100** in operation S**400** may be performed based on a widely-known scheme in the art. For example, when the lifetime calculation model **100** is to be trained, the plurality of sample performance data SPDAT and sample usage time data, which is ground truth (or correct answer information) for the plurality of sample performance data SPDAT, may be prepared. Thereafter, the estimated used lifetime data ELDAT may be obtained by applying the plurality of sample performance data SPDAT to the lifetime calculation model **100** (e.g., by inputting the plurality of sample performance data SPDAT to the lifetime calculation model **100** and by sequentially performing a plurality of computing operations on the plurality of sample performance data SPDAT). Thereafter, a consistency of the lifetime calculation model 100 may be checked by comparing the sample usage time data with the estimated used lifetime data ELDAT.

[0127] In some implementations, the lifetime calculation model **100** may be trained by updating tuning parameters and/or hyper parameters included in the lifetime calculation model **100**. [0128] In some implementations, the lifetime calculation model **100** may be trained by performing a forward propagation process and a backpropagation process on the lifetime calculation model **100**. The forward propagation may be a portion of procedures while the training operation is performed, and the backpropagation may be another portion of procedures performed while the training operation is performed. The forward propagation may represent a process of calculating output (or output data) by passing input (or input data) through the lifetime calculation model 100 in a forward direction. The backpropagation may represent a process of calculating loss by comparing the output with a label, which is ground truth obtained in advance, a process of

- calculating a gradient for the weights such that the loss is reduced by passing the calculated loss through the lifetime calculation model **100** in a reverse direction, and a process of updating the weights. The backpropagation may be referred to as an error backpropagation.
- [0129] In some implementations, as the lifetime calculation model **100** is trained, a plurality of weights included in the lifetime calculation model **100** may be updated.
- [0130] FIG. **13** is a flowchart illustrating an example of a modeling method for estimating used lifetime of a memory device. The descriptions repeated with or overlapping with descriptions of FIG. **1** will be omitted in the interest of brevity.
- [0131] Referring to FIG. **13**, in a modeling method, operations S**100**, S**200**, S**300** and S**400** may be substantially the same as those described with reference to FIG. **1**.
- [0132] Thereafter, the lifetime calculation model may be re-trained based on the uncertainty data output from the lifetime calculation model (operation S500). For example, the uncertainty of estimation may be quantified. For example, the validity of the lifetime calculation model may be verified based on the uncertainty of estimation, and the uncertainty of estimation may be used as an indicator of the potential errors in the measurement process. In other words, when the consistency of the lifetime calculation model does not reach a target consistency, the lifetime calculation model may be re-trained, which will be described with reference to FIGS. 14 and 15.
- [0133] Although FIG. **13** illustrates that operation S**500** is performed once, example implementations are not limited thereto. For example, operation S**500** may be performed multiple times until the consistency of the lifetime calculation model reaches the target consistency.
- [0134] FIGS. **14** and **15** are flowcharts illustrating an example of a modeling method for estimating used lifetime of a memory device. The descriptions repeated with or overlapping with descriptions of FIGS. **1** and **13** will be omitted in the interest of brevity.
- [0135] Referring to FIG. **14**, in a modeling method, operations S**100** and S**200** may be substantially the same as those described with reference to FIG. **1**, and operations S**301** and S**401** may be similar to operations S**300** and S**400** in FIG. **1**, respectively.
- [0136] In some implementations, the uncertainty data may include a data uncertainty value that represents or indicates the uncertainty of the estimated used lifetime data caused by noises of the plurality of sample performance data.
- [0137] In operation S**500**, the data uncertainty value included in the uncertainty data may be compared with a data reference value (operation S**511**).
- [0138] When the data uncertainty value is greater than the above data reference value (operation S511: YES), e.g., when the consistency of the lifetime calculation model does not reach the target consistency, a plurality of additional sample performance data different from (or other than) the plurality of sample performance data may be provided (operation S513), and the lifetime calculation model may be re-trained based on the plurality of additional sample performance data. For example, the plurality of conditional probabilities may be re-calculated by performing operation S301 based on the plurality of additional sample performance data, and the lifetime calculation model may be re-trained by performing operation S401 based on the plurality of re-calculated conditional probabilities. In this example, operations S301 and S401 that are performed first may be substantially the same as operations S300 and S400, and operations S301 and S401 that are performed after operations S511 and S513 may be a part of operation S500.
- [0139] When the data uncertainty value is less than or equal to the data reference value (operation S511: NO), e.g., when the consistency of the lifetime calculation model reaches the target consistency, the process may be terminated without re-training the lifetime calculation model. In other words, the operation of re-training the lifetime calculation model may be performed repeatedly until the consistency of the lifetime calculation model reaches the target consistency. [0140] Referring to FIG. 15, in a modeling method, operations S100, S200 and S300 may be substantially the same as those described with reference to FIG. 1, and operation S401 may be

similar to operation S**400** in FIG. **1**.

- [0141] In some implementations, the uncertainty data may include a model uncertainty value that represents or indicates the uncertainty of the estimated used lifetime data caused by errors and/or problems in the lifetime calculation model itself.
- [0142] In operation S**500**, the model uncertainty value included in the uncertainty data may be compared with a model reference value (operation S**521**).
- [0143] When the model uncertainty value is greater than the model reference value (operation S521: YES), e.g., when the consistency of the lifetime calculation model does not reach the target consistency, the lifetime calculation model may be corrected or modified (operation S523), and the corrected lifetime calculation model may be re-trained based on the plurality of sample performance data. For example, the lifetime calculation model may be corrected by changing hyperparameters, changing weights, changing layer structures, etc. in operation S523, and then the corrected lifetime calculation model may be re-trained by performing operation S401 based on the plurality of conditional probabilities of operation S300.
- [0144] When the model uncertainty value is less than or equal to the model reference value (operation S521: NO), e.g., when the consistency of the lifetime calculation model reaches the target consistency, the process may be terminated without re-training the lifetime calculation model.
- [0145] In some implementations, the uncertainty data may include both the data uncertainty value and the model reference value. In other words, example implementations may be implemented by combining the examples of FIGS. **14** and **15**.
- [0146] FIGS. **16**A, **16**B, and **16**C are diagrams for describing an example of a modeling method for estimating used lifetime of a memory device.
- [0147] Referring to FIG. **16**A, an implementation example of a modeling method is illustrated. For example, "Given measurement values" stage, "stat. fittings" stage, "measured for unknown chip" stage, "conditional prob's & layers" stage, and "Final est. year" stage were executed. In the "Given measurement values" stage, the accelerated aging test was performed on sixty devices under test (DUTs), five different performance values were measured for each DUT at six different time points, and estimated usage times (e.g., years) corresponding to the six time points were obtained. Thereafter, in the "stat. fittings" stage, the "measured for unknown chip" stage, and the "conditional prob's & layers" stage, the statistical distribution approximation and the conditional probability calculation were performed, the sigmoid layer and the linear sum layer were executed. Thereafter, in the "Final est. year" stage, the lifetime calculation model for obtaining the estimated used lifetime was implemented. For example, model fitting (e.g., data training, parameter calibration, etc.) may be performed on "0".
- [0148] Referring to FIGS. **16**B and **16**C, a simulation example of a modeling method is illustrated. [0149] In FIG. **16**B, an X-axis and a Y-axis represent measured performance values associated with the I/O timings of DRAM, and a Z-axis represents the number of used lifetime (e.g., used years). For example, the X-axis and the Y-axis may represent t.sub.DV and t.sub.CK, respectively. In addition, points with the same color represent measured performance values corresponding to the same used years. FIG. **16**C is a two-dimensional representation of the same information as FIG. **16**B. In FIG. **16**C, results of fitting the distribution of performance values corresponding to each used year to the normal distribution are illustrated as contour lines.
- [0150] In FIG. **16**B, curved lines represents estimated results from the lifetime calculation model generated based on such measured performance values (e.g., illustrated points). In other words, the curved lines may represent estimated used years outputted by inputting arbitrary X and Y values. In FIGS. **16**B and **16**C, X marks and square marks represent examples of estimating used years for memory devices for which information is unknown. For example, if measured performance values of a specific memory device corresponds to the X mark on the plane where Z=0, the estimated used year of the specific memory device may correspond to a Z value where the square mark connected to the X mark is located.

[0151] FIGS. **17**A and **17**B are block diagrams illustrating examples of a memory device. [0152] Referring to FIG. **17**A, a memory device **200** may include a control logic **210**, a refresh control circuit **215**, an address register **220**, a bank control logic **230**, a row address multiplexer **240**, a column address latch **250**, a row decoder, a column decoder, a memory cell array, a sense amplifier unit, an input/output (I/O) gating circuit **290**, a data I/O buffer **295** and a data I/O pad **299**. For example, the memory device **200** may be one of various volatile memory devices such as a DRAM device.

[0153] The memory cell array may include a plurality of memory cells. The memory cell array may include a plurality of bank arrays, e.g., first to fourth bank arrays **280***a*, **280***b*, **280***c* and **280***d*. The

row decoder may include a plurality of bank row decoders, e.g., first to fourth bank row decoders **260***a*, **260***b*, **260***c* and **260***d* connected to the first to fourth bank arrays **280***a*, **280***b*, **280***c* and **280***d*, respectively. The column decoder may include a plurality of bank column decoders, e.g., first to fourth bank column decoders **270***a*, **270***b*, **270***c* and **270***d* connected to the first to fourth bank arrays **280***a*, **280***b*, **280***c* and **280***d*, respectively. The sense amplifier unit may include a plurality of bank sense amplifiers, e.g., first to fourth bank sense amplifiers **285***a*, **285***b*, **285***c* and **285***d* connected to the first to fourth bank arrays **280***a*, **280***b*, **280***c* and **280***d*, respectively. [0154] The first to fourth bank arrays **280***a* to **280***d*, the first to fourth bank row decoders **260***a* to **260***d*, the first to fourth bank column decoders **270***a* to **270***d*, and the first to fourth bank sense amplifiers **285***a* to **285***d* may form first to fourth banks, respectively. For example, the first bank array **280***a*, the first bank row decoder **260***a*, the first bank column decoder **270***a*, and the first bank sense amplifier **285***a* may form the first bank; the second bank array **280***b*, the second bank row decoder **260***b*, the second bank column decoder **270***b*, and the second bank sense amplifier **285***b* may form the second bank; the third bank array **280***c*, the third bank row decoder **260***c*, the third bank column decoder **270***c*, and the third bank sense amplifier **285***c* may form the third bank; and the fourth bank array **280***d*, the fourth bank row decoder **260***d*, the fourth bank column decoder **270***d*, and the fourth bank sense amplifier **285***d* may form the fourth bank.

[0155] The address register **220** may receive an address ADDR including a bank address BANK\_ADDR, a row address ROW\_ADDR and a column address COL\_ADDR from a controller located outside the memory device **200**. The address register **220** may provide the received bank address BANK\_ADDR to the bank control logic **230**, may provide the received row address ROW\_ADDR to the row address multiplexer **240**, and may provide the received column address COL\_ADDR to the column address latch **250**.

[0156] The bank control logic **230** may generate bank control signals in response to receipt of the bank address BANK\_ADDR. One of the first to fourth bank row decoders **260***a* to **260***d* corresponding to the received bank address BANK\_ADDR may be activated in response to the bank control signals generated by the bank control logic **230**, and one of the first to fourth bank column decoders **270***a* to **270***d* corresponding to the received bank address BANK\_ADDR may be activated in response to the bank control signals generated by the bank control logic 230. [0157] The refresh control circuit **215** may generate a refresh address REF\_ADDR in response to receipt of a refresh command or entrance of any self-refresh mode. For example, the refresh control circuit **215** may include a refresh counter that is configured to sequentially change the refresh address REF\_ADDR from a first address of the memory cell array to a last address of the memory cell array. The refresh control circuit **215** may receive control signals from the control logic **210**. [0158] The row address multiplexer **240** may receive the row address ROW\_ADDR from the address register **220**, and may receive the refresh address REF\_ADDR from the refresh control circuit **215**. The row address multiplexer **240** may selectively output the row address ROW\_ADDR or the refresh address REF ADDR. A row address (e.g., the row address ROW ADDR or the refresh address REF ADDR) output from the row address multiplexer **240** may be applied to the first to fourth bank row decoders **260***a* to **260***d*.

[0159] The activated one of the first to fourth bank row decoders **260***a* to **260***d* may decode the row

```
address output from the row address multiplexer 240, and may activate a wordline corresponding to the row address. For example, the activated bank row decoder may apply a wordline driving voltage to the wordline corresponding to the row address.
```

- [0160] The column address latch **250** may receive the column address COL\_ADDR from the address register **220**, and may temporarily store the received column address COL\_ADDR. The column address latch **250** may apply the temporarily stored or received column address COL\_ADDR to the first to fourth bank column decoders **270***a* to **270***d*.
- [0161] The activated one of the first to fourth bank column decoders **270***a* to **270***d* may decode the column address COL\_ADDR output from the column address latch **250**, and may control the I/O gating circuit **290** to output data corresponding to the column address COL\_ADDR.
- [0162] The I/O gating circuit **290** may include a circuitry for gating I/O data. For example, although not shown, the I/O gating circuit **290** may include an input data mask logic, read data latches for storing data output from the first to fourth bank arrays **280***a* to **280***d*, and write drivers for writing data to the first to fourth bank arrays **280***a* to **280***d*.
- [0163] Data DQ to be read from one of the first to fourth bank arrays **280***a* to **280***d* may be sensed by a sense amplifier coupled to the one bank array, and may be stored in the read data latches. The data DQ stored in the read data latches may be provided to the controller via the data I/O buffer **295** and the data I/O pad **299**. Data DQ received via the data I/O pad **299** that are to be written to one of the first to fourth bank arrays **280***a* to **280***d* may be provided from the controller to the data I/O buffer **295**. The data DQ received via the data I/O pad **299** and provided to the data I/O buffer **295** may be written to the one bank array via the write drivers in the I/O gating circuit **290**.
- [0164] The control logic **210** may control an operation of the memory device **200**. For example, the control logic **210** may generate control signals for the memory device **200** to perform a data write operation or a data read operation. The control logic **210** may include a command decoder **211** that decodes a command CMD received from the controller and a mode register **212** that sets an operation mode of the memory device **200**.
- [0165] Referring to FIG. **17**B, a memory device **300** may include a memory cell array **310**, an address decoder **320**, a page buffer circuit **330**, a data input/output (I/O) circuit **340**, a voltage generator **350** and a control circuit **360**. For example, the memory device **300** may be one of various nonvolatile memory devices such as a NAND flash memory device.
- [0166] The memory cell array **310** may be connected to the address decoder **320** via a plurality of string selection lines SSL, a plurality of wordlines WL and a plurality of ground selection lines GSL. The memory cell array **310** may be further connected to the page buffer circuit **330** via a plurality of bitlines BL. The memory cell array **310** may include a plurality of memory cells (e.g., a plurality of nonvolatile memory cells) that are connected to the plurality of wordlines WL and the plurality of bitlines BL. The memory cell array **310** may be divided into a plurality of memory blocks BLK**1**, BLK**2**, . . . , BLKz each of which includes memory cells.
- [0167] In some implementations, the plurality of memory cells may be arranged in a two-dimensional (2D) array structure or a three-dimensional (3D) vertical array structure. A three-dimensional vertical array structure may include vertical cell strings that are vertically oriented such that at least one memory cell is located over another memory cell. The at least one memory cell may comprise a charge trap layer. The following patent documents, which are hereby incorporated by reference in their entirety, describe suitable configurations for a memory cell array including a 3D vertical array structure, in which the three-dimensional memory array is configured as a plurality of levels, with wordlines and/or bitlines shared between levels: U.S. Pat. Nos. 7,679,133; 8,553,466; 8,654,587; 8,559,235; and US Pat. Pub. No. 2011/0233648.
- [0168] The control circuit **360** may receive a command CMD and an address ADDR from a controller located outside the memory device **300**, and may control erasure, programming and read operations of the memory device **300** based on the command CMD and the address ADDR. An erasure operation may include performing a sequence of erase loops, and a programming operation

may include performing a sequence of program loops. Each program loop may include a program operation and a program verification operation. Each erase loop may include an erase operation and an erase verification operation. The read operation may include a normal read operation and data recovery read operation.

[0169] For example, the control circuit **360** may generate control signals CON, which are used for controlling the voltage generator **350**, and may generate control signal PBC for controlling the page buffer circuit **330**, based on the command CMD, and may generate a row address R\_ADDR and a column address C\_ADDR based on the address ADDR. The control circuit **360** may provide the row address R\_ADDR to the address decoder **320** and may provide the column address C\_ADDR to the data I/O circuit **340**.

[0170] The address decoder **320** may be connected to the memory cell array **310** via the plurality of string selection lines SSL, the plurality of wordlines WL and the plurality of ground selection lines GSL. For example, in the data erase/write/read operations, the address decoder **320** may determine at least one of the plurality of wordlines WL as a selected wordline, at least one of the plurality of string selection lines SSL as a selected string selection line, and at least one of the plurality of ground selection lines GSL as a selected ground selection line, based on the row address R\_ADDR. [0171] The voltage generator **350** may generate voltages VS that are required for an operation of the memory device **300** based on a power PWR and the control signals CON. The voltages VS may be applied to the plurality of string selection lines SSL, the plurality of wordlines WL and the plurality of ground selection lines GSL via the address decoder **320**. In addition, the voltage generator **350** may generate an erase voltage VERS that is required for the erase operation based on the power PWR and the control signals CON.

[0172] The page buffer circuit **330** may be connected to the memory cell array **310** via the plurality of bitlines BL. The page buffer circuit **330** may include a plurality of page buffers. The page buffer circuit **330** may store data DAT to be programmed into the memory cell array **310** or may read data DAT sensed from the memory cell array **310**. In other words, the page buffer circuit **330** may operate as a write driver or a sensing amplifier according to an operation mode of the memory device **300**.

[0173] The data I/O circuit **340** may be connected to the page buffer circuit **330** via data lines DL. The data I/O circuit **340** may provide the data DAT from the outside of the memory device **300** to the memory cell array **310** via the page buffer circuit **330** or may provide the data DAT from the memory cell array **310** to the outside of the memory device **300**, based on the column address C ADDR.

[0174] Although the memory device is described based on a DRAM device and a NAND flash memory device, the memory device may be any volatile memory device, and/or any nonvolatile memory device, e.g., a static random access memory (SRAM) device, a phase-change random access memory (PRAM) device, a resistive random access memory (RRAM) device, a magnetic random access memory (MRAM) device, a ferroelectric random access memory (FRAM) device, etc.

[0175] FIGS. **18**A, **18**B, and **18**C are diagrams illustrating implementation examples of memory devices.

[0176] Referring to FIGS. **18**A and **18**B, examples where memory devices are provided in the form of a memory package including memory chips are illustrated.

[0177] For example, as illustrated in FIG. **18**A, a memory package **700** may include a base substrate **710**, and a plurality of memory chips CHP**1**, CHP**2** and CHP**3** stacked on the base substrate **710**. Each of the memory chips CHP**1** to CHP**3** may include at least one memory device. [0178] In some implementations, the memory chips CHP**1** to CHP**3** may be stacked on the base substrate **710** such that a surface on which I/O pads are formed faces upwards. In some implementations, with respect to each of the memory chips CHP**1** to CHP**3**, the I/O pads may be arranged near one side of the semiconductor substrate. As such, the memory chips CHP**1** to CHP**3** 

may be stacked scalariformly, that is, in a step shape, such that the I/O pads of each memory chip may be exposed. In such stacked state, the memory chips CHP1 to CHP3 may be electrically connected to the base substrate **710** through a plurality of bonding wires BW.

[0179] The stacked memory chips CHP1 to CHP3 and the plurality of bonding wires BW may be fixed by a sealing member 740, and adhesive members 730 may intervene between the base substrate 710 and the memory chips CHP1 to CHP3. Conductive bumps 720 may be formed on a bottom surface of the base substrate 710 for electrical connections to an external device. [0180] For example, as illustrated in FIG. 18B, a memory package 800 may include a base substrate 810, and a plurality of memory chips CHP1, CHP2 and CHP3 stacked on the base substrate 810. The descriptions repeated with or overlapping with descriptions of FIG. 18A will be omitted in the interest of brevity.

[0181] Each of the memory chips CHP1 to CHP3 may further include a plurality of through silicon vias (TSVs) 830. Conductive bumps 820 and a sealing member 850 may be substantially the same as the conductive bumps 720 and the sealing member 740 in FIG. 18A, respectively. [0182] In some implementations, with respect to each of the memory chips CHP1 to CHP3, the plurality of TSVs 830 may be arranged at the same locations in each memory chip. As such, the memory chips CHP1 to CHP3 may be stacked such that the plurality of TSVs 830 may be perfectly matched in the memory chips CHP1 to CHP3). In such stacked state, the memory chips CHP1 to CHP3 may be electrically connected to one another and the base substrate 810 through the plurality of TSVs 830 and conductive material 840.

[0183] Referring to FIG. **18**C, an example where memory devices are provided in the form of a memory module including memory packages.

[0184] For example, a memory module **500** may include a circuit board **501**, a buffer chip **590** (e.g., a registered clock driver; RCD), a plurality of memory devices **601***a*, **601***b*, **601***c*, **601***d*, **601***e*, **602***a*, **602***a*, **602***a*, **602***a*, **602***a*, **603***b*, **603***c*, **603***d*, **603***d*, **604***a*, **604***b*, **604***c* and **604***d*, module resistance units **560** and **570**, a serial present detection (SPD) chip **580**, and/or a power management integrated circuit (PMIC) **585**. For example, the plurality of memory devices **601***a* to **601***e*, **602***a* to **602***e*, **603***a* to **603***d* and **604***a* to **604***d*, the module resistance units **560** and **570**, the SPD chip **580**, the PMIC **585** and/or the buffer chip **590** may be disposed, arranged or mounted on or in the circuit board **501**.

[0185] The buffer chip **590** may control the plurality of memory devices **601***a* to **601***e*, **602***a* to **602***e*, **603***a* to **603***d* and **604***a* to **604***d*, and the PMIC **585**, under a control of a memory controller that is located outside the memory module **500**. For example, the buffer chip **590** may receive an address ADDR, a command CMD and data DAT from the memory controller.

[0186] The SPD chip **580** may be a programmable read only memory (PROM) (e.g., an electrically erasable PROM (EEPROM)). The SPD chip **580** may include initial information and/or device information DI of the memory module **500**. In some implementations, the SPD chip **580** may include the initial information and/or the device information DI such as a module form, a module configuration, a storage capacity, a module type, an execution environment, and/or the like of the memory module **500**. When a memory system including the memory module **500** is booted up, the memory controller may read the device information DI from the SPD chip **580**, and may recognize the memory module **500** based on the device information DI from the SPD chip **580**. For example, the memory controller may recognize a type of the memory devices included in the memory module **500** based on the device information DI from the SPD chip **580**.

[0187] The circuit board **501** may extend in a second direction D**2**, perpendicular to a first direction D**1**, between a first edge portion **503** and a second edge portion **505**. The first edge portion **503** and the second edge portion **505** may extend in the first direction D**1**. For example, the circuit board **501** may be a printed circuit board (PCB). The buffer chip **590** may be arranged on a center of the

circuit board **501**. The memory devices **601***a* to **601***e* and **602***a* to **602***e* may be arranged in or along a plurality of rows between the buffer chip **590** and the first edge portion **503**, and the memory devices **603***a* to **603***d* and **604***a* to **604***d* may be arranged in or along a plurality of rows between the buffer chip **590** and the second edge portion **505**.

[0188] The buffer chip **590** may store the data DAT in the plurality of memory devices **601***a* to **601***e*, **602***a* to **602***e*, **603***a* to **603***d* and **604***a* to **604***d*. The buffer chip **590** may provide a command/address (CA) signal (e.g., corresponding to the command CMD and the address ADDR) to the plurality of memory devices **601***a* to **601***e*, **602***a* to **602***e*, **603***a* to **603***d* and **604***a* to **604***d* through CA transmission lines **561**, **563**, **571** and **573**. In some implementations, operations described herein as being performed by the buffer chip **590** may be performed by processing circuitry.

[0189] The CA transmission lines **561** and **563** may be connected in common to the module resistance unit **560** that is adjacent to the first edge portion **503**, and the CA transmission lines **571** and **573** may be connected in common to the module resistance unit **570** that is adjacent to the second edge portion **505**. Each of the module resistance units **560** and **570** may include a termination resistor Rtt/2 connected to a termination voltage Vtt.

[0190] For example, each of or at least one of the plurality of memory devices **601***a* to **601***e*, **602***a* to **603***a* to **603***d* and **604***a* to **604***d* may be or include a DRAM device.

[0191] The PMIC **585** may be disposed to be adjacent to the buffer chip **590**. The PMIC **585** may generate a power supply voltage VDD based on an input voltage VIN, and may provide the power supply voltage VDD to the plurality of memory devices **601***a* to **601***e*, **602***a* to **602***e*, **603***a* to **603***d* and **604***a* to **604***d*.

[0192] FIG. **19** is a flowchart illustrating an example of a method of calculating remaining useful lifetime of a memory device.

[0193] Referring to FIG. **19**, a method of calculating remaining useful lifetime may be performed using a lifetime calculation model. For example, the method of calculating the remaining useful lifetime may be performed on a computer-based system and/or tool, at least part of which is implemented in hardware and/or software.

[0194] In the method of calculating the remaining useful lifetime, a lifetime calculation model is generated using a plurality of unused memory devices (operation S1100). Operation S1100 may be performed based on the modeling method described with reference to FIGS. 1 through 16C. For example, in operation S1100, a plurality of performance measurement data associated with a plurality of performances of the plurality of unused memory devices may be obtained while an accelerated aging test is performing on the plurality of unused memory devices, a plurality of statistical data may be calculated by performing a statistical distribution approximation on the plurality of performance measurement data, a plurality of first conditional probabilities may be calculated based on a plurality of sample performance data associated with the plurality of performances and the plurality of statistical data, and the lifetime calculation model may be trained based on the plurality of first conditional probabilities. The lifetime calculation model may output first estimated used lifetime data and first uncertainty data, the first estimated used lifetime data may correspond to the plurality of sample performance data, and the first uncertainty data may represent uncertainty of the first estimated used lifetime data.

[0195] A plurality of performance data associated with the plurality of performances of at least one target memory device that has already been used are measured (operation S1200). As described above, the at least one target memory device may be the same product as the plurality of unused memory devices, and may be a product that has already been used by a user in the field and has been recovered after exposing certain environment and/or damage. The plurality of performance data may be implemented similarly to the plurality of performance measurement data PMDAT1 to PMDATK and the plurality of sample performance data SPDAT. For example, operation S1200 may be performed by the performance measuring equipment 1500 and data collection module 1310

in FIG. 2.

[0196] Remaining useful lifetime of the at least one target memory device is obtained based on the lifetime calculation model and the plurality of performance data associated with the plurality of performances (operation S1300). For example, operation S1300 may be performed by the inferring and calculating module 1330 in FIG. 2. Operation S1300 will be described with reference to FIGS. 20 and 21.

[0197] FIGS. **20** and **21** are flowcharts illustrating examples of obtaining remaining useful lifetime in FIG. **19**.

[0198] Referring to FIGS. **19** and **20**, in operation S**1300**, a plurality of second conditional probabilities may be calculated based on the plurality of performance data and the plurality of statistical data (operation S**1310**), and second estimated used lifetime data may be obtained based on the plurality of second conditional probabilities and the lifetime calculation model (operation S**1320**). The second estimated used lifetime data may correspond to the plurality of performance data. Operations S**1310** and S**1320** may be similar to operations S**300** and S**400** in FIG. **1**, respectively. To distinguish between operations S**300** and S**400** and operations S**1310** and S**1320**, the data that are obtained in operations S**300** and S**400** of operation S**1100** may be referred to as the plurality of first conditional probabilities and the first estimated used lifetime data, and the data that are obtained in operations S**1310** and S**1320** may be referred to as the plurality of second conditional probabilities and the second estimated used lifetime data.

[0199] The remaining useful lifetime of the at least one target memory device may be calculated by subtracting used lifetime of the at least one target memory device from initial guaranteed lifetime of the at least one target memory device (operation S1330). The used lifetime may correspond to the second estimated used lifetime data. For example, the initial guaranteed lifetime may represent a warranty period determined at the design phase of the target memory device and specified in the product specifications. For example, when the initial guaranteed lifetime is twenty years and the used lifetime is estimated to be eight years, the remaining useful lifetime may be obtained as twelve years.

[0200] Referring to FIGS. **19** and **21**, in operation S**1300**, operations S**1310** and S**1330** may be substantially the same as those described with reference to FIG. **20**.

[0201] The second estimated used lifetime data and second uncertainty data may be obtained based on the plurality of second conditional probabilities and the lifetime calculation model (operation S1321). The second estimated used lifetime data may correspond to the plurality of performance data, and the second uncertainty data may represent uncertainty of the second estimated used lifetime data. Operation S1321 may be substantially the same as operation S1320 in FIG. 20, except that the second uncertainty data is further obtained in operation S1321. To distinguish between operation S400 and operation S1321, the data that is obtained in operation S400 of operation S1321 may be referred to as the first uncertainty data, and the data that is obtained in operation S1321 may be referred to as the second uncertainty data.

[0202] The second estimated used lifetime data may be selectively re-obtained based on the second uncertainty data (operation S1340). For example, as with that described with reference to FIGS. 14 and 15, when an uncertainty value included in the second uncertainty data is greater than a reference value, the second estimated used lifetime data may be re-obtained by performing operations S1310 and S1321 again (e.g., by re-performing only the calculation), or the second estimated used lifetime data may be re-obtained by performing operations S1200, S1310 and S1321 again (e.g., by re-performing the performance measurement and calculation). For example, when the uncertainty value included in the second uncertainty data is less than or equal to the reference value, the second estimated used lifetime data may not be obtained again.

[0203] FIGS. 22, 23, 24, and 25 are flowcharts illustrating an example of a method of calculating

[0203] FIGS. **22**, **23**, **24**, and **25** are flowcharts illustrating an example of a method of calculating remaining useful lifetime of a memory device. The descriptions repeated with or overlapping with descriptions of FIG. **19** will be omitted in the interest of brevity.

[0204] Referring to FIG. **22**, in a method of calculating remaining useful lifetime, operations **S1100** and **S1200** may be substantially the same as those described with reference to FIG. **19**.

[0205] In some implementations, even if the plurality of unused memory devices and the at least one target memory device are the same product and have the same structure, the specific provision scheme may be different from each other. For example, the plurality of unused memory devices may be provided in the form of the memory packages as described with reference to FIGS. **18**A and **18**B, and the lifetime calculation model may be generated based on the memory packages. For example, the at least one target memory device may be provided in the form of the memory module as described with reference to FIG. **18**C.

[0206] Therefore, the plurality of performance data that are measured in operation S1200 may be compensated or corrected (operation S1250). For example, the plurality of performance data may be compensated by simply adding or subtracting an offset value to or from the plurality of performance data. For example, the plurality of performance data may be compensated by reflecting RLC loading characteristics of the substrate (e.g., the circuit board 501 in FIG. 18C) included in the memory module.

[0207] Thereafter, the remaining useful lifetime of the at least one target memory device may be obtained based on the lifetime calculation model and the plurality of compensated performance data (operation S1301). Operation S1301 may be substantially identical to operation S1300 in FIG. 19, except that the plurality of compensated performance data are used in operation S1301. [0208] Referring to FIG. 23, in a method of calculating remaining useful lifetime, operation S1100 may be substantially the same as that described with reference to FIG. 19.

[0209] A plurality of performance data associated with the plurality of performances of a plurality of target memory devices that have already been used are measured (operation S1203), and average remaining useful lifetime of the plurality of target memory devices is obtained based on the lifetime calculation model and the plurality of performance data measured from the plurality of target memory devices (operation S1303). For example, single remaining useful lifetime may be obtained for a memory device group including the plurality of target memory devices. For example, the plurality of performance data may be averaged, and the average remaining useful lifetime may be obtained based on the averaged performance data. For example, a plurality of remaining useful lifetimes may be obtained by averaging the plurality of remaining useful lifetimes.

[0210] Referring to FIG. **24**, in a method of calculating remaining useful lifetime, operation **S1100** may be substantially the same as that described with reference to FIG. **19**.

[0211] A plurality of performance data associated with the plurality of performances of some of the plurality of target memory devices that have already been used are measured (operation S1205), and average remaining useful lifetime of the plurality of target memory devices is obtained based on the lifetime calculation model and the plurality of performance data measured from some of the plurality of target memory devices (operation S1305). Operations S1205 and S1305 may be substantially the same as operations S1203 and S1303 in FIG. 23, respectively, except that operations S1205 and S1305 are performed on selected samples among the plurality of target memory devices.

[0212] Referring to FIG. **24**, in a method of calculating remaining useful lifetime, the lifetime calculation model that is already generated by operation S**1100** may be loaded (operation S**1400**), and operations S**1200** and S**1300** may be performed based on the loaded lifetime calculation model. In other words, operation S**1100** in FIG. **19** may be replaced with operation S**1400**, and the lifetime calculation model that is already generated may be used as in operation S**1400**, rather than generating the lifetime calculation model every time. In some implementations, operation S**1100** may be replaced with operation S**1400** in the examples of FIGS. **22**, **23** and **24**.

[0213] The example implementations may be applied to various electronic devices and systems that include the memory devices. For example, the example implementations may be applied to systems

such as a personal computer (PC), a server computer, a data center, a workstation, a mobile phone, a smart phone, a tablet computer, a laptop computer, a personal digital assistant (PDA), a portable multimedia player (PMP), a digital camera, a portable game console, a music player, a camcorder, a video player, a navigation device, a wearable device, an internet of things (IoT) device, an internet of everything (IoE) device, an e-book reader, a virtual reality (VR) device, an augmented reality (AR) device, a robotic device, a drone, an automotive, etc.

[0214] While this specification contains many specific implementation details, these should not be construed as limitations on the scope of any invention or on the scope of what may be claimed, but rather as descriptions of features that may be specific to particular implementations of particular inventions. Certain features that are described in this specification in the context of separate implementations can also be implemented in combination in a single implementation. Conversely, various features that are described in the context of a single implementation can also be implemented in multiple implementations separately or in any suitable subcombination. Moreover, although features may be described above as acting in certain combinations, one or more features from a combination can in some cases be excised from the combination, and the combination may be directed to a subcombination or variation of a subcombination.

[0215] The foregoing is illustrative of example implementations and is not to be construed as limiting thereof. Although some example implementations have been described, those skilled in the art will readily appreciate that many modifications are possible in the example implementations without materially departing from the novel teachings and advantages of the example implementations. Accordingly, all such modifications are intended to be included within the scope of the example implementations as defined in the claims. Therefore, it is to be understood that the foregoing is illustrative of various example implementations and is not to be construed as limited to the specific example implementations disclosed, and that modifications to the disclosed example implementations, as well as other example implementations, are intended to be included within the scope of the appended claims.

# **Claims**

- 1. A modeling method for estimating used lifetime of a memory device, the modeling method being performed by executing program code using at least one processor, the program code being stored in a non-transitory computer readable medium, the modeling method comprising: obtaining, based on an accelerated aging test performing on a plurality of unused memory devices, a plurality of performance measurement data, the plurality of performance measurement data being associated with a plurality of performances of the plurality of unused memory devices; calculating a plurality of statistical data based on performing a statistical distribution approximation on the plurality of performance measurement data; calculating a plurality of conditional probabilities based on a plurality of sample performance data and the plurality of statistical data, the plurality of sample performance data being associated with the plurality of performances; and training a lifetime calculation model based on the plurality of conditional probabilities, the lifetime calculation model being configured to output estimated used lifetime data and uncertainty data, the estimated used lifetime data corresponding to the plurality of sample performance data, the uncertainty data representing uncertainty of the estimated used lifetime data.
- 2. The modeling method of claim 1, wherein obtaining the plurality of performance measurement data includes: at a first time point before the accelerated aging test starts, obtaining first performance measurement data associated with the plurality of performances of the plurality of unused memory devices; at a second time point after the first time point while the accelerated aging test is performing, obtaining second performance measurement data associated with the plurality of performances of the plurality of unused memory devices; and at a Kth time point after the second time point while the accelerated aging test is performing, obtaining Kth performance measurement

data associated with the plurality of performances of the plurality of unused memory devices, wherein K is a positive integer greater than or equal to 3.

- **3.** The modeling method of claim 2, wherein obtaining the plurality of performance measurement data includes: obtaining a plurality of estimated usage times of the plurality of unused memory devices, each of the plurality of estimated usage times corresponding to a respective time point between the first time point and the Kth time point.
- **4.** The modeling method of claim 3, wherein obtaining the plurality of estimated usage times includes: obtaining first estimated usage time of the plurality of unused memory devices based on the first time point; obtaining second estimated usage time of the plurality of unused memory devices based on the second time point; and obtaining Kth estimated usage time of the plurality of unused memory devices based on the Kth time point.
- 5. The modeling method of claim 2, wherein the plurality of performances of the plurality of unused memory devices include first performance to Lth performance that are different from each other, wherein L is a positive integer greater than or equal to 2, wherein the first performance measurement data include first-first performance measurement data associated with the first performance to first-Lth performance measurement data associated with the Lth performance, wherein the second performance measurement data include second-first performance measurement data associated with the first performance to second-Lth performance measurement data associated with the Lth performance measurement data associated with the first performance to Kth-Lth performance measurement data associated with the Lth performance to Kth-Lth performance
- **6.** The modeling method of claim 5, wherein each of the first performance to the Lth performance is performance for an input/output (I/O) timing of the plurality of unused memory devices.
- 7. The modeling method of claim 2, wherein calculating the plurality of statistical data includes: obtaining first statistical data, the first statistical data including a first plurality of means and a first plurality of standard deviations that are calculated from the first performance measurement data; obtaining second statistical data, the second statistical data including a second plurality of means and a second plurality of standard deviations that are calculated from the second performance measurement data; and obtaining Kth statistical data, the Kth statistical data including a Kth plurality of means and a Kth plurality of standard deviations that are calculated from the Kth performance measurement data.
- **8.** The modeling method of claim 7, wherein calculating the plurality of conditional probabilities includes: obtaining first conditional probability, wherein in the first conditional probability, first estimated usage time corresponding to the first performance measurement data and the first statistical data is output based on the plurality of sample performance data being input; obtaining second conditional probability, wherein in the second conditional probability, second estimated usage time corresponding to the second performance measurement data and the second statistical data is output based on the plurality of sample performance data being input; and obtaining Kth conditional probability, wherein in the Kth conditional probability, Kth estimated usage time corresponding to the Kth performance measurement data and the Kth statistical data is output based on the plurality of sample performance data being input.
- **9.** The modeling method of claim 1, comprising: re-training the lifetime calculation model based on the uncertainty data.
- **10**. The modeling method of claim 9, wherein re-training the lifetime calculation model includes: comparing a data uncertainty value included in the uncertainty data with a data reference value; based on the data uncertainty value being greater than the data reference value, providing a plurality of additional sample performance data different from the plurality of sample performance data; and training the lifetime calculation model based on the plurality of additional sample performance data.
- **11**. The modeling method of claim 9, wherein re-training the lifetime calculation model includes:

comparing a model uncertainty value included in the uncertainty data with a model reference value; based on the model uncertainty value being greater than the model reference value, correcting the lifetime calculation model; and training the corrected lifetime calculation model based on the plurality of sample performance data.

- **12**. The modeling method of claim 1, wherein each of the plurality of unused memory devices is a dynamic random access memory (DRAM) device or a flash memory device.
- 13. A method of calculating remaining useful lifetime of a memory device, the method being performed by executing program code using at least one processor, the program code being stored in a non-transitory computer readable medium, the method comprising: generating a lifetime calculation model based on a plurality of unused memory devices; measuring a plurality of performance data associated with a plurality of performances of at least one target memory device; and obtaining remaining useful lifetime of the at least one target memory device based on the lifetime calculation model and the plurality of performance data associated with the plurality of performances, wherein generating the lifetime calculation model includes: obtaining, based on an accelerated aging test performing on a plurality of unused memory devices, a plurality of performance measurement data, the plurality of performance measurement data being associated with a plurality of performances of the plurality of unused memory devices; calculating a plurality of statistical data based on performing a statistical distribution approximation on the plurality of performance measurement data; calculating a plurality of first conditional probabilities based on a plurality of sample performance data and the plurality of statistical data, the plurality of sample performance data being associated with the plurality of performances; and training the lifetime calculation model based on the plurality of first conditional probabilities, the lifetime calculation model outputting first estimated used lifetime data and first uncertainty data, the first estimated used lifetime data corresponding to the plurality of sample performance data, the first uncertainty data representing uncertainty of the first estimated used lifetime data.
- **14.** The method of claim 13, wherein obtaining the remaining useful lifetime includes: calculating a plurality of second conditional probabilities based on the plurality of performance data and the plurality of statistical data; obtaining second estimated used lifetime data based on the plurality of second conditional probabilities and the lifetime calculation model, the second estimated used lifetime data corresponding to the plurality of performance data; and calculating the remaining useful lifetime of the at least one target memory device based on subtracting used lifetime of the at least one target memory device, the used lifetime corresponding to the second estimated used lifetime data.
- **15.** The method of claim 14, wherein second uncertainty data representing uncertainty of the second estimated used lifetime data is obtained based on the plurality of second conditional probabilities and the lifetime calculation model, and wherein the second estimated used lifetime data is selectively re-obtained based on the second uncertainty data.
- **16**. The method of claim 13, wherein the plurality of unused memory devices and the at least one target memory device are memory devices of a same type that have a same structure and are manufactured by a same process.
- 17. The method of claim 16, wherein each of the plurality of unused memory devices is provided as a memory package that includes two or more memory chips, wherein the at least one target memory device is provided as a memory circuit that includes two or more memory packages, wherein the method includes: compensating the plurality of performance data, and wherein the remaining useful lifetime of the at least one target memory device is obtained based on the lifetime calculation model and the plurality of compensated performance data.
- **18**. The method of claim 13, wherein the at least one target memory device includes a plurality of target memory devices, and wherein average remaining useful lifetime of the plurality of target memory devices is obtained based on the plurality of performance data measured from the plurality of target memory devices.

- **19**. The method of claim 18, wherein the plurality of performance data are measured only from first target memory devices among the plurality of target memory devices.
- **20**. A system comprising: a reliability testing equipment configured to perform an accelerated aging test on a memory device; a performance measuring equipment configured to measure a plurality of performances of the memory device; at least one processor; and a non-transitory computer readable medium configured to store program codes executed using the at least one processor to generate a lifetime calculation model for obtaining remaining useful lifetime of the memory device, wherein the at least one processor is configured, by executing the program codes, to: obtain, based on the reliability testing equipment and the performance measuring equipment, a plurality of performance measurement data, the plurality of performance measurement data being associated with the plurality of performances of a plurality of unused memory devices based on the accelerated aging test performing on the plurality of unused memory devices, the memory device and the plurality of unused memory devices being memory devices of a same type; calculate a plurality of statistical data based on performing a statistical distribution approximation on the plurality of performance measurement data; calculate a plurality of conditional probabilities based on a plurality of sample performance data and the plurality of statistical data, the plurality of sample performance data being associated with the plurality of performances; and train the lifetime calculation model based on the plurality of conditional probabilities, the lifetime calculation model being configured to output estimated used lifetime data and uncertainty data, the estimated used lifetime data corresponding to the plurality of sample performance data, the uncertainty data representing uncertainty of the estimated used lifetime data.