# US Patent & Trademark Office Patent Public Search | Text View

United States Patent Application Publication Kind Code Publication Date Inventor(s) 20250267863 A1 August 21, 2025 CHEN; Hsueh-Wei et al.

## ERASABLE PROGRAMMABLE NON-VOLATILE MEMORY CELL

#### Abstract

An erasable programmable non-volatile memory cell includes an isolation structure, a first P-well region, a second P-well region, an N-type isolation region, a first gate structure, a second gate structure, a first merged doped region, a second merged doped region, a third merged doped region and a fourth merged doped region. The isolation structure is formed on a P-type semiconductor substrate. The first gate structure and the second gate structure are formed on the surface of the P-type semiconductor substrate corresponding to the first region. An area the P-type semiconductor substrate corresponding to the first region are divided into a first merged doped region, a second merged doped region and a third merged doped region. The fourth merged doped region is formed in the P-type semiconductor substrate corresponding to the second region.

Inventors: CHEN; Hsueh-Wei (Hsinchu County, TW), CHUNG; Cheng-Yu (Hsinchu

County, TW), HSIAO; Woan-Yun (Hsinchu County, TW)

Applicant: eMemory Technology Inc. (Hsin-Chu, TW)

Family ID: 1000008446846

Appl. No.: 19/049008

Filed: February 10, 2025

## **Related U.S. Application Data**

us-provisional-application US 63554164 20240216

### **Publication Classification**

Int. Cl.: H10B41/70 (20230101); G11C16/04 (20060101); G11C16/10 (20060101); G11C16/14 (20060101); G11C16/26 (20060101); H10B41/35 (20230101)

U.S. Cl.:

**H10B41/70** (20230201); **G11C16/045** (20130101); **G11C16/10** (20130101); **G11C16/14** (20130101); **G11C16/26** (20130101); **H10B41/35** (20230201);

## **Background/Summary**

[0001] This application claims the benefit of US provisional application Ser. No. 63/554,164, filed Feb. 16, 2024, the subject matters of which is incorporated herein by reference.

#### FIELD OF THE INVENTION

[0002] The present invention relates to a non-volatile memory, and more particularly to an erasable programmable non-volatile memory cell.

#### BACKGROUND OF THE INVENTION

[0003] As is well known, an erasable programmable non-volatile memory includes a control circuit and an array structure. The array structure is composed of a plurality of erasable programmable non-volatile memory cells. Each erasable programmable non-volatile memory cell includes a storage unit. For example, the storage unit is a floating gate transistor. The storage state of the erasable programmable non-volatile memory cell is determined according to the number of charges stored in the floating gate of the floating gate transistor. For brevity, the erasable programmable non-volatile memory cell is referred hereafter as a memory cell.

[0004] Furthermore, a control circuit in the erasable programmable non-volatile memory can selectively perform a program action or an erase action on any memory cell in the array structure. For example, when a program action is performed, a program voltage is provided to the memory cell. Consequently, carriers (e.g., electrons) are injected into the floating gate of the floating gate transistor. Under this circumstance, the memory cell is in a programmed state. When an erase action is performed, an erase voltage is provided to the memory cell. Consequently, carriers (e.g., electrons) are ejected from the floating gate of the floating gate transistor. Under this circumstance, the memory cell is in an erase state. Each of the erase voltage and the program voltage is greater than a supply voltage provided to the erasable programmable non-volatile memory. For example, the supply voltage is 3.3 V, the erase voltage is 15 V, and the program voltage is 8V. The erase voltage is greater than the program voltage. The program voltage is greater than the supply voltage. [0005] Generally, the control circuit in the non-volatile memory is a logic circuit. The ground voltage (0 V) is the lowest voltage received by the control circuit. The supply voltage is the highest voltage received by the control circuit. That is, the logic high level of the control circuit is the supply voltage, and the logic low level of the control circuit is the ground voltage (0 V). [0006] The memory cells in the array structure do not belong to the logic circuit. For example, when the program action is performed, the lowest voltage received by the array structure is the ground voltage (0 V), and the highest voltage received by the array structure is the program voltage. In addition, when the erase action is performed, the lowest voltage received by the array structure is the ground voltage (0 V), and the highest voltage received by the array structure is the erase voltage.

[0007] In order to provide a higher erase voltage and a higher program voltage, the non-volatile memory is further equipped with a charge pump to boost the supply voltage to the erase voltage and the program voltage. However, the charge pump for outputting the higher voltage (e.g., the erase voltage) occupies a larger layout area of the non-volatile memory. In addition, the electronic components in the charge pump need to withstand the voltage stress of the erase voltage (e.g., 15 V).

#### SUMMARY OF THE INVENTION

[0008] An embodiment of the present invention provides an erasable programmable non-volatile memory cell. The erasable programmable non-volatile memory cell comprises: an isolation

structure formed on a P-type semiconductor substrate, wherein a surface of the P-type semiconductor substrate is divided into a first region and a second region by the isolation structure; a first P-well region formed in the P-type semiconductor substrate and corresponding to the first region; a second P-well region formed in the P-type semiconductor substrate and corresponding to the second region, wherein the first P-well region and the second P-well region are in contact with each other; an N-type isolation region, wherein the N-type isolation region is arranged between the first P-well region and the P-type semiconductor substrate to isolate the first P-well region from the P-type semiconductor substrate, the N-type isolation region is arranged between the second P-well region and the P-type semiconductor substrate to isolate the second P-well region from the P-type semiconductor substrate; a first gate structure and a second gate structure formed on the first region, wherein the first region is divided into a first merged doped region, a second merged doped region and a third merged doped region by the first gate structure and the second gate structure; and, a fourth merged doped region formed in the P-type semiconductor substrate and corresponding to the second region, and located beside the second gate structure, wherein the second gate structure is externally extended to the second region through a surface of the isolation structure, and a portion of the second region is covered by the second gate structure, wherein the first merged doped region, the first gate structure and the second merged doped region are collaboratively formed as a select transistor, the second merged doped region, the second gate structure and the third merged doped region are collaboratively formed as a floating gate transistor, and the second gate structure and the fourth merged doped region are collaboratively formed as a MOS capacitor, wherein when an program action is performed, the a voltage of the first P-well region is lower than a voltage of the first merged doped region and a voltage of the third merged doped region. [0009] Numerous objects, features and advantages of the present invention will be readily apparent upon a reading of the following detailed description of embodiments of the present invention when taken in conjunction with the accompanying drawings. However, the drawings employed herein are for the purpose of descriptions and should not be regarded as limiting.

# Description

#### BRIEF DESCRIPTION OF THE DRAWINGS

[0010] The above objects and advantages of the present invention will become more readily apparent to those ordinarily skilled in the art after reviewing the following detailed description and accompanying drawings, in which:

[0011] FIGS. **1**A to **1**G schematically illustrate the steps of a method of manufacturing a memory cell according to an embodiment of the present invention;

[0012] FIG. **1**H is a schematic equivalent circuit diagram of the memory cell according to the embodiment of the present invention;

[0013] FIG. **2**A is a first exemplary bias voltage table illustrating the bias voltages for performing a program action, an erase action and a read action on the memory cell of the present invention; [0014] FIG. **2**B is a schematic circuit diagram illustrating the program action performed on the memory cell of the present invention;

[0015] FIG. **2**C is a schematic circuit diagram illustrating the erase action performed on the memory cell of the present invention;

[0016] FIG. **2**D is a schematic circuit diagram illustrating the read action performed on the memory cell of the present invention; and

[0017] FIG. **3** is a second exemplary bias voltage table illustrating the bias voltages for performing a program action, an erase action and a read action on the memory cell of the present invention. DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS

[0018] The present invention provides an erasable programmable non-volatile memory cell with a

novel structure. An isolation area is formed in a semiconductor substrate. The memory cell is constructed in the isolation area. A control circuit is located outside the isolation area. In an embodiment, the memory cell in the isolation area can receive a negative voltage. When the memory cell undergoes a program action, an erase action or a read action, the operations of the control circuit outside the isolation area will not be adversely affected.

[0019] FIGS. **1**A to **1**G schematically illustrate the steps of a method of manufacturing a memory cell according to an embodiment of the present invention. FIG. **1**H is a schematic equivalent circuit diagram of the memory cell of the present invention.

[0020] As shown in FIG. **1**A, an isolation structure forming step is performed. An isolation structure **202** is formed on a P-type semiconductor substrate P\_sub. The P-type semiconductor substrate P\_sub is covered by the isolation structure **202**, and the surface of the P-type semiconductor substrate P\_sub is exposed and divided into a region A and a region B by the isolation structure **202**. For example, the isolation structure **202** is a shallow trench isolation stricture, which is also referred as an STI structure.

[0021] Then, a well region forming step is performed. A first well region (e.g., a P-well region PW) is formed in the P-type semiconductor substrate P\_sub and corresponding to the region A. In addition, a second well region is formed in the P-type semiconductor substrate P\_sub and corresponding to the region B. For example, the second well region is a lightly doped P-well region LPW or part of the P-well region PW. The first well region and the second well region are electrically connected with each other. For example, the P-well region PW and the lightly doped P-well region LPW are contacted with each other. Furthermore, an N-type isolation region (e.g., a deep N-well region DNW) is formed to isolate the first well region and the second well region from the P-type semiconductor substrate P\_sub.

[0022] It is noted that numerous modifications and alterations may be made while retaining the teachings of the invention. For example, in another embodiment, an N-type buried layer NBL is served as the N-type isolation region. In yet another embodiment, the first well region and the second well region have the same doping concentration and together form the P-well region. [0023] As shown in FIG. 1A, the deep N-well region DNW (i.e., the N-type isolation region) is arranged between the P-well region PW and the P-type semiconductor substrate P\_sub. Consequently, the P-well region PW and the P-type semiconductor substrate P\_sub are not in direct contact with each other. Similarly, the deep N-well region DNW (i.e., the N-type isolation region) is arranged between the lightly doped P-well region LPW and the P-type semiconductor substrate P\_sub. Consequently, the lightly doped P-well region LPW and the P-type semiconductor substrate P\_sub are not in direct contact with each other.

[0024] Then, a gate structure forming step is performed. As shown in FIG. 1B, four gate structures 223, 225, 227 and 229 are formed on the surface of the P-type semiconductor substrate P\_sub. The gate structure 223 includes a gate dielectric layer 203 and a polysilicon gate layer 213. The gate structure 225 includes a gate dielectric layer 205 and a polysilicon gate layer 215. The gate structure 227 includes a gate dielectric layer 207 and a polysilicon gate layer 217. The gate structure 229 includes a gate dielectric layer 209 and a polysilicon gate layer 219. The polysilicon gate layer 213 is located over the gate dielectric layer 203. The polysilicon gate layer 215 is located over the gate dielectric layer 205. The polysilicon gate layer 217 is located over the gate dielectric layer 207. The polysilicon gate layer 219 is located over the gate dielectric layer 209. [0025] The two gate structures 223 and 225 are formed on the surface of the region A. In addition, the region A is divided into three sub-regions by the two gate structures 223 and 225. The gate structure 225 is L-shaped. A longitudinal part of the gate structure 225 is extended from the surface of the region A to the surface of the isolation structure 202. A lateral (extension) part of the gate structure 225 is externally extended to the region B through the surface of the isolation structure 202, and therefore a portion of the region B is covered by the gate structure 225. The two gate

structures 227 and 229 are disposed on the surface of the isolation structure 202 and cover the

isolation structure **202** only, that is, the gate structures **227** and **229** do not cover the region A and the region B. In addition, the two gate structures **227** and **229** are respectively located beside two opposite lateral sides of the lateral part of the gate structure **225**. The polysilicon gate layer **215** of the gate structure **225** is served as a floating gate of a floating gate transistor. The polysilicon gate layer **213** of the gate structure **223** is served as a select gate of a select transistor.

[0026] Then, a doping process is performed. FIG. **1**C is a schematic cross-sectional view illustrating the resulting structure shown in FIG. **1**B and taken along the dashed line c-d. Firstly, a lightly doped drain process (LDD process) is performed with the gate structures **223** and **225** serving as the masks. Consequently, three n-type lightly doped drain regions (n-LDD regions) **241**, **242** and **243** are formed in the P-type semiconductor substrate

[0027] P\_sub and corresponding to the region A, and an n-type lightly doped drain region (n-LDD region) **244** is formed in the P-type semiconductor substrate P\_sub and corresponding to the region B. The n-LDD region **241** is formed under the surface of the P-type semiconductor substrate P\_sub and corresponding to the region A, and is located beside a first side of the gate structure **223**. The n-LDD region **242** is formed under the surface of the P-type semiconductor substrate P\_sub and corresponding to the region A, and is arranged between a second side of the gate structure **223** and a first side of the gate structure **225**. The n-LDD region **243** is formed under the surface of the P-type semiconductor substrate P\_sub and corresponding to the region A, and is located beside a second side of the gate structure **225**. The n-LDD region **244** is formed under the surface of the P-type semiconductor substrate P\_sub and corresponding to the region B, and is located beside the lateral part of the gate structure **225**. Specifically, sides of the lateral part that are in the region B are adjacent to the n-LDD region **244**.

[0028] In some embodiments, several lightly doped drain processes (LDD process) may be performed. For example, the n-LDD regions located beside two sides of the gate structure 223 are formed by a medium-voltage lightly doped drain process (MV LDD process). The n-LDD regions located beside two sides of the gate structure 225 are formed by a low-voltage lightly doped drain process (LV LDD process). That is to say, the doping concentration of the n-LDD regions located beside two sides of the gate structure 223 is less than the doping concentration of the n-LDD regions located beside two sides of the gate structure 225. The doping depth of the n-LDD regions located beside two sides of the gate structure 223 is deeper than the doping depth of the n-LDD regions located beside two sides of the gate structure 225.

[0029] Please refer to FIG. **1**D. Then, a spacer **248** is formed on the sidewalls of the gate structure **223**, and a spacer **258** is formed on the sidewalls of the gate structure **225**. Similarly, spacers (not shown) are formed on the sidewalls of the gate structures **227** and **229**.

[0030] Please refer to FIG. 1E. Then, an n-type ion implantation process is performed on the surface of the P-type semiconductor substrate P\_sub by using the two gate structures 223 and 225 and the two spacers 248 and 258 as masks. Consequently, three n-type ion implantation regions 261, 262 and 263 indicated by oblique lines are formed on three sub-regions of the region A uncovered by the two gate structures 223 and 225 and the two spacers 248 and 258, and an n-type ion implantation region 264 shown in oblique lines is formed on the region B uncovered by the gate structure 225 and the spacer 258. Especially, the n-type ion implantation regions 261, 262, 263, and 264 have the highest doping concentration, and their dopant concentration is greater than the dopant concentration of the n-LDD regions 241, 242, 243, and 244.

[0031] Please refer to FIG. **1**E again. The n-LDD region **241** and the n-type ion implantation regions **261** are collaboratively formed as a merged n-doped region **271**. The merged n-doped region **271** is formed in the P-type semiconductor substrate P\_sub and corresponding to the region A, and is located beside the first side of the gate structure **223**. The n-LDD region **242** and the n-type ion implantation regions **262** are collaboratively formed as a merged n-doped region **272**. The merged n-doped region **272** is formed in the P-type semiconductor substrate P\_sub and corresponding to the region A, and is arranged between the second side of the gate structure **223** 

and the first side of the gate structure **225**. The n-LDD region **243** and the n-type ion implantation regions **263** are collaboratively formed as a merged n-doped region **273**. The merged n-doped region **273** is formed in the P-type semiconductor substrate P\_sub and corresponding to the region A, and is located beside the second side of the gate structure **225**. The n-LDD region **244** and the n-type ion implantation region **264** are collaboratively formed as a merged n-doped region **274**. The merged n-doped region **274** is formed in the P-type semiconductor substrate P\_sub and corresponding to the region B, and is located beside the lateral part of the gate structure **225**. The perspective view of the structure of FIG. **1**E is shown in FIG. **1**F.

[0032] In the region A, the gate structure 223 and the merged n-doped regions 271 and 272 on its two sides are collaboratively formed as a select transistor. In addition, the gate structure 225 and the two merged n-doped regions 272 and 273 on its two sides are collaboratively formed as a floating gate transistor. That is, the region A is divided into the merged n-doped regions 271, 272, and 273 by the gate structures 223 and 225. In this embodiment, the floating gate transistor and the select transistor are n-type transistors constructed in the P-well region PW. That is, the body terminal of the floating gate transistor and the body terminal of the select transistor are connected with the P-well region PW.

[0033] The merged n-doped region **274** and the gate structure **225** are collaboratively formed as an n-type transistor. The body terminal of the n-type transistor is connected with the lightly doped P-well region LPW, and the two drain/source terminals of the n-type transistor are connected with each other through the merged n-doped region **274**. Consequently, the n-type transistor is connected as a MOS capacitor. In one embodiment, the lateral part of the gate structure **225** extends across the region B. Therefore, the region B is divided into two merged n-doped regions by the gate structure **225**, where the two merged n-doped regions are electrically connected to form the MOS capacitor. In other words, the two merged n-doped regions are respectively beside the two sides of the lateral part of the gate structure **225**.

[0034] Please refer to FIG. 1G. Then, a metal layer 280 is formed over the polysilicon gate layers 215, 217, and 219. The metal layer 280 is electrically connected with the two polysilicon gate layers 217 and 219. However, the metal layer 280 is not electrically connected with the two polysilicon gate layers 213 and 215. After a step of forming metal conductor lines is completed, the memory cell of the first embodiment is fabricated. That is, the merged n-doped region 271 is connected with a source line SL, the merged n-doped region 273 is connected with a bit line BL, the merged n-doped region 274 is connected with an erase line EL, the polysilicon gate layer 213 is connected with a select gate line SG, and the metal layer 280 is connected with an assist gate line AG.

[0035] In the memory cell of this embodiment, the gate structures **227** and **229** are disposed on the surface of the isolation structure **202** and besides the polysilicon gate structure **225**. In addition, the metal layer **280** is located over and isolated from the polysilicon gate structure **225**. Consequently, the polysilicon gate layer 215 and the polysilicon gate layer 217 are collaboratively formed as a first poly/poly plate capacitor, and the polysilicon gate layer 215 and the polysilicon gate layer 219 are collaboratively formed as a second poly/poly plate capacitor. In addition, the polysilicon gate layer **215** and the metal layer **280** are collaboratively formed as a metal/poly plate capacitor. [0036] As shown in FIG. 1H, the memory cell includes a select transistor M.sub.S, a floating gate transistor M.sub.F, a MOS capacitor C.sub.MOS, a first poly/poly plate capacitor C.sub.P1, a metal/poly plate capacitor C.sub.P2 and a second poly/poly plate capacitor C.sub.P3. The first poly/poly plate capacitor C.sub.P1, the metal/poly plate capacitor C.sub.P2 and the second poly/poly plate capacitor C.sub.P3 are connected with each other in parallel. The three plate capacitors C.sub.P1, C.sub.P2 and C.sub.P3 in parallel connection can be equivalent to a plate capacitor C.sub.P. The first terminal of the plate capacitor C.sub.P is connected with the floating gate (e.g., the polysilicon gate layer **215**) of the floating gate transistor M.sub.F, and the second terminal of the plate capacitor C.sub.P is connected with the assist gate line AG. It is noted that

plate capacitor C.sub.P of the memory cell is not restricted to three parallel-connected plate capacitors C.sub.P1, C.sub.P2 and C.sub.P3. That is, at least one capacitor is feasible. In a variant example, the plate capacitors C.sub.P1 and C.sub.P2 are omitted, and therefore a single capacitor is connected between the polysilicon gate layer **215** and the assist gate line AG. In another variant example, one of the plate capacitors C.sub.P1 and C.sub.P2 is omitted, and therefore two capacitors are connected between the polysilicon gate layer **215** and the assist gate line AG in parallel. In some other embodiments, the plate capacitor C.sub.P and the assist gate line AG are omitted. [0037] The gate terminal of the select transistor M.sub.S is connected with the select gate line SG. The first drain/source terminal of the select transistor M.sub.S is connected with the source line SL. The first drain/source terminal of the floating gate transistor M.sub.F is connected with the second drain/source terminal of the select transistor M.sub.S. The second drain/source terminal of the floating gate transistor M.sub.F is connected with the bit line BL.

[0038] The body terminal of the select transistor M.sub.S and the body terminal of the floating gate transistor M.sub.F are connected with the P-well region PW. The P-well region PW and the deep N-well region DNW (i.e., the N-type isolation region) are collaboratively formed as a first diode D.sub.1. The P-type semiconductor substrate P\_sub and the deep N-well region DNW are collaboratively formed as a second diode D.sub.2. The anode of the first diode D.sub.1 is connected with the P-well region PW. The cathode of the first diode D.sub.1 is connected with the deep N-well region DNW. The anode of the second diode D.sub.2 is connected with the P-type semiconductor substrate P\_sub. The cathode of the second diode D.sub.2 is connected with the deep N-well region DNW.

[0039] The first terminal of the MOS capacitor C.sub.MOS is connected with the floating gate (e.g., the polysilicon gate layer 215). The second terminal of the MOS capacitor C.sub.MOS is connected with the erase line EL. The first terminal of the first poly/poly plate capacitor C.sub.P1 is connected with the floating gate (e.g., the polysilicon gate layer 215). The second terminal of the first poly/poly plate capacitor C.sub.P1 is connected with the assist gate line AG. The first terminal of the metal/poly plate capacitor C.sub.P2 is connected with the floating gate (e.g., the polysilicon gate layer 215). The second terminal of the second poly/poly plate capacitor C.sub.P3 is connected with the floating gate (e.g., the polysilicon gate layer 215). The second terminal of the second poly/poly plate capacitor C.sub.P3 is connected with the assist gate line AG. That is, the first terminal of the plate capacitor C.sub.P is connected with the floating gate (e.g., the polysilicon gate layer 215), and the second terminal of the plate capacitor C.sub.P is connected with the assist gate line AG.

[0040] FIG. **2**A is a first exemplary bias voltage table illustrating the bias voltages for performing a program action, an erase action and a read action on the memory cell of the present invention. FIG. **2**B is a schematic circuit diagram illustrating the program action performed on the memory cell of the present invention. FIG. **2**C is a schematic circuit diagram illustrating the erase action performed on the memory cell of the present invention. FIG. **2**D is a schematic circuit diagram illustrating the read action performed on the memory cell of the present invention.

[0041] When the program action (PGM), the erase action (ERS) and the read action (Read) are performed, the P-well region PW and the source line SL may receive different negative voltages. The erase voltage V.sub.EE1 is greater than or equal to the program voltage V.sub.PP1, the program voltage V.sub.PP1 is greater than the read voltage V.sub.R, and the read voltage V.sub.R is greater than the ground voltage (0 V). For example, the erase voltage V.sub.EE1 is 10 V, the program voltage V.sub.PP1 is 6 V, and the read voltage V.sub.R is 1.8 V.

[0042] Furthermore, when the program action (PGM), the erase action (ERS) or the read action (Read) is performed, the two diodes D.sub.1 and D.sub.2 are reverse biased. That is, the junction between the P-well region PW and the deep N-well region DNW is reverse biased, and the junction between the

[0043] P-type semiconductor substrate P\_sub and the deep N-well region DNW is also reverse biased. For example, when performing the program action, the erase action, and the read action, the voltage of the deep N-well region DNW is higher than or equal to the voltages of the P-well region PW, the lightly doped P-well region LPW, and the P-type semiconductor substrate P sub. [0044] Please refer to FIG. 2B. When the program action is performed, the source line SL receives the ground voltage (0 V), the select gate line SG receives the program voltage V.sub.PP1, the bit line BL receives the program voltage V.sub.PP1, the erase line EL receives the program voltage V.sub.PP1, the assist gate line AG receives the program voltage V.sub.PP1, and the P-well region PW receives the negative voltage V.sub.BB1. In other words, when the program action is performed, the voltage of the P-well region PW is lower than the voltage of the merged n-doped region **271** connected with the source line SL, and also lower than the voltage of the merged ndoped region 273 connected with the bit line BL. In addition, the time period of performing a single program action is about 50 μs. The magnitude of the program voltage V.sub.PP1 is about 6 V. The magnitude of the negative voltage V.sub.BB1 is about -2 V. The P-type semiconductor substrate P\_sub and the deep N-well region DNW receive the ground voltage (0 V). Consequently, both of the two diodes D.sub.1 and D.sub.2 are reverse biased.

[0045] While the program action is performed, the select transistor M.sub.S is turned on, and a program current I.sub.P is generated between the bit line BL and the source line SL. When the hot carriers (e.g., electrons) of the program current I.sub.P flow through a channel region corresponding to the floating gate (e.g., the polysilicon gate layer **215**), a channel hot electron (CHE) effect is generated. Due to the CHE effect, electrons are injected into the floating gate (e.g., the polysilicon gate layer **215**).

[0046] Furthermore, since the P-well region PW receives the negative voltage V.sub.BB1, a channel initiated secondary electron (CHISEL) effect is generated in the floating gate transistor M.sub.F. Consequently, more electrons are injected into the floating gate (e.g., the polysilicon gate layer 215). That is, in case that the P-well region PW receives the negative voltage V.sub.BB1, the program action can be completed efficiently in response to the lower program voltage V.sub.PP1 and the lower program current I.sub.P.

[0047] Please refer to FIG. **2**C. When the erase action (ERS) is performed, the source line SL receives a negative voltage V.sub.BB2, the select gate line SG receives the negative voltage V.sub.BB2, the erase line EL receives the erase voltage V.sub.EE1, the assist gate line AG receives the negative voltage V.sub.BB2, and the P-well region PW receives the negative voltage V.sub.BB2. In addition, the time period of performing a single erase action is about 100 ms. The magnitude of the erase voltage V.sub.EE1 is about 10 V. The magnitude of the negative voltage V.sub.BB2 is about –5 V. Similarly, the P-type semiconductor substrate P\_sub and the deep N-well region DNW receive the ground voltage (0 V). Consequently, both of the two diodes D.sub.1 and D.sub.2 are reverse biased.

[0048] When the erase action is performed, the select transistor M.sub.S is turned off. Under this circumstance, a Fowler-Nordheim Tunneling (FN) effect is generated in the MOS transistor C.sub.MOS. Consequently, electrons are ejected from the floating gate (e.g., the polysilicon gate layer 215) to the erase line EL. The negative voltage V.sub.BB2 received by the assist gate line AG is coupled to the floating gate (e.g., the polysilicon gate layer 215) through the plate capacitor C.sub.P, and therefore the negative voltage V.sub.BB2 is helpful to increase the speed of ejecting the electrons from the floating gate (e.g., the polysilicon gate layer 215). Consequently, the erasing efficiency is enhanced.

[0049] Please refer to FIG. **2**D. When the read action is performed, the source line SL receives the read voltage V.sub.R, the select gate line SG receives the program voltage V.sub.PP1, the bit line BL receives the ground voltage (0 V), the erase line EL receives the program voltage V.sub.PP1, the assist gate line AG receives the program voltage V.sub.PP1, and the P-well region PW receives a negative voltage V.sub.BB3. For example, the read voltage V.sub.R is about 1.8 V, and the

negative voltage V.sub.BB3 is about -0.5 V. The negative voltage V.sub.BB3 is greater than the negative voltage V.sub.BB1, and the negative voltage V.sub.BB1 is greater than the negative voltage V.sub.BB2. Similarly, the P-type semiconductor substrate P\_sub and the deep N-well region DNW receive the ground voltage (0 V). Consequently, both of the two diodes D.sub.1 and D.sub.2 are reverse biased. In another embodiment, the source line SL, the select gate line SG, the erase line EL, and the assist gate line AG all receive the read voltage V.sub.R, the bit line BL receives the ground voltage (0 V), and the P-well region PW receives the negative voltage V.sub.BB3.

[0050] When the read action is performed, the select transistor M.sub.S is turned on, and the read current I.sub.R is generated between the bit line BL and the source line SL. In other words, the storage state of the memory cell can be determined according to the magnitude of the read current I.sub.R. For example, in case that electrons are stored in the floating gate (e.g., the polysilicon gate layer 215), the magnitude of the read current I.sub.R is low (e.g., nearly zero). Consequently, it is determined that the memory cell is in a first storage state. Whereas, in case that no electrons are stored in the floating gate (e.g., the polysilicon gate layer 215), the magnitude of the read current I.sub.R is high. Under this circumstance, it is determined that the memory cell is in a second storage state.

[0051] From the above descriptions, the present invention provides an erasable programmable non-volatile memory cell with a novel structure. An isolation area is formed in the P-type semiconductor substrate P\_sub. The memory cell is constructed in the isolation area. The control circuit is located outside the isolation area. When the program action (PGM), the erase action (ERS) or the read action (Read) is performed, the memory cell receives a negative voltage. In an embodiment, the memory cell in the isolation area can receive a negative voltage. Since the two diodes D.sub.1 and D.sub.2 are reverse biased, the bias voltage inside the isolation area (e.g., the deep N-well region DNW) and the bias voltage outside the isolation area (e.g., the deep N-well region DNW) will not be influenced by each other. When the program action, the erase action or the read action is performed, the negative voltage received by the memory cell will not influence the operations of the control circuit outside the isolation area (e.g., the deep N-well region DNW). Due to the negative voltage, the necessary voltage differences for the program action and erase action can be achieved with lower program voltage V.sub.PP1 and lower erase voltage V.sub.EE1. Therefore, a small-size charge pump for the non-volatile memory is feasible.

[0052] In some embodiments, all non-negative bias voltages (i.e., the voltage greater than or equal to 0 V) are used to perform the program action (PGM). FIG. **3** is a second exemplary bias voltage table illustrating the bias voltages for performing a program action, an erase action and a read action on the memory cell of the present invention. Similarly, both of the two diodes D.sub.1 and D.sub.2 are reverse biased. In addition, the deep N-well region DNW receive the ground voltage (0 V).

[0053] Please refer to FIG. **3**. When the program action is performed, the source line SL receives a first voltage |V.sub.BB1|, the select gate line SG receives the program voltage V.sub.PPa, the bit line BL receives the program voltage V.sub.PPa, the erase line EL receives the program voltage V.sub.PPa, and the P-well region PW receives the ground voltage (0 V). In addition, the time period of performing a single program action is about 50 µs. The magnitude of the first voltage |V.sub.BB1| is the absolute value of the negative voltage V.sub.BB1, where the negative voltage V.sub.BB1 is about -2 V. The magnitude of the program voltage V.sub.PPa is approximately equal to the program voltage V.sub.PP1 plus the first voltage |V.sub.BB1|, where the program voltage V.sub.PPa is about +8 V. The negative voltage V.sub.BB1 and the program voltage V.sub.PP1 are voltages shown in FIG. **2**A. [0054] Please refer to FIG. **3**. When the erase action (ERS) is performed, the source line SL

receives a negative voltage V.sub.BBa, the select gate line SG receives the negative voltage V.sub.BBa, the bit line BL receives the negative voltage V.sub.BBa, the erase line EL receives the

erase voltage V.sub.EEa, the assist gate line AG receives the negative voltage V.sub.BBa, and the P-well region PW receives the negative voltage V.sub.BBa. In addition, the time period of performing a single erase action is about 100 ms. The magnitude of the erase voltage V.sub.EEa is about +15 V. The magnitude of the negative voltage V.sub.BBa is about -5 V. [0055] Please refer to FIG. **3** again. When the read action is performed, the source line SL receives the read voltage V.sub.R, the select gate line SG receives a reference voltage V.sub.PPb, the bit line BL receives the ground voltage (0 V), the erase line EL receives the reference voltage V.sub.PPb, the assist gate line AG receives the reference voltage V.sub.PPb, and the P-well region PW receives a negative voltage V.sub.BBb. For example, the read voltage V.sub.R is about 1.8 V, the reference voltage V.sub.PPb is about 6 V, and the negative voltage V.sub.BBb is about -0.5 V. The program voltage V.sub.PPa is greater than the reference voltage V.sub.PPb. The reference voltage V.sub.PPb is greater than the read voltage V.sub.R is greater than the ground voltage. The ground voltage is greater than the negative voltage V.sub.BBb. The negative voltage V.sub.BBb is greater than the negative voltage V.sub.BBb. The negative voltage V.sub.BBb is greater than the negative voltage V.sub.BBb.

[0056] The operations of performing the program action, the erase action and the read action according to the bias voltage table of FIG. **3** are respectively similar to those of FIGS. **2**B, **2**C and **2**D, and are not redundantly described herein.

greater than the negative voltage V.sub.BBa. That is, |V.sub.BBa| is greater than |V.sub.BB1|, and

[0057] According to the comparison between the bias voltage table of FIG. **2**A and the bias voltage table of FIG. **3**, the program voltage V.sub.PP1 is less than the program voltage V.sub.PPa. When the program action using bias voltages of FIG. **2**A is performed, the voltage boosted by the charge pump is lower. Consequently, a small-size charge pump for the non-volatile memory is feasible. [0058] While the invention has been described in terms of what is presently considered to be the most practical and preferred embodiments, it is to be understood that the invention needs not be limited to the disclosed embodiment. On the contrary, it is intended to cover various modifications and similar arrangements included within the spirit and scope of the appended claims which are to be accorded with the broadest interpretation so as to encompass all such modifications and similar structures.

#### **Claims**

|V.sub.BB1| is greater than |V.sub.BBb|.

1. An erasable programmable non-volatile memory cell, comprising: an isolation structure formed on a P-type semiconductor substrate, wherein a surface of the P-type semiconductor substrate is divided into a first region and a second region by the isolation structure; a first P-well region formed in the P-type semiconductor substrate and corresponding to the first region; a second P-well region formed in the P-type semiconductor substrate and corresponding to the second region, wherein the first P-well region and the second P-well region are in contact with each other; an Ntype isolation region, wherein the N-type isolation region is arranged between the first P-well region and the P-type semiconductor substrate to isolate the first P-well region from the P-type semiconductor substrate, the N-type isolation region is arranged between the second P-well region and the P-type semiconductor substrate to isolate the second P-well region from the P-type semiconductor substrate; a first gate structure and a second gate structure formed on the first region, wherein the first region is divided into a first merged doped region, a second merged doped region and a third merged doped region by the first gate structure and the second gate structure; and a fourth merged doped region formed in the P-type semiconductor substrate and corresponding to the second region, and located beside the second gate structure, wherein the second gate structure is externally extended to the second region through a surface of the isolation structure, and a portion of the second region is covered by the second gate structure, wherein the first merged doped region, the first gate structure and the second merged doped region are collaboratively formed as a select

transistor, the second merged doped region, the second gate structure and the third merged doped region are collaboratively formed as a floating gate transistor, and the second gate structure and the fourth merged doped region are collaboratively formed as a MOS capacitor, wherein when an program action is performed, the a voltage of the first P-well region is lower than a voltage of the first merged doped region and a voltage of the third merged doped region.

- **2.** The non-volatile memory cell as claimed in claim 1, wherein the first merged doped region is located beside a first side of the first gate structure, the second merged doped region is arranged between a second side of the first gate structure and a first side of the second gate structure, and the third merged doped region is located beside a second side of the second gate structure.
- **3**. The non-volatile memory cell as claimed in claim 1, wherein the N-type isolation region is a deep N-well region or an N-type buried layer.
- **4.** The non-volatile memory cell as claimed in claim 1, wherein the first merged doped region contains a first ion implantation region and a first lightly doped drain region, the second merged doped region contains a second ion implantation region and a second lightly doped drain region, the third merged doped region contains a third ion implantation region and a third lightly doped drain region, and the fourth merged doped region contains a fourth ion implantation region and a fourth lightly doped drain region.
- **5.** The non-volatile memory cell as claimed in claim 1, further comprising a plate capacitor, wherein a first terminal of the plate capacitor is connected with a floating gate of the floating gate transistor, and a second terminal of the plate capacitor is connected with an assist gate line.
- **6.** The non-volatile memory cell as claimed in claim 5, further comprising a third gate structure, wherein the third gate structure is formed on the isolation structure and located beside a first side of the second gate structure, wherein the plate capacitor comprises a first poly/poly plate capacitor, and the third gate structure and the second gate structure are collaboratively formed as the first poly/poly plate capacitor.
- 7. The non-volatile memory cell as claimed in claim 6, further comprising a fourth gate structure, wherein the fourth gate structure is formed on the isolation structure and located beside a second side of the second gate structure, wherein the plate capacitor further comprises a second poly/poly plate capacitor, and the fourth gate structure and the second gate structure are collaboratively formed as the second poly/poly plate capacitor, and the second poly/poly plate capacitor and the first poly/poly plate capacitor are connected with each other in parallel.
- **8**. The non-volatile memory cell as claimed in claim 5, further comprising a metal layer, wherein the metal layer is formed over the second gate structure, wherein the plate capacitor further comprises a metal/poly plate capacitor, and the metal layer and the second gate structure are collaboratively formed as the metal/poly plate capacitor.
- **9.** The non-volatile memory cell as claimed in claim 5, wherein the first gate structure is connected with a select gate line, the first merged doped region is connected with a source line, the third merged doped region is connected with a bit line, and the fourth merged doped region is connected with an erase line.
- **10**. The non-volatile memory cell as claimed in claim 9, wherein when a program action, an erase action or a read action is performed, a junction between the first P-well region and the N-type isolation region is reverse biased, and a junction between the P-type semiconductor substrate and the N-type isolation region is reverse biased.
- **11.** The non-volatile memory cell as claimed in claim 10, wherein when the program action is performed, the source line receives a ground voltage, the select gate line receives a program voltage, the bit line receives the program voltage, the erase line receives the program voltage, the assist gate line receives the program voltage, and the first P-well region receives a first negative voltage, wherein the program voltage is greater than the ground voltage, and the ground voltage is greater than the first negative voltage.
- 12. The non-volatile memory cell as claimed in claim 11, wherein when the erase action is

performed, the source line receives a second negative voltage, the select gate line receives the second negative voltage, the bit line receives the second negative voltage, the erase line receives an erase voltage, the assist gate line receives the second negative voltage, and the first P-type well region receives the second negative voltage, wherein the erase voltage is greater than the ground voltage, and the first negative voltage is greater than the second negative voltage.

- **13**. The non-volatile memory cell as claimed in claim 12, wherein when the read action is performed, the source line receives a read voltage, the select gate line receives the program voltage, the bit line receives the ground voltage, the erase line receives the program voltage, the assist gate line receives the program voltage, and the first P-well region receives a third negative voltage, wherein the program voltage is greater than the read voltage, the read voltage is greater than the ground voltage, the ground voltage is greater than the third negative voltage, and the third negative voltage is greater than the first negative voltage.
- **14**. The non-volatile memory cell as claimed in claim 12, wherein when the read action is performed, the source line, the select gate line, the erase line, and the assist gate line all receive a read voltage, the bit line receives the ground voltage, and the first P-well region receives a third negative voltage, wherein the read voltage is greater than the third negative voltage, and the third negative voltage is greater than the first negative voltage.
- **15**. The non-volatile memory cell as claimed in claim 10, wherein when the program action is performed, the source line receives a positive voltage, the select gate line receives a program voltage, the bit line receives the program voltage, the erase line receives the program voltage, the assist gate line receives the program voltage, and the first P-well region receives a ground voltage, wherein the program voltage is greater than the positive voltage, and the positive voltage is greater than the ground voltage.
- **16**. The non-volatile memory cell as claimed in claim 15, wherein when the erase action is performed, the source line receives a first negative voltage, the select gate line receives the first negative voltage, the erase line receives an erase voltage, the assist gate line receives the first negative voltage, and the first P-type well region receives the first negative voltage, wherein the erase voltage is greater than the ground voltage, the ground voltage is greater than the first negative voltage, and an absolute value of the first negative voltage is greater than the positive voltage.
- 17. The non-volatile memory cell as claimed in claim 16, wherein when the read action is performed, the source line receives a read voltage, the select gate line receives a reference voltage, the bit line receives the ground voltage, the erase line receives the reference voltage, the assist gate line receives the reference voltage, and the first P-well region receives a second negative voltage, wherein the program voltage is greater than the reference voltage, the reference voltage is greater than the read voltage, the read voltage is greater than the ground voltage, the ground voltage is greater than the second negative voltage, and the positive voltage is greater than an absolute value of the second negative voltage.
- **18**. The non-volatile memory cell as claimed in claim 1, wherein the second gate structure extends across the second region, and the second region is divided into the fourth merged doped region and a fifth merged doped region by the second gate structure.