# US Patent & Trademark Office Patent Public Search | Text View

United States Patent

Kind Code

B2

Date of Patent

Inventor(s)

12396223

August 19, 2025

Kojima; Hidenobu

# Semiconductor device and method of manufacturing the same

### Abstract

A semiconductor device includes: a substrate having a lower surface and a side surface and the substrate containing a semiconductor material; and an electrode provided on the lower surface, wherein the side surface has a first side surface portion, a second side surface portion provided on the first side surface portion, and a third side surface portion provided on the second side surface portion, the third side surface portion protrudes in a plane parallel to the lower surface more than the second side surface portion, and the first side surface portion protrudes in a plane parallel to the lower surface more than the third side surface portion.

Inventors: Kojima; Hidenobu (Kanazawa Ishikawa, JP)

Applicant: KABUSHIKI KAISHA TOSHIBA (Tokyo, JP); TOSHIBA ELECTRONIC

**DEVICES & STORAGE CORPORATION** (Tokyo, JP)

Family ID: 1000008767550

Assignee: Kabushiki Kaisha Toshiba (Tokyo, JP); Toshiba Electronic Devices & Storage

Corporation (Tokyo, JP)

Appl. No.: 17/472961

Filed: September 13, 2021

# **Prior Publication Data**

**Document Identifier**US 20220093733 A1

Publication Date
Mar. 24, 2022

# **Foreign Application Priority Data**

JP 2020-157831 Sep. 18, 2020

### **Publication Classification**

Int. Cl.: H10D62/10 (20250101); H01L21/304 (20060101); H01L21/3065 (20060101);

H10D30/01 (20250101); H10D30/63 (20250101)

**U.S. Cl.:** 

CPC **H10D62/117** (20250101); **H01L21/3043** (20130101); **H01L21/3065** (20130101);

H10D30/025 (20250101); H10D30/63 (20250101);

### **Field of Classification Search**

**CPC:** H01L (21/3403); H01L (21/78); H01L (29/0657); H01L (33/20); H10D (62/117); H10D

(30/63); H10D (30/025)

## **References Cited**

### **U.S. PATENT DOCUMENTS**

| Patent No.   | <b>Issued Date</b> | <b>Patentee Name</b> | U.S. Cl. | CPC          |
|--------------|--------------------|----------------------|----------|--------------|
| 6515309      | 12/2002            | Tohyama et al.       | N/A      | N/A          |
| 8138552      | 12/2011            | Matsuo               | 257/408  | H01L 29/6656 |
| 9496193      | 12/2015            | Roesner              | N/A      | H01L 24/26   |
| 2003/0216009 | 12/2002            | Matsuura et al.      | N/A      | N/A          |
| 2006/0194094 | 12/2005            | Evertz               | 429/511  | H01M 8/248   |
| 2006/0197094 | 12/2005            | Sugawara             | N/A      | N/A          |
| 2007/0290216 | 12/2006            | Watanabe             | 257/86   | H01L 33/30   |
| 2014/0001487 | 12/2013            | Nakazawa             | 438/137  | H01L 21/046  |
| 2014/0061672 | 12/2013            | Wakimoto             | 257/77   | H10D 64/111  |
| 2016/0056080 | 12/2015            | Takahashi et al.     | N/A      | N/A          |
| 2019/0081006 | 12/2018            | Ozawa                | N/A      | H01L 23/5226 |

### FOREIGN PATENT DOCUMENTS

| Patent No.  | <b>Application Date</b> | Country | CPC |
|-------------|-------------------------|---------|-----|
| H05-166926  | 12/1992                 | JP      | N/A |
| H05-343742  | 12/1992                 | JP      | N/A |
| H06-112312  | 12/1993                 | JP      | N/A |
| 2000-195827 | 12/1999                 | JP      | N/A |
| 2003-332270 | 12/2002                 | JP      | N/A |
| 2006-245380 | 12/2005                 | JP      | N/A |
| 2008-227398 | 12/2007                 | JP      | N/A |
| 2015-029062 | 12/2014                 | JP      | N/A |
| 2016-058610 | 12/2015                 | JP      | N/A |
| 2012/124190 | 12/2011                 | WO      | N/A |

Primary Examiner: Ashbahian; Eric K

Attorney, Agent or Firm: Kim & Stewart LLP

# **Background/Summary**

### CROSS-REFERENCE TO RELATED APPLICATION

(1) This application is based upon and claims the benefit of priority from Japanese Patent Application No. 2020-157831, filed on Sep. 18, 2020, the entire contents of which are incorporated herein by reference.

#### FIELD

(2) Embodiments described herein relate generally to a semiconductor device.

### BACKGROUND

- (3) Semiconductor devices, such as a metal oxide semiconductor field effect transistor (MOSFET), are used in applications such as power conversion. Such semiconductor devices are formed on a semiconductor wafer and then separated into individual chips by a predetermined dicing process.
- (4) In the related art, in the dicing process, blade dicing using a dedicated blade dicer has been performed. In recent years, however, dicing using various methods such as plasma dicing has been studied.

# **Description**

#### BRIEF DESCRIPTION OF THE DRAWINGS

- (1) FIG. **1** is a schematic cross-sectional view of a semiconductor device of embodiments;
- (2) FIG. **2** is a schematic cross-sectional view showing a step of manufacturing the semiconductor device of embodiments;
- (3) FIG. **3** is a schematic cross-sectional view showing a step of manufacturing the semiconductor device of embodiments;
- (4) FIG. **4** is a schematic cross-sectional view showing a step of manufacturing the semiconductor device of embodiments;
- (5) FIG. **5** is a schematic cross-sectional view showing a step of manufacturing the semiconductor device of embodiments;
- (6) FIG. **6** is a schematic cross-sectional view showing a step of manufacturing the semiconductor device of embodiments;
- (7) FIG. **7** is a schematic cross-sectional view showing a step of manufacturing the semiconductor device of embodiments;
- (8) FIG. **8** is a schematic cross-sectional view showing a step of manufacturing the semiconductor device of embodiments;
- (9) FIG. **9** is a schematic cross-sectional view showing a step of manufacturing a semiconductor device as a comparative form;
- (10) FIG. **10** is a schematic cross-sectional view showing a step of manufacturing a semiconductor device as a comparative form; and
- (11) FIG. **11** is a schematic cross-sectional view showing a step of manufacturing a semiconductor device as a comparative form.

#### DETAILED DESCRIPTION

- (12) Hereinafter, embodiments will be described with reference to the diagrams. In the following description, the same members and the like are denoted by the same reference numerals, and the description of the members and the like once described will be omitted as appropriate.
- (13) In this specification, in order to show the positional relationship of components and the like, the upper direction of the diagram is described as "upper" and the lower direction of the diagram is described as "lower". In this specification, the concepts of "upper" and "lower" do not necessarily indicate the relationship with the direction of gravity.

### **Embodiments**

(14) A semiconductor device of embodiments includes: a substrate having a lower surface and a side surface and the substrate containing a semiconductor material; and an electrode provided on

- the lower surface, wherein the side surface has a first side surface portion, a second side surface portion provided on the first side surface portion, and a third side surface portion provided on the second side surface portion, the third side surface portion protrudes in a plane parallel to the lower surface more than the second side surface portion, and the first side surface portion protrudes in a plane parallel to the lower surface more than the third side surface portion.
- (15) FIG. **1** is a schematic cross-sectional view of a semiconductor device **100** of embodiments. The semiconductor device **100** of the present embodiment is, for example, a MOSFET semiconductor chip.
- (16) The semiconductor device **100** includes a substrate **8**, a lower surface electrode (an example of an electrode) **4**, and an upper surface electrode **80**.
- (17) The substrate **8** contains a semiconductor material. Here, examples of the semiconductor material include silicon (Si), silicon carbide (SiC), gallium arsenide (GaAs), and gallium nitride (GaN). However, the semiconductor material is not limited to these.
- (18) The substrate **8** has a lower surface **2**, an upper surface **3**, and a side surface **10**. In FIG. **1**, a side surface **10***a* and a side surface **10***b* are shown.
- (19) Here, an X direction, a Y direction perpendicular to the X direction, and a Z direction perpendicularly crossing the X and Y directions are defined. It is assumed that the lower surface **2** and the upper surface **3** are provided in parallel to the XY plane.
- (20) The lower surface electrode **4** is provided on the lower surface **2** of the substrate **8**. The lower surface electrode **4** functions as, for example, a drain electrode of a MOSFET.
- (21) The upper surface electrode **80** is provided on the upper surface **3** of the substrate **8**. The upper surface electrode **80** functions as, for example, a source electrode of a MOSFET.
- (22) The lower surface electrode **4** and the upper surface electrode **80** contain a metal material. Here, examples of the metal material include copper (Cu), aluminum (Al), nickel (Ni), silver (Ag), or gold (Au). However, the metal material is not limited to these.
- (23) The side surface **10** includes a first side surface portion **12**, a second side surface portion **14** provided on the first side surface portion **12**, and a third side surface portion **16** provided on the second side surface portion **14**. In FIG. **1**, a first side surface portion **12***a* and a first side surface portion **12***b* are also shown. In addition, a second side surface portion **14***a* and a second side surface portion **14***b* are shown. In addition, a third side surface portion **16***a* and a third side surface portion **16***b* are shown.
- (24) In addition, the third side surface portion **16** protrudes by a length (b–a) from the most recessed portion of the second side surface portion **14** in a plane parallel to the lower surface **2** and the upper surface **3**. In addition, the first side surface portion **12** protrudes by a length b from the most recessed portion of the second side surface portion **14** in a plane parallel to the lower surface **2** and the upper surface **3**.
- (25) The first side surface portion **12** has at least one first scallop **13**. In the semiconductor device **100**, the first side surface portion **12***a* has a first scallop **13***a*. In addition, the first side surface portion **12***b* has a first scallop **13***b*. In addition, the number of first scallops **13** is not limited to one. (26) The second side surface portion **14** has at least one second scallop **15**. In the semiconductor
- device **100**, the second side surface portion **14** has at least one second scallop **15**. In the semiconductor device **100**, the second side surface portion **14** has a second scallop **15** a. In addition, the second side surface portion **14** has a second scallop **15** b. In addition, the number of second scallops **15** is not limited to one.
- (27) The first scallop **13** and the second scallop **15** are formed, for example, when the substrate **8** containing Si is cut by plasma dicing. The plasma dicing herein is performed, for example, by repeating isotropic etching using fluorine (F)-based radicals, formation of a protective film containing carbon tetrafluoride (CF.sub.4)-based radicals, and anisotropic etching using F-based ions. By such plasma dicing, a scallop having a shell shape is formed on the cut surface of the substrate **8**.
- (28) The third side surface portion **16** has a fracture layer **17**. In the semiconductor device **100**, the

third side surface portion **16***a* has a fracture layer **17***a*. In addition, the third side surface portion **16***b* has a fracture layer **17***b*. The fracture layer **17** is a layer in which the crystal defect density increases compared with other portions of the substrate **8** due to grinding or cutting using blade dicing, for example. On the other hand, the first side surface portion **12** and the second side surface portion **14** do not have the fracture layer **17**. Therefore, the third side surface portion **16** has more fracture layers **17** than the first side surface portion **12** and the second side surface portion **14** do. In addition, the fracture layer **17** can be detected, for example, by analyzing the third side surface portion **16** with a microscope.

- (29) A metal portion **6** is provided on the first side surface portion **12**. In the semiconductor device **100**, a metal portion **6***a* is provided on the first side surface portion **12***a*. In addition, a metal portion **6***b* is provided on the first side surface portion **12***b*. As will be described later, the metal portion **6** is formed at the same time as the lower surface electrode **4** is formed. The metal portion **6** is electrically connected to the lower surface electrode **4**. The metal portion **6** contains the same element as the lower surface electrode **4**. In addition, the metal portion **6** may not be formed on the entire first side surface portion **12**, or may be formed on a part of the first side surface portion **12**. (30) Next, a method of manufacturing the semiconductor device **100** of embodiments will be described.
- (31) A method of manufacturing a semiconductor device of embodiments includes: forming a first gap having a first side surface portion and having a first width by performing first etching on a first portion on a first surface side of a semiconductor substrate, the semiconductor substrate having a first surface and a second surface opposite to the first surface; forming a second gap having a second side surface portion and having a second width by performing second etching on a second portion of the semiconductor substrate below the first gap, the second width being larger than the first width in a plane parallel to the first surface of the semiconductor substrate; forming an electrode on the first surface of the semiconductor substrate; and forming a third gap having a third side surface portion and having a third width by performing blade dicing of a third portion of the semiconductor substrate below the second gap from the second surface, and dividing the semiconductor substrate by forming the third gap, the third width being larger than the first width and smaller than the second width in the plane parallel to the first surface of the semiconductor substrate.
- (32) FIGS. **2** to **8** are schematic cross-sectional views showing steps of manufacturing the semiconductor device of embodiments.
- (33) A semiconductor substrate **60** is a substrate on which the semiconductor device **100** is formed. The semiconductor substrate **60** has a first surface (an example of the upper surface of the semiconductor substrate **60**) **62** and a second surface (an example of the lower surface of the semiconductor substrate **60**) **64**. The first surface **62** is a surface that serves as the lower surface **2** of the substrate **8** of the semiconductor device **100**. On the second surface **64**, an upper surface electrode **80***a* and an upper surface electrode **80***b* are formed so as to be spaced apart from each other in the X direction. The second surface **64** is a surface that serves the upper surface **3** of the substrate **8** of the semiconductor device **100**. In addition, a photoresist P.sub.a and a photoresist P.sub.b are formed on the first surface **62**. An opening **66** is formed between the photoresist P.sub.a and the photoresist P.sub.b. The opening **66** is formed so as to be disposed between the upper surface electrode **80***a* and the upper surface electrode **80***b* in the XY plane when viewed from the first surface **62** side. Here, the semiconductor substrate **60** is fixed on a support S formed of a glass plate or the like so that the second surface **64** faces down (FIG. **2**).
- (34) Then, by performing first etching on a first portion **72** of the semiconductor substrate **60** below the opening **66**, a first gap **82** having a first width L.sub.1, which has the first side surface portion **12**, is formed (FIG. **3**). FIG. **3** shows the first side surface portion **12***a* and the first side surface portion **12***c*. Here, the first gap **82** is formed in a stripe shape in parallel to the first surface **62** and the second surface **64** of the semiconductor substrate **60** and in the depth direction of the paper

- surface by isotropic etching using fluorine (F)-based radicals formed of sulfur hexafluoride (SF.sub.6), for example. The first scallop **13***a* is formed on the first side surface portion **12***a*. In addition, the first scallop **13***c* is formed on the first side surface portion **12***c*.
- (35) Then, a protective film R is formed on the side surface and the bottom surface of the first gap **82** using carbon tetrafluoride (CF.sub.4)-based radicals (FIG. **4**).
- (36) Then, a part of the protective film R formed on the bottom surface of the first gap **82** is removed by anisotropic etching using, for example, F-based ions formed of sulfur hexafluoride (SF.sub.6) (FIG. **5**).
- (37) In addition, by repeating isotropic etching and anisotropic etching, it is possible to form the first side surface portion **12** having a plurality of first scallops **13**.
- (38) Then, by performing second etching on a second portion **74** below the first gap **82**, a second gap **84** having a second width L.sub.2, which has the second side surface portion **14**, is formed below the first gap **82** (FIG. **6**). FIG. **6** shows the second side surface portion **14***a* and the second side surface portion **14***a*. Here, the second gap **84** is formed in a stripe shape in parallel to the first surface **62** and the second surface **64** of the semiconductor substrate **60** and in the depth direction of the paper surface by isotropic etching using fluorine (F)-based radicals formed of SF.sub.6, for example. The second scallop **15***a* is formed on the second side surface portion **14***a*. In addition, the second scallop **15***c* is formed on the second side surface portion **14***c*.
- (39) In addition, for example, after the state shown in FIG. **6**, a protective film is formed on the side surface and the bottom surface of the second gap **84** by using carbon tetrafluoride (CF.sub.4)-based radicals. Then, a part of the protective film R formed on the bottom surface of the second gap **84** is removed by anisotropic etching using, for example, F-based ions formed of sulfur hexafluoride (SF.sub.6). By repeating the processes of isotropic etching, protective film formation, and anisotropic etching, it is possible to form a plurality of second scallops **15** on the second side surface portion **14**.
- (40) The time of isotropic etching used for forming the second gap **84** is preferably longer than the time of isotropic etching used for forming the first gap **82**.
- (41) Then, the photoresist P and the protective film R are removed. Then, after cleaning the surface on which the photoresist P and the protective film R are formed, the lower surface electrode 4 is formed on the first surface 62 using, for example, a sputtering apparatus (FIG. 7). In FIG. 7, the lower surface electrode 4a and the lower surface electrode 4b are formed. In addition, at the same time, the metal portion **6** containing the same material as the lower surface electrode **4** is formed on the first side surface portion 12. In FIG. 7, the metal portion 6a is formed on the first side surface portion 12a. In addition, the metal portion 6b is formed on the first side surface portion 12b. In addition, at the same time, a metal material waste **90** containing the same material as the lower surface electrode **4** and the metal portion **6** is formed on the bottom surface of the second gap **84**. (42) Then, the semiconductor substrate **60** is peeled off from the support S, and the semiconductor substrate **60** is fixed so that the lower surface electrode **4** is bonded to a dicing tape T. Then, a third portion **76** of the semiconductor substrate **60** is diced from the side of the second surface **64** by blade dicing. In addition, FIG. 7 shows that the third portion 76 is provided below the second gap **84**. As a result, a third gap **86** having the third side surface portion **16** is formed (FIG. **8**). The third gap **86** is formed in a stripe shape in parallel to the first surface **62** and the second surface **64** of the semiconductor substrate **60** and in the depth direction of the paper surface. FIG. **8** shows the third side surface portion **16***a* and the third side surface portion **16***b*. Since the third side surface portion **16** is formed by blade dicing, the fracture layer **17***a* is formed on the third side surface portion **16***a* and the fracture layer **17***b* is formed on the third side surface portion **16***b*. Here, the width of the blade is selected so that the width L.sub.3 of the third gap **86** is larger than the first width L.sub.1 of the first gap **82** and smaller than the second width L.sub.2 of the second gap **84**.
- (43) By cutting using such blade dicing, the semiconductor substrate **60** becomes the substrate **8***a* and the substrate **8***b*. The first surface **62** of the semiconductor substrate **60** becomes the lower

- surface **2***a* and the lower surface **2***b*. In addition, the second surface **64** of the semiconductor substrate **60** becomes the upper surface **3***a* and the upper surface **3***b*. In addition, the metal material waste **90** is cut by blade dicing. At this time, as shown in FIG. **8**, a part of the metal material waste **90** may remain. In this manner, the semiconductor device **100** is obtained.
- (44) Next, the function and effect of the semiconductor device of embodiments and the method of manufacturing the semiconductor device will be described.
- (45) FIGS. **9** to **11** are schematic cross-sectional views showing steps of manufacturing a semiconductor device as a comparative form.
- (46) FIG. **9** shows a manufacturing step in which blade dicing using a blade B is performed. In the case of cutting the semiconductor substrate **60** having the lower surface electrode **4** provided on the lower surface **2** by using the blade B, a burr **5** is generated when the lower surface electrode **4** is cut by the blade B. In FIG. **9**, a burr **5***a* and a burr **5***b* are shown. Since the burr **5** bites into the dicing tape T, there is a problem that, when a semiconductor device is picked up using an adsorption collet or the like after the end of the dicing, the semiconductor device cannot be picked up because the semiconductor device is not properly peeled off from the dicing tape T. In addition, there is a problem that the lower surface electrode **4** is peeled off from the lower surface **2**, and the peeling off starts because the burr **5** bites into the dicing tape T. In addition, when mounting the semiconductor device on a die pad or the like (not shown) using solder (not shown), there is a problem that voids in the solder are caught in the portion of the burr **5** and accordingly the voids cannot be removed.
- (47) FIG. **10** shows a manufacturing step using plasma dicing. In the case of plasma dicing, for example, as shown in FIG. **10**, a scallop **18***a*.sub.1, a scallop **18***a*.sub.2, a scallop **18***a*.sub.3, a scallop **18***a*.sub.4, a scallop **18***c*.sub.1, a scallop **18***c*.sub.2, a scallop **18***c*.sub.3, and a scallop **18***c*.sub.4 are formed. However, plasma dicing has a problem that the lower surface electrode **4** containing a metal material cannot be diced.
- (48) FIG. **11** shows a manufacturing step in which the lower surface electrode **4** is diced by laser dicing after the manufacturing step using plasma dicing shown in FIG. **10**. It is possible to dice the lower surface electrode **4** by laser dicing. However, a part of the evaporated metal contained in the lower surface electrode **4** is reattached. As a result, for example, a metal deposit **7***a*, a metal deposit **7***b*, and a metal deposit **7***c* are formed on the scallop **18**. In this case, there is a problem that, when mounting the semiconductor device on a die pad or the like (not shown), a solder (not shown) bonded to the lower surface electrode **4** moves to the upper surface **3** via the metal deposit **7** to cause a short circuit between the lower surface electrode **4** and the upper surface electrode **80** and accordingly, the semiconductor device malfunctions.
- (49) Therefore, in the method of manufacturing the semiconductor device of embodiments, after forming the first gap **82** having the first width L.sub.1 from the side of the first surface **62** by using plasma dicing, the second gap **84** having the second width L.sub.2 larger than the first width L.sub.1 is further formed using plasma dicing. Then, the lower surface electrode **4** is formed on the first surface **62**. That is, the lower surface electrode **4** is formed after a part of the semiconductor substrate **60** is cut in advance by using plasma dicing. In this manner, since the lower surface electrode **4** is not cut by the blade B, the burr **5** is not generated. Here, the reason why the second gap **84** having the second width L.sub.2 larger than the first width L.sub.1 is formed below the first gap **82** having the first width L.sub.1 is that, if the first width L.sub.1 of the first gap **82** is too large, too much metal material waste **90** is formed on the bottom surface of the first gap **82** when the lower surface electrode **4** is formed and accordingly, the lower surface electrode **4** and the upper surface electrode **80** are short-circuited to cause a problem that the semiconductor device malfunctions.
- (50) Then, by performing blade dicing of the third gap **86** below the second gap **84** from the second surface **64**, the third gap **86** having the third width L.sub.3, which is larger than the first width L.sub.1 and smaller than the second width L.sub.2, is formed on the second surface **64** of the

substrate 8.

- (51) Here, the upper surface electrode **80** is already formed on the second surface **64**. If plasma dicing is attempted to form the third gap **86**, the plasma dicing is performed on the upper surface electrode **80**, so that contamination in the chamber of the plasma dicing apparatus occurs due to the metal material contained in the upper surface electrode **80**. Then, the etching rate of plasma dicing decreases. For this reason, it is difficult to use plasma dicing in forming the third gap **86**. (52) In addition, when laser dicing is performed to form the third gap **86**, the metal portion **6**, a part
- (52) In addition, when laser dicing is performed to form the third gap **86**, the metal portion **6**, a part of the lower surface electrode **4**, or the metal material waste **90** evaporates and adheres to the side surface **10** as the metal deposit **7**. As a result, a problem can occur that a solder (not shown) bonded to the lower surface electrode **4** moves to the upper surface **3** via the metal deposit **7** to cause a short circuit between the lower surface electrode **4** and the upper surface electrode **80** and accordingly, the semiconductor device malfunctions. For this reason, it is difficult to use laser dicing in forming the third gap **86**.
- (53) Therefore, blade dicing is appropriate for forming the third gap **86**.
- (54) In addition, the width of the blade is selected so that the width L.sub.3 of the third gap **86** is smaller than the width L.sub.2 of the second gap **84**. This is because the semiconductor substrate **60** can be cut if a third gap **86** has a width equal to or smaller than the width L.sub.2 of the second gap **84**. In addition, the width of the blade is selected so that the width L.sub.3 of the third gap **86** is larger than the width L.sub.1 of the first gap **82**. This is because the width of the metal material waste **90** is almost the same as the width L.sub.1 of the first gap **82** and accordingly, the metal material waste **90** can be easily cut.
- (55) The time of isotropic etching used for forming the second gap **84** is preferably longer than the time of isotropic etching used for forming the first gap **82**. This is because the width L.sub.2 of the second gap **84** can be made larger than the width L.sub.1 of the first gap **82**.
- (56) The side surface of the semiconductor device **100** manufactured as described above has the first side surface portion **12**, the second side surface portion **14** provided on the first side surface portion **12**, and the third side surface portion **16** provided on the second side surface portion **14**. The third side surface portion **16** protrudes from the second side surface portion **14** in a plane parallel to the lower surface **2**, and the first side surface portion **12** protrudes from the third side surface portion **16** in a plane parallel to the lower surface **2**.
- (57) According to the semiconductor device of embodiments, it is possible to provide a highly reliable semiconductor device.
- (58) While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the semiconductor device described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the devices and methods described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.

### **Claims**

1. A semiconductor device, comprising: a substrate having a lower surface and a side surface and the substrate containing a semiconductor material; and an electrode provided on the lower surface, wherein the side surface has a first side surface portion, a second side surface portion provided on the first side surface portion, and a third side surface portion provided on the second side surface portion, the third side surface portion protrudes in a plane parallel to the lower surface more than the second side surface portion, the first side surface portion protrudes in a plane parallel to the lower surface more than the third side surface portion, a metal portion is provided on the first side surface portion, and the substrate is exposed on the second side surface portion.

- 2. The semiconductor device according to claim 1, wherein the third side surface portion has more fracture layers than the first side surface portion and the second side surface portion do.
- 3. The semiconductor device according to claim 1, wherein the first side surface portion has at least one first scallop.
- 4. The semiconductor device according to claim 1, wherein the second side surface portion has at least one second scallop.