

#### US012396245B2

# (12) United States Patent Chen et al.

## (54) SEMICONDUCTOR ARRANGEMENT AND METHOD FOR MAKING

(71) Applicant: TAIWAN SEMICONDUCTOR
MANUFACTURING COMPANY

LIMITED, Hsin-Chu (TW)

(72) Inventors: Wei-Lun Chen, Taipei (TW);

Chao-Hsien Huang, Tainan (TW); Li-Te Lin, Hsinchu (TW); Pinyen Lin,

Rochester, NY (US)

(73) Assignee: TAIWAN SEMICONDUCTOR
MANUFACTURING COMPANY

LIMITED, Hsin-Chu (TW)

(\*) Notice: Subject to any disclaimer, the term of this

patent is extended or adjusted under 35 U.S.C. 154(b) by 720 days.

This patent is subject to a terminal dis-

claimer.

(21) Appl. No.: 17/542,802

(22) Filed: Dec. 6, 2021

(65) Prior Publication Data

US 2022/0093469 A1 Mar. 24, 2022

### Related U.S. Application Data

- (63) Continuation of application No. 16/589,353, filed on Oct. 1, 2019, now Pat. No. 11,195,759.
- (60) Provisional application No. 62/773,342, filed on Nov. 30, 2018.
- (51) Int. Cl. H10D 84/03 (2025.01) H01L 21/311 (2006.01) H10D 30/01 (2025.01) H10D 84/01 (2025.01)

## (10) Patent No.: US 12,396,245 B2

(45) **Date of Patent:** \*Aug. 19, 2025

(52) U.S. Cl. CPC ..... *H10D 84/038* (2025.01); *H01L 21/31116* 

(2013.01); H10D 30/024 (2025.01); H10D 84/0158 (2025.01)

(58) Field of Classification Search

## (56) References Cited

## U.S. PATENT DOCUMENTS

| 7,833,903   | B2   | 11/2010 | Sugiura           |  |  |  |
|-------------|------|---------|-------------------|--|--|--|
| 9,368,394   | B1   | 6/2016  | Hung et al.       |  |  |  |
| 9,685,554   | B1*  | 6/2017  | Chang H10D 62/021 |  |  |  |
| 9,704,974   | B2   | 7/2017  | Chang et al.      |  |  |  |
| 9,741,585   | B1 * | 8/2017  | Lee H01J 37/32009 |  |  |  |
| (Continued) |      |         |                   |  |  |  |

### FOREIGN PATENT DOCUMENTS

| CN | 1855382 A   | 11/2006 |
|----|-------------|---------|
| CN | 101030530 A | 9/2007  |
|    | (Cont       | inued)  |

Primary Examiner — Ali Naraghi (74) Attorney, Agent, or Firm — Cooper Legal Group, LLC

## (57) ABSTRACT

A method for fabricating a semiconductor arrangement includes performing a first etching of a semiconductive structure to expose a first portion of a sidewall of a first layer adjacent the semiconductive structure. The first etching forms a first protective layer on the first portion of the sidewall of the first layer, and the first protective layer is formed from a first accumulation of by-product material formed from an etchant of the first etching interacting with the semiconductive structure. The method includes performing a first flash to remove at least some of the first protective layer.

## 20 Claims, 6 Drawing Sheets



100

# US 12,396,245 B2 Page 2

#### (56) **References Cited**

## U.S. PATENT DOCUMENTS

| 11,195,759 E   | 32 * 12/2021       | Chen H10D 30/6728 |
|----------------|--------------------|-------------------|
| 2007/0202700 A | <b>A</b> 1 8/2007  | Leucke et al.     |
| 2010/0129958 A | <b>A</b> 1 5/2010  | Chang et al.      |
| 2016/0293445 A | <b>A</b> 1 10/2016 | Han et al.        |
| 2016/0308027 A | <b>A</b> 1 10/2016 | Chang et al.      |
| 2019/0043732 A | <b>A1*</b> 2/2019  | Eason H10B 43/27  |
| 2019/0157096 A | A1 5/2019          | Zhou et al.       |
| 2020/0052079 A | <b>A1*</b> 2/2020  | Li H10D 64/01     |

## FOREIGN PATENT DOCUMENTS

| CN          | 105280558   | Α  | 1/2016  |
|-------------|-------------|----|---------|
| CN          | 106057671   |    | 10/2016 |
|             |             |    |         |
| $^{\rm CN}$ | 106098743   | Α  | 11/2016 |
| KR          | 20070051633 | Α  | 5/2007  |
| KR          | 20070089062 | Α  | 8/2007  |
| KR          | 20160119329 | A  | 10/2016 |
| KR          | 20160123955 | Α  | 10/2016 |
| TW          | 200723354   | Α  | 6/2007  |
| TW          | 201401441   | Α  | 1/2014  |
| WO          | 2013187267  | A1 | 12/2013 |

<sup>\*</sup> cited by examiner

Aug. 19, 2025















Aug. 19, 2025





Aug. 19, 2025





## SEMICONDUCTOR ARRANGEMENT AND METHOD FOR MAKING

### RELATED APPLICATIONS

This application is a continuation of and claims priority to U.S. Non-Provisional application Ser. No. 16/589,353, titled "SEMICONDUCTOR ARRANGEMENT AND METHOD FOR MAKING" and filed on Oct. 1, 2019, which claims priority to U.S. Provisional Application Ser. No. 62/773,342, titled "CYCLIC ETCH PROCESS FOR HIGH ASPECT RATIO ELEMENT" and filed on Nov. 30, 2018. U.S. Non-Provisional Application Ser. No. 16/589,353 and U.S. Provisional Application Ser. No. 62/773,342 are incorporated herein by reference.

## BACKGROUND

During semiconductor fabrication, different techniques are used to remove layers or portions of layers used in the 20 building of semiconductor arrangements. One technique to remove layers or portions of layers is etching. Etching is a process where an etchant, such as a chemical, is applied to a layer or a portion of the layer that is to be removed. The layer or portion of the layer is often removed to expose 25 underlying layers or features, or to define a particular pattern in the layer. The layer or portion of the layer to which the etchant is applied has a particular etch selectivity relative to the etchant such that the layer or portion of the layer is removed or etched away by the etchant. Other portions of 30 the layer that are not to be removed are generally covered by a photoresist or hard mask that is not susceptible to the etchant or is susceptible to the etchant to a lesser degree. The portions of the layer that are not to be removed are thus protected from the etchant by the photoresist or hard mask. 35 Once the layer or portion of the layer is etched away, the photoresist or hard mask is removed to reveal the patterned layer or remaining portions of the layer that were not etched away by the etchant.

## BRIEF DESCRIPTION OF THE DRAWINGS

Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with 45 the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.

FIGS. 1-4, 4A, and 5-10 illustrate a semiconductor <sup>50</sup> arrangement at various stages of fabrication, in accordance with some embodiments.

## DETAILED DESCRIPTION

The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely 60 examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be

2

in direct contact. In addition, the present disclosure may repeat reference numerals or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments or configurations discussed.

Further, spatially relative terms, such as "beneath," "below," "lower," "above," "upper" and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.

According to some embodiments, a semiconductive structure, such as a fin, having a relatively high aspect ratio is etched while an adjacent dielectric layer experiences little to no etching due to a protective layer formed on one or more surfaces of the dielectric layer during the etching process. The etching process is cyclically performed along with a flashing process to remove the protective layer. A recess or trench defined by sidewalls of the dielectric layer and a top surface of the semiconductive structure is deepened during the cyclical etching process. A first portion of the semiconductive structure is removed by the etching process while the protective layer is concurrently formed on sidewalls of the dielectric layer. The protective layer inhibits an accumulation of byproducts from the etching process in the trench. The protective layer is then removed by a flashing operation. The etching operation is performed again to remove a second portion of the semiconductive structure to further deepen the trench while again concurrently forming the protective layer on surfaces of the dielectric layer to inhibit byproducts of the etching process from accumulating in the trench. Another flashing operation is performed to remove the protective layer. The process is repeatedly cycled as needed to remove a desired amount of the semiconductive structure. The protective layer also inhibits removal of the dielectric layer during the etching operations such that an upper surface of the dielectric layer remains at a desired elevation, such as to be no lower than an uppermost surface of a neighboring semiconductive structure, such as an adjacent fin.

FIG. 1 illustrates a semiconductor arrangement 100 that includes a first hybrid fin 106a and a second hybrid fin 106b formed on or from a substrate 102, according to some embodiments. Although two fins 106a, 106b are illustrated, more or fewer fins are contemplated, in some embodiments. According to some embodiments, the substrate 102 comprises at least one of an epitaxial layer, a silicon-on-insulator (SOI) structure, a wafer, or a die formed from a wafer. In some embodiments, the substrate 102 is etched to form at least one of at least some of the first hybrid fin 106a or at least some of the second hybrid fin 106b. In some embodiments, the substrate 102 is doped before being etched. In some embodiments, the substrate 102 is doped after being etched. In some embodiments, at least one of at least some of the first hybrid fin 106a or at least some of the second hybrid fin 106b is grown from the substrate 102. In some embodiments, a seed layer is used to grow at least one of at least some of the first hybrid fin 106a or at least some of the second hybrid fin 106b.

In some embodiments, one or more layers are formed on the substrate **102** and patterned, such as via etching, to form at least one of at least some of the first hybrid fin **106***a* or at

least some of the second hybrid fin **106***b*. In some embodiments, at least one of the first hybrid fin **106***a* or the second hybrid fin **106***b* comprise multiple layers. In some embodiments, at least one of the first hybrid fin **106***a* or the second hybrid fin **106***b* comprise at least one of a first silicon (Si) 5 layer **108**, a silicon germanium (SiGe) layer **110**, a second Si layer **112**, a pad oxide layer **114**, a silicon carbide nitrogen (SiCN) layer **116**, a pad Si layer **118**, a silicon nitride (SiN) layer **120**, or other suitable materials. Other embodiments are contemplated and the instant disclosure is not limited to 10 the aforementioned layers. In some embodiments, the first hybrid fin **106***a* and the second hybrid fin **106***b* have a same composition. In some embodiments, the first hybrid fin **106***a* and the second hybrid fin **106***b* do not have a same composition.

In some embodiments, a dielectric layer 104 is formed over at least one of an uppermost surface and sidewalls of the first hybrid fin 106a or an uppermost surface and sidewalls of the second hybrid fin 106b. In some embodiments, the first hybrid fin **106***a* is adjacent the second hybrid 20 fin 106b. In some embodiments, there are no intervening structures between the first hybrid fin 106a and the second hybrid fin 106b. In some embodiments, merely the dielectric layer 104 is between the first hybrid fin 106a and the second hybrid fin 106b. In some embodiments, the dielectric layer 25 104 comprises at least one of a polymer, polybenzobisoxazole (PBO), a polyimide (PI), oxide, nitride, silicon, germanium, carbide, gallium, arsenide, germanium, arsenic, indium, silicon oxide, sapphire, or other suitable materials. In some embodiments, the dielectric layer 104 is formed by 30 at least one of physical vapor deposition (PVD), spin coating sputtering, chemical vapor deposition (CVD), low pressure CVD (LPCVD), atomic layer chemical vapor deposition (ALCVD), ultrahigh vacuum CVD (UHVCVD), reduced pressure CVD (RPCVD), molecular beam epitaxy (MBE), 35 liquid phase epitaxy (LPE), or other suitable techniques.

FIG. 2 illustrates the semiconductor arrangement 100 with a hard mask layer 202 and a photoresist layer 204 formed over the dielectric layer 104, according to some embodiments. In some embodiments, the photoresist layer 40 204 comprises a light-sensitive material such that properties, such as solubility, of the photoresist layer 204 are affected by light. The photoresist layer 204 is either a negative photoresist or a positive photoresist. With respect to a negative photoresist, regions of the negative photoresist become 45 insoluble when illuminated by a light source such that application of a solvent to the negative photoresist during a subsequent development stage removes non-illuminated regions of the negative photoresist. A pattern formed in the negative photoresist is thus a negative of a pattern defined by 50 opaque regions of a template between the light source and the negative photoresist. In a positive photoresist, illuminated regions of the positive photoresist become soluble and are removed via application of a solvent or etchant during development. Thus, a pattern formed in the positive photo- 55 resist is a positive image of opaque regions of the template between the light source and the positive photoresist

In some embodiments, the photoresist layer 204 comprises multiple layers (not shown). According to some embodiments, the photoresist layer 204 comprises three 60 layers: a top layer, a middle layer under the top layer, and a bottom layer under the middle layer. In some embodiments, the top layer comprises a light-sensitive material as described above. In some embodiments, the middle layer comprises an anti-reflective material to aid in at least one of 65 exposure or focus of processing the light-sensitive material. In some embodiments, the bottom layer comprises a hard

4

mask material, such as at least one of nitride or other suitable materials. In some embodiments, the photoresist layer 204 is formed by at least one of physical vapor deposition (PVD), spin coating sputtering, chemical vapor deposition (CVD), low pressure CVD (LPCVD), atomic layer chemical vapor deposition (ALCVD), ultrahigh vacuum CVD (UHVCVD), reduced pressure CVD (RPCVD), molecular beam epitaxy (MBE), liquid phase epitaxy (LPE), or other suitable techniques.

In some embodiments, the hard mask layer 202 comprises at least one of oxide, nitride, silicon, or other suitable materials. In some embodiments, the hard mask layer 202 is formed by at least one of physical vapor deposition (PVD), spin coating sputtering, chemical vapor deposition (CVD), low pressure CVD (LPCVD), atomic layer chemical vapor deposition (ALCVD), ultrahigh vacuum CVD (UHVCVD), reduced pressure CVD (RPCVD), molecular beam epitaxy (MBE), liquid phase epitaxy (LPE), or other suitable techniques.

In some embodiments, the photoresist layer 204 is in direct contact with the hard mask layer 202. In some embodiments, the photoresist layer 204 and the hard mask layer 202 have a different etch selectivity such that an etchant applied to the photoresist layer 204 and the hard mask layer 202 etches or removes the hard mask layer 202 but does not etch or etches to a lesser degree the photoresist layer 204. A pattern formed in the photoresist layer 204 is thus transferred to the hard mask layer 202 via etching, according to some embodiments. In some embodiments, the photoresist layer 204 and the dielectric layer 104 have a different etch selectivity such that an etchant applied to the photoresist layer 204 and the dielectric layer 104 etches or removes the dielectric layer 104 but does not etch or etches to a lesser degree the photoresist layer 204. A pattern formed in the photoresist layer 204 is thus transferred to the dielectric layer 104 via etching to form a first recess 206, according to some embodiments. In some embodiments, the hard mask layer 202 and the dielectric layer 104 have a different etch selectivity such that an etchant applied to the hard mask layer 202 and the dielectric layer 104 etches or removes the dielectric layer 104 but does not etch or etches to a lesser degree the hard mask layer 202. A pattern formed in the hard mask layer 202 is thus transferred to the dielectric layer 104 via etching to form the first recess 206, according to some embodiments. In some embodiments, the pattern formed in the photoresist layer 204 is transferred to the hard mask layer 202, the photoresist layer 204 is removed, and then the pattern in the hard mask layer 202 is transferred to the dielectric layer 104 to form the first recess 206. In some embodiments, the second hybrid fin 106b is exposed through the first recess 206. In some embodiments, at least one of etching with hydrogen chloride (HCl2), etching with hydrogen sulfide (H<sub>2</sub>S), dry etching, wet etching, plasma etching, or other suitable techniques are implemented to form the first recess 206. In some embodiments, an etchant used to form the first recess 206 is a gas.

FIG. 3 illustrates a second recess 208 formed in the dielectric layer 104 by removing at least some of the second hybrid fin 106b, according to some embodiments. In some embodiments, at least one of the photoresist layer 204 or the hard mask layer 202 are removed prior to forming the second recess 208. In some embodiments, at least one of the photoresist layer 204 or the hard mask layer 202 are not removed prior to forming the second recess 208.

In some embodiments, at least one of etching with silicon tetrafluoride (SiF<sub>4</sub>) hydrogen chloride (HCl<sub>2</sub>), etching with hydrogen sulfide (H<sub>2</sub>S), etching with silicon tetrachloride

(SiCl<sub>4</sub>), etching with oxygen O<sub>2</sub>), etching with nitrogen (N<sub>2</sub>), etching with chlorine (Cl<sub>2</sub>), dry etching, wet etching, plasma etching, or other suitable techniques are implemented to form the second recess 208. In some embodiments, an etchant used to form the second recess 208 is a 5 gas. In some embodiments, more of the dielectric layer 104 is removed when the second recess 208 is formed thereby deepening the first recess 206. In some embodiments, an uppermost surface 122 of the dielectric layer 104 that defines the first recess 206 is protected, such as by at least one of the photoresist layer 204 or the hard mask layer 202, when the second recess 208 is formed. In some embodiments, when the uppermost surface 122 of the dielectric layer 104 is protected, an overall height of the dielectric layer 104 experiences little to no reduction even though the 15 first recess 206 is deepened as the second recess 208 is

In some embodiments, an initial etching is used to form the first recess 206. In some embodiments, a first etching is used to form the second recess 208. In some embodiments, 20 the initial etching differs from the first etching in at least one of etching time, etching pressure, etching temperature, etching bias/voltage, etchant composition, etchant concentration, etchant state, such as solid, liquid, plasma, or gas, or any other etching conditions, parameters, etc. In some 25 embodiments, a first portion 124 of a sidewall 126 of the dielectric layer 104 is exposed as some of the second hybrid fin 106b is removed by the first etching. In some embodiments, at least one of the initial etching or the first etching is dynamic in that at least one of etching pressure, etching 30 temperature, etching bias/voltage, etchant composition, etchant concentration, etchant state, such as solid, liquid, plasma, or gas, or any other etching conditions, parameters, etc. varies during at least one of the initial etching or the first etching. In some embodiments, at least one the initial 35 etching or the first etching is performed in one or more stages where etching is halted or nearly halted and then resumed in a subsequent stage. In some embodiments, at least one of etching time, etching pressure, etching temperature, etching bias/voltage, etchant composition, etchant con- 40 centration, etchant state, such as solid, liquid, plasma, or gas, or any other etching conditions, parameters, etc. vary during or between one or more stages of at least one the initial etching, the first etching, or other etchings.

FIG. 4 illustrates the semiconductor arrangement 100 45 with a first protective layer 406 formed over the uppermost surface 122 of the dielectric layer 104 that defines the first recess 206, a sidewall 128 of the dielectric layer 104 that defines the first recess 206, an upper surface 130 of the dielectric layer 104 that defines the second recess 208, and 50 the first portion 124 of the sidewall 126 of the dielectric layer 104 that defines the second recess, according to some embodiments. In some embodiments, the first protective layer 406 forms during the first etching. For example, referring to FIG. 4A, the semiconductor arrangement 100 is 55 shown in which the first protective layer 406 is formed during the first etching (where in FIG. 4A the first etching is partially complete as a portion of the dielectric layer 104, the silicon nitride (SiN) layer **120** of the second hybrid fin **106***b*, and the pad Si layer 118 of the second hybrid fin 106b have 60 been removed but the silicon carbide nitrogen (SiCN) layer 116 and the pad oxide layer 114 have not yet been removed to arrive at the arrangement shown in FIG. 4. In some embodiments, the first protective layer 406 is formed from a first accumulation of by-product material formed from an 65 etchant of the first etching interacting with the second hybrid fin 106b. In some embodiments, the first protective layer 406

6

comprises at least one of SiO2, Cl2, SiOxFv, where x and y are integers, an oxygen rich formulation, or SiO<sub>x</sub>Cl<sub>y</sub>, where x and y are integers. In some embodiments, the SiO<sub>2</sub> is a solid. In some embodiments, the SiO<sub>2</sub> is formed from SiCl<sub>4</sub> and O<sub>2</sub>. In some embodiments, the SiCl<sub>4</sub> that forms the SiO<sub>2</sub> is a gas. In some embodiments, the O2 that forms the SiO2 is a gas. In some embodiments, the Cl<sub>2</sub> is a gas. In some embodiments, the Cl<sub>2</sub> is formed from SiCl<sub>4</sub> and O<sub>2</sub>. In some embodiments, the SiCl<sub>4</sub> that forms the Cl<sub>2</sub> is a gas. In some embodiments, the O2 that forms the Cl2 is a gas. In some embodiments, the  $SiO_xF_v$  is formed from F radicals and oxygen. In some embodiments, the F radicals that form the SiO<sub>x</sub>F<sub>y</sub> are a gas. In some embodiments, the oxygen that forms the SiO<sub>x</sub>F<sub>y</sub> is a gas. In some embodiments, the oxygen rich formulation is formed from SiF<sub>4</sub> and O<sub>2</sub>. In some embodiments, the SiF<sub>4</sub> that forms the oxygen rich formulation is a gas. In some embodiments, the O<sub>2</sub> that forms the oxygen rich formulation is a gas. In some embodiments, the  $SiO_xCl_v$  is formed from  $SiCl_4$  and  $O_2$ . In some embodiments, the SiCl<sub>4</sub> that forms the SiO<sub>2</sub>Cl<sub>3</sub>, is a gas. In some embodiments, the O<sub>2</sub> that forms the SiO<sub>2</sub>Cl<sub>3</sub> is a gas.

In some embodiments, the formation of the first protective layer 406 as the second recess 208 is formed by the first etching inhibits unwanted removal of, at least, the dielectric layer 104 by one or more etchants of the first etching. Inhibiting such unwanted removal also inhibits unwanted particles, debris, etc., such as from the dielectric layer 104, from falling into, clogging, etc. the second recess 208 as the first etching occurs. In some embodiments, such particles, debris, etc. in the second recess 208 retard the progress of the first etching in removing the second hybrid fin 106b to form or deepen the second recess 208. In some embodiments, such particles, debris, etc. in the second recess 208 retard the progress of the first etching because such particles, debris, etc. have a different etch selectivity as comparted to materials of the second hybrid fin 106b. In some embodiments, when such particles, debris, etc. are in the second recess 208, one or more etchants of the first etching etch laterally more than desired. In some embodiments, inhibiting such unwanted removal further inhibits adverse effects to the first hybrid fin 106a. In some embodiments, adverse effects to the first hybrid fin 106a occur where not enough of the dielectric layer 104 remains around the first hybrid fin 106a, such as where too much lateral etching occurs. In some embodiments, where not enough of the dielectric layer 104 remains around the first hybrid fin 106a, the first hybrid fin 106a is itself impacted by one or more etchants of the first etching, such as where at least one of the first recess 206 or the second recess 208 is made too large or wide, potentially exposing the first hybrid fin 106a to one or more etchants of the first etching. In some embodiments, the first hybrid fin 106a operates as a vertical transistor. In some embodiments, operation of a vertical transistor is improved when the vertical transistor has a high aspect ratio. In some embodiments, the first hybrid fin 106a has a relatively high aspect ratio so that the first hybrid fin 106a functions as desired when operated as a vertical transistor. In some embodiments, the second hybrid fin 106b has a relatively high aspect ratio prior to at least one of the initial etching or the first etching. In some embodiments, the second recess 208 is formed to have a high aspect ratio reflective of the high aspect ratio of the second hybrid fin **106***b* to increase the likelihood that the first hybrid fin 106a will not be adversely affected by the first etching, such as where the first etching etches laterally too much and exposes the first hybrid fin 106a to one or more etchants of the first etching which alter, such as reduce, the aspect ratio of the first hybrid fin 106a.

FIG. 5 illustrates the semiconductor arrangement 100 after a first flash is performed to remove at least some of the first protective layer 406, according to some embodiments. In some embodiments, the first flash removes at least some of the first protective layer 406 from at least one of at least 5 some of the uppermost surface 122 of the dielectric layer 104 that defines the first recess 206, at least some of the sidewall 128 of the dielectric layer 104 that defines the first recess 206, at least some of the upper surface 130 of the dielectric layer 104 that defines the second recess 208, or at least some of the first portion 124 of the sidewall 126 of the dielectric layer 104 that defines the second recess. In some embodiments, the first flash comprises using at least one of oxygen, nitrogen, sulfur dioxide, or other suitable materials. In some embodiments, the first flash comprises using 15 plasma. In some embodiments, the first flash removes at least some particles, debris, etc. that are in the second recess 208. In some embodiments, chemical mechanical polishing (CMP) is performed after the first flash to remove residual amounts of the first protective layer 406, such as from the 20 uppermost surface 122 of the dielectric layer 104. In some embodiments, one or more additional cycles of etching and flashing are implemented to form the second recess 208 to a desired depth. In some embodiments, one or more additional cycles of etching and flashing are implemented to 25 form the second recess 208 to have a desired aspect ratio.

FIG. 6 illustrates the semiconductor arrangement 100 after a second etching is used to deepen the second recess 208, according to some embodiments. In some embodiments, at least one of etching with silicon tetrafluoride ( $SiF_{4}$ ) 30 hydrogen chloride (HCl<sub>2</sub>), etching with hydrogen sulfide (H<sub>2</sub>S), etching with silicon tetrachloride (SiCl<sub>4</sub>), etching with oxygen O<sub>2</sub>), etching with nitrogen (N<sub>2</sub>), etching with chlorine (Cl<sub>2</sub>), dry etching, wet etching, plasma etching, or other suitable techniques are implemented in the second 35 etching. In some embodiments, an etchant used in the second etching is a gas. In some embodiments, more of the dielectric layer 104 is removed during the second etching thereby deepening the first recess 206. In some embodiments, the uppermost surface 122 of the dielectric layer 104 40 that defines the first recess 206 is protected, such as by at least one of a photoresist layer or a hard mask layer, when the second etching is performed. In some embodiments, when the uppermost surface 122 of the dielectric layer 104 is protected, an overall height of the dielectric layer 104 45 experiences little to no reduction even though the first recess 206 is deepened as the second etching is performed.

In some embodiments, the second etching differs from at least one of the initial etching or the first etching in at least one of etching time, etching pressure, etching temperature, 50 etching bias/voltage, etchant composition, etchant concentration, etchant state, such as solid, liquid, plasma, or gas, or any other etching conditions, parameters, etc. In some embodiments, a second portion 132 of the sidewall 126 of the dielectric layer 104 is exposed as more of the second 55 hybrid fin 106b is removed by the second etching. In some embodiments, the second etching is dynamic in that at least one of etching pressure, etching temperature, etching bias/ voltage, etchant composition, etchant concentration, etchant state, such as solid, liquid, plasma, or gas, or any other 60 etching conditions, parameters, etc. varies during the second etching. In some embodiments, the second etching is performed in one or more stages where etching is halted or nearly halted and then resumed in a subsequent stage. In some embodiments, at least one of etching time, etching pressure, etching temperature, etching bias/voltage, etchant composition, etchant concentration, etchant state, such as

8

solid, liquid, plasma, or gas, or any other etching conditions, parameters, etc. vary during or between one or more stages of the second etching.

FIG. 7 illustrates the semiconductor arrangement 100 with a second protective layer 606 formed over the uppermost surface 122 of the dielectric layer 104 that defines the first recess 206, the sidewall 128 of the dielectric layer 104 that defines the first recess 206, the upper surface 130 of the dielectric layer 104 that defines the second recess 208, the first portion 124 of the sidewall 126 of the dielectric layer 104 that defines the second recess 208, and the second portion 132 of the sidewall 126 of the dielectric layer 104 that defines the second recess 208, according to some embodiments. In some embodiments, the second protective layer 606 forms during the second etching. In some embodiments, the second protective layer 606 is formed from a second accumulation of by-product material formed from an etchant of the second etching interacting with the second hybrid fin 106b. In some embodiments, the second protective layer 606 comprises at least one of SiO<sub>2</sub>, Cl<sub>2</sub>, SiO<sub>2</sub>F<sub>10</sub> where x and y are integers, an oxygen rich formulation, or  $SiO_xCl_v$ , where x and y are integers. In some embodiments, the  $SiO_2$  is a solid. In some embodiments, the  $SiO_2$  is formed from SiCl<sub>4</sub> and O<sub>2</sub>. In some embodiments, the SiCl<sub>4</sub> that forms the  $SiO_2$  is a gas. In some embodiments, the  $O_2$  that forms the SiO<sub>2</sub> is a gas. In some embodiments, the Cl<sub>2</sub> is a gas. In some embodiments, the Cl<sub>2</sub> is formed from SiCl<sub>4</sub> and O<sub>2</sub>. In some embodiments, the SiCl<sub>4</sub> that forms the Cl<sub>2</sub> is a gas. In some embodiments, the O<sub>2</sub> that forms the Cl<sub>2</sub> is a gas. In some embodiments, the SiO<sub>x</sub>F<sub>y</sub> is formed from F radicals and oxygen. In some embodiments, the F radicals that form the SiO<sub>x</sub>F<sub>y</sub> are a gas. In some embodiments, the oxygen that forms the  $SiO_xF_v$  is a gas. In some embodiments, the oxygen rich formulation is formed from SiF4 and O2. In some embodiments, the SiF<sub>4</sub> that forms the oxygen rich formulation is a gas. In some embodiments, the O<sub>2</sub> that forms the oxygen rich formulation is a gas. In some embodiments, the SiO, Cl, is formed from SiCl<sub>4</sub> and O<sub>2</sub>. In some embodiments, the SiCl<sub>4</sub> that forms the SiO<sub>x</sub>Cl<sub>3</sub> is a gas. In some embodiments, the O<sub>2</sub> that forms the SiO<sub>x</sub>Cl<sub>y</sub> is a gas. In some embodiments, the second protective layer 606 has a same composition as the first protective layer 406. In some embodiments, the second protective layer 606 does not have a same composition as the first protective layer 406.

In some embodiments, the formation of the second protective layer 606 as the second recess 208 is deepened by the second etching inhibits unwanted removal of, at least, the dielectric layer 104 by one or more etchants of the second etching. Inhibiting such unwanted removal also inhibits unwanted particles, debris, etc., such as from the dielectric layer 104, from falling into, clogging, etc. the second recess 208 as the second etching occurs. In some embodiments, such particles, debris, etc. in the second recess 208 retard the progress of the second etching in removing the second hybrid fin 106b to deepen the second recess 208. In some embodiments, such particles, debris, etc. in the second recess 208 retard the progress of the second etching because such particles, debris, etc. have a different etch selectivity as comparted to materials of the second hybrid fin 106b. In some embodiments, when such particles, debris, etc. are in the second recess 208, one or more etchants of the second etching etch laterally more than desired. In some embodiments, inhibiting such unwanted removal further inhibits adverse effects to the first hybrid fin 106a. In some embodiments, adverse effects to the first hybrid fin 106a occur where not enough of the dielectric layer 104 remains around the first hybrid fin 106a, such as where too much lateral

etching occurs. In some embodiments, where not enough of the dielectric layer 104 remains around the first hybrid fin 106a, the first hybrid fin 106a is itself impacted by one or more etchants of the second etching, such as where at least one of the first recess 206 or the second recess 208 is made too large or wide, potentially exposing the first hybrid fin 106a to one or more etchants of the second etching. In some embodiments, the second recess 208 is formed to have the high aspect ratio reflective of the high aspect ratio of the second hybrid fin 106b to increase the likelihood that the first hybrid fin 106a will not be adversely affected by the second etching, such as where the second etching etches laterally too much and exposes the first hybrid fin 106a to one or more etchants of the second etching which alter, such as reduce, the aspect ratio of the first hybrid fin 106a.

FIG. 8 illustrates the semiconductor arrangement 100 after a second flash is performed to remove at least some of the second protective layer 606, according to some embodiments. In some embodiments, the second flash removes at least some of the second protective layer 606 from at least 20 one of at least some of the uppermost surface 122 of the dielectric layer 104 that defines the first recess 206, at least some of the sidewall 128 of the dielectric layer 104 that defines the first recess 206, at least some of the upper surface 130 of the dielectric layer 104 that defines the second recess 25 208, at least some of the first portion 124 of the sidewall 126 of the dielectric layer 104 that defines the second recess 208, or at least some of the second portion 132 of the sidewall 126 of the dielectric layer 104 that defines the second recess. In some embodiments, the second flash comprises using at 30 least one of oxygen, nitrogen, sulfur dioxide, or other suitable materials. In some embodiments, the second flash comprises using plasma. In some embodiments, the second flash removes at least some particles, debris, etc. that are in the second recess 208. In some embodiments, CMP is 35 performed after the second flash to remove residual amounts of the second protective layer 606, such as from the uppermost surface 122 of the dielectric layer 104. In some embodiments, the second flash is implemented in a same manner as the first flash. In some embodiments, the second 40 flash is implemented in a different manner than the first flash, such as using one or more different chemicals. In some embodiments, one or more additional cycles of etching and flashing are implemented to form the second recess 208 to a desired depth. In some embodiments, one or more addi- 45 tional cycles of etching and flashing are implemented to form the second recess 208 to have a desired aspect ratio. In some embodiments, one or more flashes are implemented in the same or different manners as one or more other flashes. According to some embodiments, the cyclic etching/flashing 50 is suitable for a wide range of high aspect ratio applications, such as nanowires, and is not limited to the specific structures, materials, etc. described herein.

In some embodiments, a minimum desired height of the upper surface 130 of the dielectric layer 104 that defines the 55 second recess 208 is at an elevation above an uppermost surface of an adjacent hybrid fin, such as the first hybrid fin 106a. In some embodiments, the uppermost surface of the first hybrid fin 106a does not include at least one of the second Si layer 112, the pad oxide layer 114, the silicon carbide nitrogen (SiCN) layer 116, the pad Si layer 118, or the silicon nitride (SiN) layer 120. In some embodiments, the uppermost surface of the first hybrid fin 106a corresponds to the silicon germanium (SiGe) layer 110, but the instant disclosure is not so limited. In some embodiments, 65 the first hybrid fin 106a operates as a transistor or other suitable arrangement and maintaining the minimum desired

10

height of the upper surface 130 of the dielectric layer 104 that defines the second recess 208 at an elevation above the uppermost surface of the first hybrid fin 106a promotes desired operation of the first hybrid fin 106a.

FIG. 9 illustrates a zoomed in view of the semiconductor arrangement 100 to show one or more critical dimensions (CDs), according to some embodiments. In some embodiments, the first recess 206 has a first width 804 of approximately 50 nm. In some embodiments, the second recess 208 has a second width 806 of approximately 10 nm. In some embodiments, the second width 806 is the same as or approximates a width of the second hybrid fin 106b. In some embodiments, the first width 804 is greater than the second width 806. In some embodiments, the second recess 208 has a depth 808 of approximately 100 nm. In some embodiments, the second recess 208 has a relatively high aspect depth-to-width ratio of 100 nm/10 nm or 10. Other aspect ratios are contemplated, according to some embodiments. In some embodiments, at least one of the second width 806 is decreased or the depth 808 is increased to achieve a greater

FIG. 10 illustrates an electrical bias applied to the semiconductor arrangement 100, such as during the first etching described with respect to FIGS. 3 and 4, according to some embodiments. An electrical bias is applied to any stages of any one or more operations described herein, such as at least one of etching or flashing, according to some embodiments. In some embodiments, the etching is a chemical process having a reaction rate and the electrical bias 904 serves as a catalyst to alter, such as increase, the reaction rate. According to some embodiments, a voltage source 902 that generates a DC or AC electrical bias 904 is applied to the semiconductor arrangement 100. In some embodiments, the electrical bias 904 is applied to an etchant and one or more layers of the semiconductor arrangement 100, such as the substrate 102, to establish a potential difference between the etchant and the one or more layers. In some embodiments, the electrical bias is applied to an etchant by being applied to a cathode or anode, such as disposed in a chamber wherein the etchant is introduced, present, etc. In some embodiments, the electrical bias 904 is applied to one or more layers of the semiconductor arrangement 100, such as to establish a potential difference between a first layer and a second layer where the first layer or the second layer may or may not be the substrate 102 and the first layer and the second layer may or may not be contact with one another. Other configurations are contemplated, according to some embodiments. In some embodiments, the electrical bias serves to generate a plasma, such as for flashing. In some embodiments the electrical bias generates a plasma by being applied to a cathode or anode, such as disposed in a chamber wherein one or more chemicals, agents, etc. are introduced, present, etc., and to one or more layers, such as the substrate 102, of the semiconductor arrangement 100 to establish a potential difference between the cathode or anode and the one or more layers. Applying the electrical bias 904 during etching facilitates formation of the protective layer, according to some embodiments. Applying the electrical bias 904 during etching improves the efficiency of the etching and reduces the time required to form at least one of the first recess 206 or the second recess, according to some embodiments. In some embodiments, applying the electrical bias 904 during etching improves etching depth uniformity and forms at least one of a more vertical first profile of the first recess 206 or a more vertical second profile of the second recess 208. In some embodiments, the electrical bias 904 has a magnitude of 1000 volts or more depending on at least one

of a desired depth of the first recess 206, a desired depth of the second recess 208, a desired etch time, a desired plasma to be developed, one or more materials being etched, one or more materials being flashed, or other suitable factors, considerations, etc.

According to some embodiments, a method for fabricating a semiconductor arrangement includes performing a first etching of a semiconductive structure to expose a first portion of a sidewall of a first layer adjacent the semiconductive structure. In some embodiments, the first etching forms a first protective layer on the first portion of the sidewall of the first layer. In some embodiments, the first protective layer is formed from a first accumulation of by-product material formed from an etchant of the first etching interacting with the semiconductive structure. In some embodiments, the method includes performing a first flash to remove at least some of the first protective layer.

In some embodiments, the method includes performing, after the first flash, a second etching of the semiconductive 20 structure to expose a second portion of the sidewall of the first layer. In some embodiments, the second etching forms a second protective layer on the first portion of the sidewall of the first layer and on the second portion of the sidewall of the first layer. In some embodiments, the second protective 25 layer is formed from a second accumulation of by-product material formed from a second etchant of the second etching interacting with the semiconductive structure.

In some embodiments, the method includes performing a second flash to remove at least some of the second protective 30 layer.

In some embodiments, performing the first flash includes using plasma.

In some embodiments, performing the first flash includes using at least one of oxygen, nitrogen, or sulfur dioxide.

In some embodiments, performing the first etching includes applying an electrical bias to the semiconductor arrangement.

In some embodiments, the electrical bias is greater than or equal to 1000 volts.

In some embodiments, the first protective layer includes at least one of  $SiO_xF_y$  or  $SiO_xCI_y$ , where x is a positive integer and y is a positive integer.

In some embodiments, the method includes performing, after the first flash, chemical mechanical polishing (CMP) to 45 remove residual amounts of the first protective layer.

According to some embodiments, a method for fabricating a semiconductor arrangement includes performing a first etching of a semiconductive structure to expose a first portion of a sidewall of a first layer adjacent the semiconductive structure. In some embodiments, performing the first etching includes exposing the semiconductive structure to a first etchant to remove a stack of materials including at least one of a silicon germanium layer, a silicon layer, an oxide layer, a silicon carbide nitrogen layer, or a silicon nitride 55 layer, and forming a first protective layer on the first portion of the sidewall of the first layer.

In some embodiments, the first protective layer is formed from a first accumulation of by-product material formed from the first etchant interacting with the semiconductive 60 structure.

In some embodiments, the method includes performing a first flash to remove at least some of the first protective layer.

In some embodiments, the method includes performing, after the first flash, a second etching of the semiconductive 65 structure to expose a second portion of the sidewall of the first layer, wherein the second etching forms a second

12

protective layer on the first portion of the sidewall of the first layer and on the second portion of the sidewall of the first layer.

In some embodiments, the first etchant includes at least one of  $SiCl_4$  or  $O_2$ .

In some embodiments, performing the first etching includes applying an electrical bias to form the first protective layer.

In some embodiments, the first protective layer includes at least one of  $SiO_xF_y$ , or  $SiO_xCl_y$ , where x is a positive integer and y is a positive integer.

According to some embodiments, a method for fabricating a semiconductor arrangement includes forming a first recess in a first layer to expose a first semiconductive structure underlying the first layer In some embodiments, the method includes forming a second recess in the first layer by removing at least some of the first semiconductive structure, wherein an upper surface of the first layer that defines the second recess is above an uppermost surface of a second semiconductive structure adjacent the first semiconductive structure.

In some embodiments, forming the second recess includes performing a first etching of the first semiconductive structure to expose a first portion of a sidewall of the first layer adjacent the first semiconductive structure, wherein the first etching forms a first protective layer on the first portion of the sidewall of the first layer and the first protective layer is formed from a first accumulation of by-product material formed from an etchant of the first etching interacting with the first semiconductive structure.

In some embodiments, forming the second recess includes performing a first flash to remove at least some of the first protective layer.

In some embodiments, the method includes performing, after the first flash, a second etching of the first semiconductive structure to expose a second portion of the sidewall of the first layer, wherein the second etching forms a second protective layer on the first portion of the sidewall of the first layer and on the second portion of the sidewall of the first layer and the second protective layer is formed from a second accumulation of by-product material formed from an etchant of the second etching interacting with the first semiconductive structure.

The foregoing outlines features of several embodiments so that those of ordinary skill in the art may better understand various aspects of the present disclosure. Those of ordinary skill in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes or achieving the same advantages of various embodiments introduced herein. Those of ordinary skill in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.

Although the subject matter has been described in language specific to structural features or methodological acts, it is to be understood that the subject matter of the appended claims is not necessarily limited to the specific features or acts described above. Rather, the specific features and acts described above are disclosed as example forms of implementing at least some of the claims.

Various operations of embodiments are provided herein. The order in which some or all of the operations are described should not be construed to imply that these operations are necessarily order dependent. Alternative

ordering will be appreciated having the benefit of this description. Further, it will be understood that not all operations are necessarily present in each embodiment provided herein. Also, it will be understood that not all operations are necessary in some embodiments.

It will be appreciated that layers, features, elements, etc. depicted herein are illustrated with particular dimensions relative to one another, such as structural dimensions or orientations, for example, for purposes of simplicity and ease of understanding and that actual dimensions of the 10 same differ substantially from that illustrated herein, in some embodiments. Additionally, a variety of techniques exist for forming the layers, regions, features, elements, etc. mentioned herein, such as at least one of etching techniques, planarization techniques, implanting techniques, doping 15 techniques, spin-on techniques, sputtering techniques, growth techniques, or deposition techniques such as chemical vapor deposition (CVD), for example.

Moreover, "exemplary" is used herein to mean serving as an example, instance, illustration, etc., and not necessarily as 20 advantageous. As used in this application, "or" is intended to mean an inclusive "or" rather than an exclusive "or". In addition, "a" and "an" as used in this application and the appended claims are generally be construed to mean "one or more" unless specified otherwise or clear from context to be directed to a singular form. Also, at least one of A and B and/or the like generally means A or B or both A and B. Furthermore, to the extent that "includes", "having", "has", "with", or variants thereof are used, such terms are intended to be inclusive in a manner similar to the term "comprising". 30 Also, unless specified otherwise, "first," "second," or the like are not intended to imply a temporal aspect, a spatial aspect, an ordering, etc. Rather, such terms are merely used as identifiers, names, etc. for features, elements, items, etc. For example, a first element and a second element generally 35 ment, comprising: correspond to element A and element B or two different or two identical elements or the same element.

Also, although the disclosure has been shown and described with respect to one or more implementations, equivalent alterations and modifications will occur to others 40 of ordinary skill in the art based upon a reading and understanding of this specification and the annexed drawings. The disclosure includes all such modifications and alterations and is limited only by the scope of the following claims. In particular regard to the various functions per- 45 formed by the above described components the terms used to describe such components are intended to correspond, unless otherwise indicated, to any component which performs the specified function of the described component (for example, a term that is functionally equivalent), even though 50 layer comprises at least one of SiO<sub>x</sub>F<sub>v</sub> or SiO<sub>x</sub>Cl<sub>v</sub>, where x not structurally equivalent to the disclosed structure. In addition, while a particular feature of the disclosure may have been disclosed with respect to only one of several implementations, such feature may be combined with one or more other features of the other implementations as may be 55 flash comprises performing the first flash using plasma. desired and advantageous for any given or particular appli-

What is claimed is:

1. A method for fabricating a semiconductor arrangement, comprising:

forming an opening in a dielectric layer, the opening

exposing a fin concealed by the dielectric layer; removing a first portion of the fin exposed though the opening;

forming a first protective layer along a sidewall of the 65 dielectric layer defining the opening concurrently with removing the first portion of the fin;

14

removing a second portion of the fin exposed though the opening after forming the first protective layer; and

forming a second protective layer along the sidewall of the dielectric layer concurrently with removing the second portion of the fin.

2. The method of claim 1, wherein:

removing the first portion of the fin comprises removing the first portion of the fin using a first etchant, and

forming the first protective layer comprises forming the first protective layer from a first accumulation of byproduct material formed from the first etchant interacting with the fin.

3. The method of claim 2, wherein:

the first etchant comprises SiCl<sub>4</sub> and O<sub>2</sub>, and

the first protective layer comprises SiO<sub>2</sub>.

4. The method of claim 2, wherein the first etchant comprises SiF<sub>4</sub> and O<sub>2</sub>.

5. The method of claim 1, wherein:

the fin comprises a silicon nitride layer, a silicon layer below the silicon nitride layer, and a silicon carbide nitrogen layer below the silicon layer, and

removing the first portion of the fin comprises removing at least a portion of the silicon nitride layer.

6. The method of claim 1, comprising performing a first 25 flash to remove at least some of the first protective layer.

7. The method of claim 6, wherein performing the first flash comprises performing the first flash using plasma.

8. The method of claim 6, wherein performing the first flash comprises performing the first flash prior to removing the second portion of the fin.

9. The method of claim 1, wherein the first protective layer to comprises at least one of SiO<sub>x</sub>F<sub>y</sub>, or SiO<sub>x</sub>Cl<sub>y</sub>, where x is a positive integer and y is a positive integer.

10. A method for fabricating a semiconductor arrange-

forming an opening in a dielectric layer, the opening exposing a fin concealed by the dielectric layer;

removing a first portion of the fin exposed though the opening;

forming a first protective layer along a sidewall of the dielectric layer defining the opening concurrently with removing the first portion of the fin;

removing a second portion of the fin exposed though the opening after forming the first protective layer;

forming a second protective layer along the sidewall of the dielectric layer concurrently with removing the second portion of the fin; and

removing at least a portion of the second protective layer.

11. The method of claim 10, wherein the first protective is a positive integer and y is a positive integer.

12. The method of claim 10, comprising performing a first flash to remove at least some of the first protective layer.

13. The method of claim 12, wherein performing the first

14. The method of claim 10, wherein removing the first portion of the fin comprises removing the first portion of the fin using a first etchant.

15. The method of claim 14, wherein forming the first 60 protective layer comprises forming the first protective layer from a first accumulation of by-product material formed from the first etchant interacting with the fin.

16. A method for fabricating a semiconductor arrangement, comprising:

forming an opening in a dielectric layer, the opening having a first depth and exposing a fin concealed by the dielectric layer;

removing a first portion of the fin exposed though the opening using a first etchant, wherein removing the first portion of the fin deepens the opening to a second depth greater than the first depth;

forming a first protective layer along a sidewall of the 5 dielectric layer defining the opening concurrently with removing the first portion of the fin, wherein the first protective layer is formed from a first accumulation of by-product material formed from the first etchant interacting with the fin;

removing a second portion of the fin exposed though the opening after forming the first protective layer, wherein removing the second portion of the fin deepens the opening to a third depth greater than the second depth;

forming a second protective layer along the sidewall of the dielectric layer concurrently with removing the second portion of the fin.

- 17. The method of claim 16, wherein the first protective layer comprises at least one of  $SiO_xF_y$ , or  $SiO_xCl_y$ , where x 20 is a positive integer and y is a positive integer.
- 18. The method of claim 16, wherein the first etchant comprises  $SiF_4$  and  $O_2$ .
- 19. The method of claim 16, comprising performing a first flash to remove at least some of the first protective layer. 25
- 20. The method of claim 19, wherein performing the first flash comprises performing the first flash using plasma.

\* \* \* \* \*