# US Patent & Trademark Office Patent Public Search | Text View

United States Patent

Kind Code

B2

Date of Patent

Inventor(s)

12396151

August 19, 2025

Chuang; Ying-Cheng

# Method of manufacturing semiconductor device

#### **Abstract**

A method of manufacturing a semiconductor device is provided. The method includes: providing a substrate; forming a metallization layer on the substrate; forming a first sacrificial layer and a second sacrificial layer; forming a first mask layer and a second mask layer, wherein the first mask layer covers the first sacrificial layer; the second mask layer covers the second sacrificial layer; forming a first width controlling element on a lateral surface of the first mask layer and a second width controlling element on a lateral surface of the second mask layer; removing the first mask layer and the second mask layer; and patterning the metallization layer to form a first word line between the first sacrificial layer and the second sacrificial layer, wherein a dimension of the first word line depends on a dimension of the first width controlling element.

Inventors: Chuang; Ying-Cheng (Taoyuan, TW)

**Applicant:** NANYA TECHNOLOGY CORPORATION (New Taipei, TW)

Family ID: 1000008765108

Assignee: NANYA TECHNOLOGY CORPORATION (New Taipei, TW)

Appl. No.: 17/978320

Filed: November 01, 2022

## **Prior Publication Data**

**Document Identifier**US 20240147690 A1

May. 02, 2024

### **Publication Classification**

**Int. Cl.: H10B12/00** (20230101)

U.S. Cl.:

CPC **H10B12/05** (20230201); **H10B12/488** (20230201);

#### **Field of Classification Search**

**CPC:** H10B (12/00); H10B (12/02); H10B (12/03); H10B (12/05); H10B (12/488); H10B

(12/50)

## **References Cited**

#### U.S. PATENT DOCUMENTS

| Patent No.   | <b>Issued Date</b> | <b>Patentee Name</b> | U.S. Cl.    | CPC         |
|--------------|--------------------|----------------------|-------------|-------------|
| 5414289      | 12/1994            | Fitch                | 257/E29.267 | H10D 84/038 |
| 9502432      | 12/2015            | Shin                 | N/A         | N/A         |
| 2022/0165738 | 12/2021            | Zhang et al.         | N/A         | N/A         |
| 2022/0320302 | 12/2021            | Yu                   | N/A         | N/A         |

#### FOREIGN PATENT DOCUMENTS

| Patent No.   | <b>Application Date</b> | Country | CPC |
|--------------|-------------------------|---------|-----|
| 106169476    | 12/2015                 | CN      | N/A |
| 111403416    | 12/2019                 | CN      | N/A |
| 112447521    | 12/2020                 | CN      | N/A |
| 113675206    | 12/2020                 | CN      | N/A |
| 4068345      | 12/2021                 | EP      | N/A |
| 200739884    | 12/2006                 | TW      | N/A |
| 200739884    | 12/2006                 | TW      | N/A |
| 200824048    | 12/2007                 | TW      | N/A |
| 201019463    | 12/2009                 | TW      | N/A |
| 202018944    | 12/2019                 | TW      | N/A |
| 202238578    | 12/2021                 | TW      | N/A |
| WO2013180757 | 12/2012                 | WO      | N/A |
| WO2013180757 | 12/2012                 | WO      | N/A |

Primary Examiner: Purvis; Sue A

Assistant Examiner: Quinto; Kevin

Attorney, Agent or Firm: MUNCY, GEISSLER, OLDS & LOWE, P.C.

# **Background/Summary**

#### TECHNICAL FIELD

- (1) The present disclosure relates to a method of manufacturing a semiconductor device, and in particularly to a method using a width controlling structure to determine the width of a word line. DISCUSSION OF THE BACKGROUND
- (2) With the rapid growth of the electronics industry, the development of integrated circuits (ICs) has achieved high performance and miniaturization. Technological advances in IC materials and design have produced generations of ICs where each generation has smaller and more complex circuits than the previous generation.

- (3) A Dynamic Random Access Memory (DRAM) device is a type of random access memory that stores each bit of data in a separate capacitor within an integrated circuit. Typically, a DRAM is arranged in a square array of one capacitor and transistor per cell. A vertical transistor has been developed for the 4F.sup.2 DRAM cell, in which F represents the photolithographic minimum feature width or critical dimension (CD). However, recently, DRAM manufacturers are facing significant challenges in minimizing memory cell area as word line spacing continues to be reduced. For example, the channel of a bit line is prone to contact with a word line, thereby inducing electrical short due to an overlay error in lithography process.
- (4) This Discussion of the Background section is provided for background information only. The statements in this Discussion of the Background are not an admission that the subject matter disclosed herein constitutes prior art with respect to the present disclosure, and no part of this Discussion of the Background may be used as an admission that any part of this application constitutes prior art with respect to the present disclosure.

#### **SUMMARY**

- (5) One aspect of the present disclosure provides a method of manufacturing a semiconductor device. The method includes: providing a substrate; forming a metallization layer on the substrate; forming a first sacrificial layer and a second sacrificial layer, each of which penetrates the metallization layer; forming a first mask layer and a second mask layer, wherein the first mask layer covers the first sacrificial layer; the second mask layer covers the second sacrificial layer; forming a first width controlling element on a lateral surface of the first mask layer and a second width controlling element on a lateral surface of the second mask layer; removing the first mask layer and the second mask layer; and patterning the metallization layer to form a first word line between the first sacrificial layer and the second sacrificial layer, wherein a dimension of the first word line depends on a dimension of the first width controlling element.
- (6) Another aspect of the present disclosure provides a method of manufacturing a semiconductor device. The method includes: providing a substrate; forming a metallization layer on the substrate; forming a first sacrificial layer, a second sacrificial layer, and a third sacrificial layer penetrating the metallization layer, wherein the first sacrificial layer is aligned to the third sacrificial layer along a first direction, and the second sacrificial layer is free from overlapping the first sacrificial layer and the third sacrificial layer along the first direction; forming a width controlling structure between the first sacrificial layer and the third sacrificial layer, wherein the width controlling structure exposes the first sacrificial layer, the second sacrificial layer, and the third sacrificial layer; forming a protective layer covering the first sacrificial layer, the second sacrificial layer; and removing the width controlling structure; and patterning the metallization layer to form a first word line surrounding the first sacrificial layer, a second word line surrounding the second sacrificial layer, and a third word line surrounding the third sacrificial layer.
- (7) Another aspect of the present disclosure provides a method for manufacturing a semiconductor device. The method includes: providing a substrate; forming a metallization layer on the substrate; forming a mask pattern on the metallization layer; forming a width controlling structure on a lateral surface of the mask pattern to define a gap exposing the metallization layer; removing the mask pattern; and patterning the metallization layer to form a word line, wherein a width of the word line is substantially equal to a width of the gap.
- (8) The embodiments of the present disclosure provide a method of manufacturing a semiconductor device. In this embodiment, the pattern of the word line may be determined by a width controlling structure. Further, the word line may be formed without using a photolithography process, which may cause overlay error and then result in electrical leakage between a channel layer and the word line. Further, the dimension (e.g., width) of the word line may be controlled accurately by determining the thickness of the width controlling structure. Thus, the performance of the semiconductor device may be improved.

(9) The foregoing has outlined rather broadly the features and technical advantages of the present disclosure so that the detailed description of the disclosure that follows may be better understood. Additional features and advantages of the disclosure will be described hereinafter, and form the subject of the claims of the disclosure. It should be appreciated by those skilled in the art that the conception and specific embodiment disclosed may be readily utilized as a basis for modifying or designing other structures or processes for carrying out the same purposes of the present disclosure. It should also be realized by those skilled in the art that such equivalent constructions do not depart from the spirit and scope of the disclosure as set forth in the appended claims.

# **Description**

#### BRIEF DESCRIPTION OF THE DRAWINGS

- (1) A more complete understanding of the present disclosure may be derived by referring to the detailed description and claims when considered in connection with the Figures, where like reference numbers refer to similar elements throughout the Figures, and:
- (2) FIG. **1**A is atop view of a semiconductor device, in accordance with some embodiments of the present disclosure.
- (3) FIG. **1**B is a cross-section along line A-A' of the semiconductor device as shown in FIG. **1**A, in accordance with some embodiments of the present disclosure.
- (4) FIG. **2** is a flowchart illustrating a method of manufacturing a semiconductor device, in accordance with some embodiments of the present disclosure.
- (5) FIG. **3**A illustrates one or more stages of an exemplary method for manufacturing a semiconductor device according to some embodiments of the present disclosure.
- (6) FIG. **3**B is a cross-section along line A-A' of FIG. **3**A, in accordance with some embodiments of the present disclosure.
- (7) FIG. **4**A illustrates one or more stages of an exemplary method for manufacturing a semiconductor device according to some embodiments of the present disclosure.
- (8) FIG. **4**B is a cross-section along line A-A' of FIG. **4**A, in accordance with some embodiments of the present disclosure.
- (9) FIG. **5**A illustrates one or more stages of an exemplary method for manufacturing a semiconductor device according to some embodiments of the present disclosure.
- (10) FIG. **5**B is a cross-section along line A-A' of FIG. **5**A, in accordance with some embodiments of the present disclosure.
- (11) FIG. **6**A illustrates one or more stages of an exemplary method for manufacturing a semiconductor device according to some embodiments of the present disclosure.
- (12) FIG. **6**B is a cross-section along line A-A' of FIG. **6**A, in accordance with some embodiments of the present disclosure.
- (13) FIG. 7A illustrates one or more stages of an exemplary method for manufacturing a semiconductor device according to some embodiments of the present disclosure.
- (14) FIG. 7B is a cross-section along line A-A' of FIG. 7A, in accordance with some embodiments of the present disclosure.
- (15) FIG. **8**A illustrates one or more stages of an exemplary method for manufacturing a semiconductor device according to some embodiments of the present disclosure.
- (16) FIG. **8**B is a cross-section along line A-A' of FIG. **8**A, in accordance with some embodiments of the present disclosure.
- (17) FIG. **9**A illustrates one or more stages of an exemplary method for manufacturing a semiconductor device according to some embodiments of the present disclosure.
- (18) FIG. **9**B is a cross-section along line A-A' of FIG. **9**A, in accordance with some embodiments of the present disclosure.

- (19) FIG. **10**A illustrates one or more stages of an exemplary method for manufacturing a semiconductor device according to some embodiments of the present disclosure.
- (20) FIG. **10**B is a cross-section along line A-A' of FIG. **10**A, in accordance with some embodiments of the present disclosure.
- (21) FIG. **11**A illustrates one or more stages of an exemplary method for manufacturing a semiconductor device according to some embodiments of the present disclosure.
- (22) FIG. **11**B is a cross-section along line A-A' of FIG. **11**A, in accordance with some embodiments of the present disclosure.
- (23) FIG. **12**A illustrates one or more stages of an exemplary method for manufacturing a semiconductor device according to some embodiments of the present disclosure.
- (24) FIG. **12**B is a cross-section along line A-A' of FIG. **12**A, in accordance with some embodiments of the present disclosure.
- (25) FIG. **13**A illustrates one or more stages of an exemplary method for manufacturing a semiconductor device according to some embodiments of the present disclosure.
- (26) FIG. **13**B is a cross-section along line A-A' of FIG. **13**A, in accordance with some embodiments of the present disclosure.
- (27) FIG. **14**A illustrates one or more stages of an exemplary method for manufacturing a semiconductor device according to some embodiments of the present disclosure.
- (28) FIG. **14**B is a cross-section along line A-A' of FIG. **14**A, in accordance with some embodiments of the present disclosure.
- (29) FIG. **15**A illustrates one or more stages of an exemplary method for manufacturing a semiconductor device according to some embodiments of the present disclosure.
- (30) FIG. **15**B is a cross-section along line A-A' of FIG. **15**A, in accordance with some embodiments of the present disclosure.
- (31) FIG. **16**A illustrates one or more stages of an exemplary method for manufacturing a semiconductor device according to some embodiments of the present disclosure.
- (32) FIG. **16**B is a cross-section along line A-A' of FIG. **16**A, in accordance with some embodiments of the present disclosure.
- (33) FIG. **17**A illustrates one or more stages of an exemplary method for manufacturing a semiconductor device according to some embodiments of the present disclosure.
- (34) FIG. **17**B is a cross-section along line A-A' of FIG. **17**A, in accordance with some embodiments of the present disclosure.
- (35) FIG. **18**A illustrates one or more stages of an exemplary method for manufacturing a semiconductor device according to some embodiments of the present disclosure.
- (36) FIG. **18**B is a cross-section along line A-A' of FIG. **18**A, in accordance with some embodiments of the present disclosure.
- (37) FIG. **19**A illustrates one or more stages of an exemplary method for manufacturing a semiconductor device according to some embodiments of the present disclosure.
- (38) FIG. **19**B is a cross-section along line A-A' of FIG. **19**A, in accordance with some embodiments of the present disclosure.

#### DETAILED DESCRIPTION

- (39) Embodiments, or examples, of the disclosure illustrated in the drawings are now described using specific language. It shall be understood that no limitation of the scope of the disclosure is hereby intended. Any alteration or modification of the described embodiments, and any further applications of principles described in this document, are to be considered as normally occurring to one of ordinary skill in the art to which the disclosure relates. Reference numerals may be repeated throughout the embodiments, but this does not necessarily mean that feature(s) of one embodiment apply to another embodiment, even if they share the same reference numeral.
- (40) It shall be understood that when an element is referred to as being "connected to" or "coupled to" another element, the initial element may be directly connected to, or coupled to, another

element, or to other intervening elements.

- (41) It shall be understood that, although the terms first, second, third, etc., may be used herein to describe various elements, components, regions, layers or sections, these elements, components, regions, layers or sections are not limited by these terms. Rather, these terms are merely used to distinguish one element, component, region, layer or section from another region, layer or section. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of the present inventive concept.
- (42) The terminology used herein is for the purpose of describing particular example embodiments only and is not intended to be limited to the present inventive concept. As used herein, the singular forms "a," "an" and "the" are intended to include the plural forms as well, unless the context clearly indicates otherwise. It shall be further understood that the terms "comprises" and "comprising," when used in this specification, point out the presence of stated features, integers, steps, operations, elements, or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, or groups thereof. (43) It should be noted that the term "about" modifying the quantity of an ingredient, component, or reactant of the present disclosure employed refers to variation in the numerical quantity that may occur, for example, through typical measuring and liquid handling procedures used for making concentrates or solutions. Furthermore, variation may occur from inadvertent error in measuring procedures, differences in the manufacture, source, or purity of the ingredients employed to make the compositions or carry out the methods, and the like. In one aspect, the term "about" means within 10% of the reported numerical value. In another aspect, the term "about" means within 5% of the reported numerical value. In yet another aspect, the term "about" means within 10, 9, 8, 7, 6, 5, 4, 3, 2, or 1% of the reported numerical value.
- (44) FIG. **1**A is a top view of a semiconductor device **100**, in accordance with some embodiments of the present disclosure.
- (45) In some embodiments, the semiconductor device **100** may include a cell region in which a memory device, such as the structure shown in FIG. **1**A and FIG. **1**B, is formed. The memory device may include, for example, a dynamic random access memory (DRAM) device, a one-time programming (OTP) memory device, a static random access memory (SRAM) device, or other suitable memory devices. In some embodiments, a DRAM may include, for example, a transistor, a capacitor, and other components. During a read operation, a word line may be asserted, turning on the transistor. The enabled transistor allows the voltage across the capacitor to be read by a detection amplifier through a bit line. During a write operation, the data to be written may be provided on the bit line when the word line is asserted.
- (46) In some embodiments, the semiconductor device **100** may include a peripheral region (not shown) utilized to form a logic device (e.g., system-on-a-chip (SoC), central processing unit (CPU), graphics processing unit (GPU), application processor (AP), microcontroller, etc.), a radio frequency (RF) device, a sensor device, a micro-electro-mechanical-system (MEMS) device, a signal processing device (e.g., digital signal processing (DSP) device)), a front-end device (e.g., analog front-end (AFE) devices) or other devices.
- (47) As shown in FIG. **1**A, the semiconductor device **100** may include a substrate **110**, a dielectric structure **120**, a plurality of word lines **130**, a plurality of gate dielectric layers **142**, a plurality of channel layers **144**, and a plurality of landing pads **150**.
- (48) The substrate **110** may be a semiconductor substrate, such as a bulk semiconductor, a semiconductor-on-insulator (SOI) substrate, or the like. The substrate **110** may include an elementary semiconductor including silicon or germanium in a single crystal form, a polycrystalline form, or an amorphous form; a compound semiconductor material including at least one of silicon carbide, gallium arsenide, gallium phosphide, indium phosphide, indium arsenide, and indium antimonide; an alloy semiconductor material including at least one of SiGe, GaAsP,

- AlInAs, AlGaAs, GaInAs, GaInP, and GaInAsP; any other suitable material; or a combination thereof. In some embodiments, the alloy semiconductor substrate may include a SiGe alloy with a gradient Ge feature in which the Si and Ge composition changes from one ratio at one location to another ratio at another location of the gradient SiGe feature. In another embodiment, the SiGe alloy is formed over a silicon substrate. In some embodiments, a SiGe alloy may be mechanically strained by another material in contact with the SiGe alloy. In some embodiments, the substrate **110** may have a multilayer structure, or the substrate **110** may include a multilayer compound semiconductor structure.
- (49) The substrate **110** may have multiple doped regions (not shown) therein. In some embodiments, p type and/or n type dopants may be doped in the substrate **110**. In some embodiments, p type dopants include boron (B), other group III elements, or any combination thereof. In some embodiments, n type dopants include arsenic (As), phosphorus (P), other group V elements, or any combination thereof.
- (50) The dielectric structure **120** may be disposed on the substrate **110**. In some embodiments, the dielectric structure **120** may include a multilayered structure. In some embodiments, the dielectric structure **120** may include silicon oxide (SiO.sub.x), silicon nitride (Si.sub.xN.sub.y), silicon oxynitride (SiON), or other suitable materials.
- (51) Each of the word lines **130** (e.g., **130-1**, **130-2**, and **130-3**) may extend along the Y-axis. Each of the word lines **130-1**, **130-2**, and **130-3** may be parallel. In some embodiments, each of the word lines **130-1**, **130-2**, and **130-3** may be physically separated by the dielectric structure **120**. The word line **130** may include conductive materials, such as tungsten (W), copper (Cu), aluminum (Al), tantalum (Ta), molybdenum (Mo), tantalum nitride (TaN), titanium, titanium nitride (TiN), the like, and/or a combination thereof.
- (52) In some embodiments, the gate dielectric layer **142** may be disposed on the substrate **110**. In some embodiments, each of the gate dielectric layers **142** may be surrounded by a corresponding word line **130**. In some embodiments, the gate dielectric layer **142** may have a ring shape or other suitable profiles. However, the present disclosure is not intended to be limiting. In some embodiments, the gate dielectric layer **142** may include silicon oxide (SiO.sub.x), silicon nitride (Si.sub.xN.sub.y), silicon oxynitride (SiON), or a combination thereof. In some embodiments, the gate dielectric layer may include dielectric material(s), such as high-k dielectric material. The high-k dielectric material may have a dielectric constant (k value) exceeding 4. The high-k material may include hafnium oxide (HfO.sub.2), zirconium oxide (ZrO.sub.2), lanthanum oxide (La.sub.2O.sub.3), yttrium oxide (Y.sub.2O.sub.3), aluminum oxide (Al.sub.2O.sub.3), titanium oxide (TiO.sub.2) or another applicable material. Other suitable materials are within the contemplated scope of this disclosure.
- (53) In some embodiments, the channel layers **144** (e.g., **144-1**, **144-2**, and **144-3**) may be disposed on the substrate **110**. In some embodiments, each of the channel layers **144-1**, **144-2**, and **144-3** may be surrounded by a corresponding gate dielectric layer **142**. In some embodiments, the channel layer **144** may be surrounded by the word line **130**. For example, the channel layer **144-1** may be surrounded by the word line **130-1**. The channel layer **144-2** may be surrounded by the word line **130-3**. The channel layer **144-1** may be aligned with the channel layer **144-3** along the X-axis. The channel layer **144-2** may be misaligned with the channel layer **144-1** (or channel layer **144-3**) along the X-axis. In some embodiments, the channel layer **144** may have a circular, elliptical, oval, or other suitable profiles. However, the present disclosure is not intended to be limiting.
- (54) The material of the channel layer **144** may include an amorphous semiconductor, a polysemiconductor and/or metal oxide. The semiconductor may include, but is not limited to, germanium (Ge), silicon (Si), tin (Sn), antimony (Sb). The metal oxide may include, but is not limited to, indium oxide, tin oxide, zinc oxide, a two-component metal oxide such as an In—Zn-based oxide, a Sn—Zn-based oxide, an Al—Zn-based oxide, a Zn—Mg-based oxide, a Sn—Mg-based oxide, an Al—Zn-based oxi

- based oxide, an In—Mg-based oxide, or an In—Ga-based oxide, a three-component metal oxide such as an In—Ga—Zn-based oxide (also represented as IGZO), an In—Al—Zn-based oxide, an In—S based oxide (also represented as ITO), an In—Sn—Zn-based oxide, a Sn—Ga—Zn-based oxide, an Al—Ga—Zn-based oxide, a Sn—Al—Zn-based oxide, an In—Hf—Zn-based oxide, an In—La—Zn-based oxide, an In—Ce—Zn-based oxide, an In—Pr—Zn-based oxide, an In—Md—Zn-based oxide, an In—Sm—Zn-based oxide, an In—Eu—Zn-based oxide, an In—Ho—Zn-based oxide, an In—Er—Zn-based oxide, an In—Tm—Zn-based oxide, an In—Yb—Zn-based oxide, or an In—Lu—Zn-based oxide, and a four-component metal oxide such as an In—Sn—Ga—Zn-based oxide, an In—Hf—Ga—Zn-based oxide, an In—Mf—Ga—Zn-based oxide, an In—Sn—Al—Zn-based oxide, an In—Sn—Hf—Zn-based oxide, or an In—Hf—Al—Zn-based oxide. However, the present disclosure is not intended to be limiting.
- (55) Each of the landing pads **150** may be disposed on the channel layer **144**. Each of the landing pads **150** may be physically separated. In some embodiments, the landing pad **150** may be located at a horizontal level (or height) higher than that of the word line **130**. The landing pad **150** may cover the channel layers **144-1**, **144-2**, and **144-3**. In some embodiments, each of the landing pads **150** may be electrically connected to a bit line (not shown) over the landing pads **150**. The landing pad **150** may include conductive materials, such as tungsten, copper, aluminum, tantalum, itride, titanium, titanium nitride, the like, and/or a combination thereof. However, the present disclosure is not intended to be limiting.
- (56) FIG. **1**B is a cross-section along line A-A' of the semiconductor device **100** as shown in FIG. **1**A, in accordance with some embodiments of the present disclosure.
- (57) As shown in FIG. 1B, the semiconductor device **100** further includes capacitor structures **112** (e.g., **112-1** and **112-3**). In some embodiments, the channel layer **144-1** may cover, or vertically overlap, the capacitor structure **112-1**. In some embodiments, the channel layer **144-3** may cover, or vertically overlap, the capacitor structure **112-3**. In some embodiments, each of the capacitor structures **112-1** and **112-3** may have a circular profile, an oval profile, an elliptical profile, or the like from a top view.
- (58) In some embodiments, each of the capacitor structures **112-1** and **112-3** may include a first electrode, a capacitor dielectric, and a second electrode. In some embodiments, the capacitor dielectric may surround the first electrode. In some embodiments, the second electrode may surround the capacitor dielectric. In some embodiments, the second electrode may surround the capacitor dielectric. In some embodiments, the capacitor dielectric may be disposed between the first electrode and the second electrode.
- (59) The first electrode and/or second electrode may include a semiconductor material or a conductive material. The semiconductor material may include polysilicon or other suitable materials. The conductive material may include tungsten, copper, aluminum, tantalum, or other suitable materials.
- (60) The capacitor dielectric may include dielectric materials, such as silicon oxide, tungsten oxide, zirconium oxide, copper oxide, aluminum oxide, hafnium oxide, or the like.
- (61) The semiconductor device **100** may further include contact plugs **114**. In some embodiments, the contact plug **114** may be disposed on the capacitor structure **112**. In some embodiments, the contact plug **114** may be configured to connect the capacitor structure **112** and the channel layer **144**. In some embodiments, the contact plug **114** may include metal, such as tungsten (W), copper (Cu), ruthenium (Ru), iridium (Ir), nickel (Ni), osmium (Os), ruthenium (Rh), aluminum (Al), molybdenum (Mo), cobalt (Co), alloys thereof, or a combination thereof.
- (62) The semiconductor device **100** may further include an isolation layer **116**. The isolation layer **116** may separate the plurality of capacitor structures **112**. The isolation layer **116** may include, for example, silicon oxide (SiO.sub.2), silicon nitride (Si.sub.3N.sub.4), silicon oxynitride (N.sub.2OSi.sub.2), silicon nitride oxide (N.sub.2OSi.sub.2), a high-k material or combinations

- thereof. The dielectric layer contact plug **114** may also be referred to as an interlayer dielectric.
- (63) As shown in FIG. **1**B, the gate dielectric layer **142** may extend between the contact plug **114** and the landing pad **150**. The gate dielectric layer **142** may penetrate the dielectric structure **120**. The gate dielectric layer **142** may penetrate the word line **130**.
- (64) The channel layer **144** may extend between the contact plug **114** and the landing pad **150**. The channel layer **144** may penetrate the dielectric structure **120**. The channel layer **144** may penetrate the word line **130**.
- (65) FIG. **2** is a flowchart illustrating a method **200** of manufacturing a semiconductor device, in accordance with some embodiments of the present disclosure.
- (66) The method **200** may begin with operation **201** in which a substrate is provided. The substrate may include capacitor structures therein.
- (67) The method **200** may continue with operation **202** in which a metallization layer is formed over the substrate.
- (68) The method **200** may continue with operation **203** in which a sacrificial layer is formed to penetrate the metallization layer.
- (69) The method **200** may continue with operation **204** in which a mask pattern is formed over the sacrificial layer.
- (70) The method **200** may continue with operation **205** in which a width controlling structure is formed on a lateral surface of the mask pattern.
- (71) The method **200** may continue with operation **206** in which a protection layer is formed.
- (72) The method **200** may continue with operation **207** in which the width controlling structure is removed.
- (73) The method **200** may continue with operation **208** in which the metallization layer is patterned to form a word line.
- (74) The method **200** may continue with operation **209** in which the sacrificial layer is removed to form an opening.
- (75) The method **200** may continue with operation **210** in which a channel layer is formed within the opening.
- (76) The method **200** may continue with operation **211** in which a landing pad is formed on the channel layer.
- (77) The method **200** is merely an example, and is not intended to limit the present disclosure beyond what is explicitly recited in the claims. Additional operations can be provided before, during, or after each operations of the method **200**, and some operations described can be replaced, eliminated, or reordered for additional embodiments of the method. In some embodiments, the method **200** can include further operations not depicted in FIG. **2**. In some embodiments, the method **200** can include one or more operations depicted in FIG. **2**.
- (78) FIG. **3**A, FIG. **4**A, FIG. **5**A, FIG. **6**A, FIG. **7**A, FIG. **8**A, FIG. **9**A, FIG. **10**A, FIG. **11**A, FIG. **12**A, FIG. **13**A, FIG. **14**A, FIG. **15**A, FIG. **16**A, FIG. **17**A, FIG. **18**A, and FIG. **19**A illustrate one or more stages of an exemplary method for manufacturing a semiconductor device according to some embodiments of the present disclosure. FIG. **3**B, FIG. **4**B, FIG. **5**B, FIG. **6**B, FIG. **7**B, FIG. **8**B, FIG. **9**B, FIG. **10**B, FIG. **11**B, FIG. **12**B, FIG. **13**B, FIG. **14**B, FIG. **15**B, FIG. **16**B, FIG. **17**B, FIG. **18**B, and FIG. **19**B are cross-sections of FIG. **3**A, FIG. **4**A, FIG. **5**A, FIG. **6**A, FIG. **7**A, FIG. **8**A, FIG. **9**A, FIG. **10**A, FIG. **11**A, FIG. **12**A, FIG. **13**A, FIG. **14**A, FIG. **15**A, FIG. **16**A, FIG. **17**A, FIG. **18**A, and FIG. **19**A, respectively. It should be noted that, for brevity, some elements are illustrated in cross-section but not in top views.
- (79) Referring to FIG. **3**A and FIG. **3**B, a substrate **110** may be provided. In some embodiments, a plurality of capacitor structures **112** (e.g., **112-1** and **112-3**) may be formed within the substrate **110**. The capacitor structure **112-1** may be aligned with the capacitor structure **112-3** along the X-axis. In some embodiments, the capacitor structure **112** may have a circular, elliptical, oval, or other suitable profile. However, the present disclosure is not intended to be limiting. In some

- embodiments, contact plugs **114** may be formed on the capacitor structure **112**. In some embodiments, an isolation layer **116** may be formed on the substrate **110**. The isolation layer **116** may be configured to separate the contact plugs **114**.
- (80) Referring to FIG. 4A and FIG. 4B, a dielectric layer 121, a metallization layer 132, and a dielectric layer 122 may be formed on the substrate 110. In some embodiments, the dielectric layer 121 (or a lower dielectric layer) may be formed on the substrate 110. In some embodiments, the metallization layer 132 may be formed on the dielectric layer 121. In some embodiments, the dielectric layer 122 (or an upper dielectric layer) may be formed on the metallization layer 132. The dielectric layer 121 and/or 122 may include silicon oxide (SiO.sub.x), silicon nitride (Si.sub.xN.sub.y), silicon oxynitride (SiON), or other suitable materials. The metallization layer 132 may be configured to form word lines. The dielectric layer 121, dielectric layer 122, and metallization layer 132 may be formed by chemical vapor deposition (CVD), atomic layer deposition (ALD), physical vapor deposition (PVD), low-pressure chemical vapor deposition (LPCVD), plasma-enhanced CVD (PECVD), or other suitable processes.
- (81) Referring to FIG. **5**A and FIG. **5**B, a plurality of openings **161***r* (e.g., **161***r***-1**, **161***r***-2**, and **161***r***-3**) are formed. A portion of the dielectric layer **121**, dielectric layer **122**, and metallization layer **132** may be removed. In some embodiments, the opening **161***r* may penetrate the dielectric layer **121**, dielectric layer **122**, and metallization layer **132**. In some embodiments, the isolation layer **116** may be exposed by the opening **161***r*. In some embodiments, the opening **161***r*-**1** may be aligned with the opening **161***r*-**3** along the X-axis. The opening **161***r*-**1** may be misaligned with the opening **161***r*-**2** along the X-axis.
- (82) Referring to FIG. **6**A and FIG. **6**B, a plurality of sacrificial layers **170** (e.g., **170-1**, **170-2**, and **170-3**) may be formed. For example, the sacrificial layer **170-1** may be formed within the opening **161***r***-1**. The sacrificial layer **170-2** may be formed within the opening **161***r***-2**. The sacrificial layer **170** may be formed within the opening **161***r***-3**. In some embodiments, the sacrificial layer **170** may vertically overlap or be aligned with the capacitor structure **112** along the Z-axis. For example, the sacrificial layer **170-1** may vertically overlap the capacitor structure **112-1**. The sacrificial layer **170-3** may vertically overlap the capacitor structure **112-3**. In some embodiments, the sacrificial layer **170-1** may be aligned with the sacrificial layer **170-3** along the X-axis. The sacrificial layer **170-1** may be misaligned with the sacrificial layer **170-2** along the X-axis.
- (83) In some embodiments, the material of the sacrificial layer **170** is different from that of the dielectric layer **121** (or **122**). In some embodiments, the material of the sacrificial layer **170** is different from that of the metallization layer **132**. In some embodiments, the sacrificial layer **170** may include polysilicon, gallium nitride, aluminum gallium nitride, titanium nitride, tantalum nitride, or other suitable materials. The sacrificial layer **170** may be formed by CVD, ALD, PVD, LPCVD, PECVD, or other suitable processes.
- (84) Referring to FIG. 7A and FIG. 7B, a mask element **181** may be formed on the dielectric layer **122**. The mask element **181** may cover the sacrificial layers **170**. In some embodiments, the material of the mask element **181** may be different from that of the dielectric layer **122**. The mask element **181** may include a dielectric layer. In some embodiments, the material of the mask element **181** may include carbon, silicon oxide (SiO.sub.2), such as flowable oxide (FOX), tonen silazene (TOSZ), undoped silica glass (USG), borosilica glass (BSG), phosphosilica glass (PSG), borophosphosilica glass (BPSG), plasma enhanced tetra ethyl ortho silicate (PE-TEOS), fluoride silicate glass (FSG) or other suitable materials. In some embodiments, the mask element **181** may be formed by, for example, a spin coating technique, a deposition technique, or other suitable techniques.
- (85) Referring to FIG. **8**A and FIG. **8**B, a mask element **182** may be formed. The mask element **182** may be patterned. The mask element **182** may extend along the Y axis. The material of the mask element **182** may be different from that of the mask element **181**. The mask element **181** may be patterned. In some embodiments, the material of the mask element **182** may include, for example, a

photoresist.

- (86) A mask pattern **180** may be defined. In some embodiments, the mask pattern **180** may include the mask layer **180-1** and the mask layer **180-2**. In some embodiments, each of the mask layers **180-1** and **180-2** may extend along the Y-axis. In some embodiments, each of the mask layers **180-1** and **180-2** may include mask elements **181** and **182**.
- (87) In some embodiments, the mask layer **180-1** may vertically overlap the sacrificial layer **170-1**. In some embodiments, the mask layer **180-2** may vertically overlap the sacrificial layer **170-3**. In some embodiments, the sacrificial layer **170-2** may be free from vertically overlapping the mask pattern **180**. The sacrificial layer **170-2** may be exposed by the mask pattern **180**. The mask pattern may have a pitch **P1** along the X-axis.
- (88) Referring to FIG. **9**A and FIG. **9**B, a width controlling layer **190***a* may be formed. In some embodiments, the width controlling layer **190***a* may be conformally formed on the mask pattern **180**. In some embodiments, the width controlling layer **190***a* may be formed on the dielectric layer **122**. In some embodiments, the width controlling layer **190***a* may cover the metallization layer **132**. (89) In some embodiments, the width controlling layer **190***a* may include silicon nitride (Si.sub.xN.sub.y), silicon oxynitride (SiON), or other suitable materials. The width controlling layer **190***a* may be formed by, for example, ALD, CVD, PVD, LPCVD, PECVD, or other suitable processes.
- (90) The width controlling layer **190***a* may have a thickness T**1**. In some embodiments, the thickness T**1** of the width controlling layer **190***a* may be utilized to determine a width of a word line, which will be formed subsequently.
- (91) Referring to FIG. **10**A and FIG. **10**B, a width controlling structure **190***b* may be formed. In some embodiments, the portion of the width controlling layer **190***a* over the upper surface of the mask pattern **180** may be removed. In some embodiments, the width controlling structure **190***b* may be formed on or remain on the lateral surface (or sidewall) of the mask pattern **180**. In some embodiments, the width controlling structure **190***b* may be formed on the lateral surface **180-1***s***1** of the mask layer **180-1**. In some embodiments, the width controlling structure **190***b* may be formed on the lateral surface **180-2***s***1** of the mask layer **180-2**. The lateral surface **180-2***s***1** of the mask layer **180-1**.
- (92) The width controlling structure **190***b* may include width controlling elements **190***b***-1** and **190***b***-2**. Each of the width controlling elements **190***b***-1** and **190***b***-2** may extend along the Y axis. Each of the width controlling elements **190***b***-1** and **190***b***-2** may have the thickness T1 along the X-axis. The width controlling element **190***b***-1** may be formed on the lateral surface **180**-1s1 of the mask layer **180**-1. The width controlling element **190***b*-2 may be formed on the lateral surface **180**-2s1 of the mask layer **180**-2. The sacrificial layer **170**-2 may be disposed between the width controlling elements **190***b*-1 and **190***b*-2.
- (93) The width controlling structure **190***b* may define a gap **190***r* exposing a portion of the metallization layer **132**. In some embodiments, the dimension D**1** (or width) of the gap **190***r* of the width controlling structure **190***b* may be configured to determine a dimension (or width) of a word line.
- (94) In some embodiments, the thickness **T1** of the width controlling structure **190***b* (or controlling elements **190***b***-1**) may be utilized to determine a dimension (or width) of a word line, which will be formed subsequently.
- (95) Referring to FIG. **11**A and FIG. **11**B, the mask pattern may be removed. In some embodiments, the mask layers **180-1** and **180-2** may be removed. The sacrificial layers **170-1** and **170-3** may be exposed. Openings **180***p* may be formed. The sacrificial layers **170-1**, **170-2**, and **170-3** may be exposed by the openings **180***p*.
- (96) Referring to FIG. **12**A and FIG. **12**B, a protection layer **192** may be formed. In some embodiments, the protection layer **192** may fill in the openings **180***p*. In some embodiments, the protection layer **192** may cover the sacrificial layers **170-1**, **170-2**, and **170-3**. In some

embodiments, the protection layer **192** may cover the dielectric layer **122**. The protection layer **192** may include oxide (SiO.sub.x), silicon nitride (Si.sub.xN.sub.y), silicon oxynitride (SiON), or other suitable materials. The filling layer **125** may be formed by, for example, CVD, ALD, PVD, LPCVD, PECVD, or other suitable processes. In some embodiments, the material of the protection layer **192** may be different from that of the width controlling structure **190***b*.

- (97) Referring to FIG. **13**A and FIG. **13**B, a grinding technique, such as a chemical mechanical technique, may be performed. The portion of the protection layer **192** over the width controlling structure **190***b* may be removed, and the width controlling structure **190***b* may be exposed by the protection layer 192. Next, an etching technique may be performed to remove the width controlling structure **190***b*. In some embodiments, a portion of the dielectric layer **122** may be exposed by the protection layer 192. In some embodiments, a portion of the metallization layer 132 may be exposed by the protection layer **192**. The protection layer **192** may include a portion **192-1** and a portion **192-2** spaced apart from the portion **192-1**. In some embodiments, the portion **192-1** may extend along the Y axis. In some embodiments, the portion 192-2 may extend along the Y axis. In some embodiments, the portion 192-1 may cover the sacrificial layers 170-1 and 170-3. In some embodiments, the portion 192-2 may cover the sacrificial layers 170-2. The dimension D2 of the portion **192-1** may be substantially equal to the dimension D**3** of the portion **192-2**. Openings **190***p* may be formed. The opening 190p may expose a portion of the metallization layer 132. (98) Referring to FIG. **14**A and FIG. **14**B, word lines **130** (e.g., **130-1**, **130-2**, and **130-3**) may be formed. In some embodiments, an etching technique may be performed. The metallization layer **132** exposed by the protection layer **192** may be removed. In some embodiments, a portion of the dielectric layer **121** may be removed. In some embodiments, a portion of the dielectric layer **122** may be removed. In some embodiments, a dimension D4 (e.g., width or length) of the word line **130** may be determined by the thickness T1 of the width controlling structure **190***b*. In some embodiments, the dimension D4 (e.g., width or length) of the word line 130 may be determined by the dimension D1 of the recess 190r. A recess 192p may be formed. In some embodiments, the recess **192***p* may be located between the word lines **130**. The word line **130** may have a pitch **P2** along the X-axis. In some embodiments, the pitch P1 may be different from the pitch P2. In some embodiments, the pitch P2 may be greater than the pitch P1.
- (99) Referring to FIG. **15**A and FIG. **15**B, an isolation layer **123** may be formed. In some embodiments, the isolation layer **123** may be formed within the recess **192***p*, thereby produces a dielectric structure **120**. The material of the isolation **123** may be the same as that of the dielectric layer **121**.
- (100) Referring to FIG. **16**A and FIG. **16**B, openings **170***p* may be formed. In some embodiments, the sacrificial layers **170-1**, **170-2**, and **170-3** may be removed to form the openings **170***p*. In some embodiments, the opening **170***p* may penetrate the dielectric structure **120** and the word line **130**. (101) Referring to FIG. **17**A and FIG. **17**B, gate dielectric layers **142** and channel layers **144** (e.g., **144-1**, **144-2**, and **144-3**) may be formed. In some embodiments, the gate dielectric layer **142** may be formed within the openings **170***p*. In some embodiments, the channel layers **144-1**, **144-2**, and **144-3** may be formed within the openings **170***p* and surrounded by the gate dielectric layer **142**. The gate dielectric layer **142** may be formed by, for example, CVD, ALD, PVD, LPCVD, PECVD, or other suitable processes. The channel layers **144** may be formed by, for example, CVD, ALD, PVD, LPCVD, Or other suitable processes.
- (102) Referring to FIG. **18**A and FIG. **18**B, a metallization layer **150***a* may be formed to cover the channel layers **144**, the gate dielectric layers **142**, and the word lines **130**. The metallization layer **150***a* may be formed by, for example, CVD, ALD, PVD, LPCVD, PECVD, or other suitable processes.
- (103) Referring to FIG. **19**A and FIG. **19**B, landing pads **150** may be formed. In some embodiments, the metallization layer **150***a* may be patterned. The metallization layer **150***a* over the channel layers **144** may remain to form the landing pads **150**, which thereby produce the

semiconductor device **100**. The landing pad **150** may formed over the channel layer **144**. The landing pad **150** may be configured to connect the channel layer **144** and a bit line (not shown). (104) In this embodiment, the pattern of the word line **130** may be determined by the width controlling structure **190***b*. The word line **130** may be formed without using a photolithography process, which may cause overlay error and then result in electrical leakage between the channel layer **144** and the word line **130**. Further, the width of the word line **130** may be controlled accurately by determining the thickness of the width controlling structure **190***b*. Thus, the performance of the semiconductor device **100** may be improved.

- (105) One aspect of the present disclosure provides a method of manufacturing a semiconductor device. The method includes: providing a substrate; forming a metallization layer on the substrate; forming a first sacrificial layer and a second sacrificial layer, each of which penetrates the metallization layer; forming a first mask layer and a second mask layer, wherein the first mask layer covers the first sacrificial layer; the second mask layer covers the second sacrificial layer; forming a first width controlling element on a lateral surface of the first mask layer and a second width controlling element on a lateral surface of the second mask layer; removing the first mask layer and the second mask layer; and patterning the metallization layer to form a first word line between the first sacrificial layer and the second sacrificial layer, wherein a dimension of the first word line depends on a dimension of the first width controlling element.
- (106) Another aspect of the present disclosure provides a method of manufacturing a semiconductor device. The method includes: providing a substrate; forming a metallization layer on the substrate; forming a first sacrificial layer, a second sacrificial layer, and a third sacrificial layer penetrating the metallization layer, wherein the first sacrificial layer is aligned to the third sacrificial layer along a first direction, and the second sacrificial layer is free from overlapping the first sacrificial layer and the third sacrificial layer along the first direction; forming a width controlling structure between the first sacrificial layer and the third sacrificial layer, wherein the width controlling structure exposes the first sacrificial layer, the second sacrificial layer; forming a protective layer covering the first sacrificial layer, the second sacrificial layer, the third sacrificial layer; and removing the width controlling structure; and patterning the metallization layer to form a first word line surrounding the first sacrificial layer, a second word line surrounding the second sacrificial layer, and a third word line surrounding the third sacrificial layer.
- (107) Another aspect of the present disclosure provides a method for manufacturing a semiconductor device. The method includes: providing a substrate; forming a metallization layer on the substrate; forming a mask pattern on the metallization layer; forming a width controlling structure on a lateral surface of the mask pattern to define a gap exposing the metallization layer; removing the mask pattern; and patterning the metallization layer to form a word line, wherein a width of the word line is substantially equal to a width of the gap.
- (108) The embodiments of the present disclosure provide a method of manufacturing a semiconductor device. In this embodiment, the pattern of the word line may be determined by a width controlling structure. Further, the word line may be formed without using a photolithography process, which may cause overlay error and then result in electrical leakage between a channel layer and the word line. Further, the dimension (e.g., width) of the word line may be controlled accurately by determining the thickness of the width controlling structure. Thus, the performance of the semiconductor device may be improved.
- (109) Although the present disclosure and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations may be made herein without departing from the spirit and scope of the disclosure as defined by the appended claims. For example, many of the processes discussed above may be implemented in different methodologies and replaced by other processes, or a combination thereof.
- (110) Moreover, the scope of the present application is not intended to be limited to the particular

embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the present disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein, may be utilized according to the present disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.

### **Claims**

- 1. A method of manufacturing a semiconductor device, comprising: providing a substrate; forming a metallization layer on the substrate; forming a first sacrificial layer and a second sacrificial layer, each of which penetrates the metallization layer; forming a first mask layer and a second mask layer, wherein the first mask layer covers the first sacrificial layer, and the second mask layer covers the second sacrificial layer; forming a first width controlling element on a lateral surface of the first mask layer and a second width controlling element on a lateral surface of the second mask layer; removing the first mask layer and the second mask layer; and patterning the metallization layer to form a first word line between the first sacrificial layer and the second sacrificial layer, wherein a dimension of the first word line depends on a dimension of the first width controlling element.
- 2. The method of claim 1, wherein the substrate comprises a first capacitor structure and a second capacitor structure, the first mask layer covers the first capacitor structure, and the second mask layer covers the second capacitor structure.
- 3. The method of claim 2, further comprising: removing the first sacrificial layer and the second sacrificial layer; and forming a first channel layer over the first capacitor structure and a second channel layer over the second capacitor structure.
- 4. The method of claim 1, further comprising: forming a protection layer between the first width controlling element and the second width controlling element; removing the first width controlling element and the second width controlling element; and removing the metallization layer exposed by the protection layer to form the first word line.
- 5. The method of claim 4, wherein the protection layer comprises a first portion covering the first sacrificial layer and a second portion between the first sacrificial layer and the second sacrificial layer.
- 6. The method of claim 5, wherein the first portion and the second portion of the protection layer define an opening exposing the metallization layer.
- 7. The method of claim 6, further comprising: forming a third sacrificial layer between the first sacrificial layer and the second sacrificial layer, wherein the third sacrificial layer is covered by the second portion of the protection layer.
- 8. The method of claim 7, wherein the first word line surrounds the third sacrificial layer.
- 9. The method of claim 1, wherein patterning the metallization layer further comprises forming a second word line surrounding the first sacrificial layer and a third word line surrounding the second sacrificial layer.
- 10. The method of claim 1, wherein the first mask layer comprises a first mask element and a second mask element over the first mask element, and a material of the first mask element is different from that of the second mask element.
- 11. The method of claim 10, wherein the first mask element comprises carbon.
- 12. The method of claim 10, wherein the second mask element comprises photoresist.
- 13. A method of manufacturing a semiconductor device, comprising: providing a substrate; forming a metallization layer on the substrate; forming a first sacrificial layer, a second sacrificial layer, and

a third sacrificial layer penetrating the metallization layer, wherein the first sacrificial layer is aligned to the third sacrificial layer along a first direction, and the second sacrificial layer is free from overlapping the first sacrificial layer and the third sacrificial layer along the first direction; forming a width controlling structure between the first sacrificial layer and the third sacrificial layer, wherein the width controlling structure exposes the first sacrificial layer, the second sacrificial layer, and the third sacrificial layer; forming a protective layer covering the first sacrificial layer, the second sacrificial layer, and the third sacrificial layer; removing the width controlling structure; and patterning the metallization layer to form a first word line surrounding the first sacrificial layer, a second word line surrounding the second sacrificial layer, and a third word line surrounding the third sacrificial layer.

- 14. The method of claim 13, wherein the width controlling structure is configured to determine a width of the first word line along the first direction.
- 15. The method of claim 13, further comprising: forming a mask pattern covering the first sacrificial layer and the third sacrificial layer; wherein the second sacrificial layer is exposed by the mask pattern.
- 16. The method of claim 15, wherein the width controlling structure is formed on a lateral surface of the mask pattern.
- 17. The method of claim 15, further comprising: removing the mask pattern before forming the protective layer.
- 18. The method of claim 13, further comprising: removing the first sacrificial layer, the second sacrificial layer, and the third sacrificial layer to form openings; and forming a first channel layer, a second channel layer, and a third channel layer to fill in the openings.
- 19. The method of claim 13, wherein the protection layer comprises a first portion covering the first sacrificial layer and a second portion covering the second sacrificial layer.
- 20. The method of claim 13, further comprising: removing the protection layer after forming the first word line, the second word line, and the third word line; and removing the first sacrificial layer, the second sacrificial layer, and the third sacrificial layer after removing the protection layer.