# US Patent & Trademark Office Patent Public Search | Text View

United States Patent

Kind Code

B2

Date of Patent

Inventor(s)

12396219

August 19, 2025

Lee; Hojung et al.

# Metal-oxide film semiconductor field-effect transistor device and method for manufacturing same

#### Abstract

The present disclosure can be applied to semiconductor devices and, in particular, relates to a MOSFET device made of silicon carbide and a method for manufacturing same. A metal-oxide film semiconductor field-effect transistor device of the present disclosure may comprise: a drain electrode; a substrate arranged on the drain electrode; an N-type drift layer arranged on the substrate; a current-spreading layer arranged on the drift layer; P-type well layers arranged on the current-spreading layer to define a channel; an N+ region arranged on the well layers; a damage prevention layer adjacent to the N+ region and having a lower N-type doping concentration than that of the N+ region; a P+ region arranged on one side of the channel; a gate oxide layer arranged on the current-spreading layer; a gate layer arranged on the gate oxide layer; and a source electrode arranged on the gate layer.

Inventors: Lee; Hojung (Seoul, KR), Jang; Seung Yup (Seoul, KR), Kim; Jaemoo

(Seoul, KR)

**Applicant:** LG ELECTRONICS INC. (Seoul, KR)

Family ID: 1000008767917

Assignee: LG ELECTRONICS INC. (Seoul, KR)

Appl. No.: 17/758907

Filed (or PCT

**January 16, 2020** 

Filed):

PCT No.: PCT/KR2020/000808

PCT Pub. No.: WO2021/145484

**PCT Pub. Date:** July 22, 2021

**Prior Publication Data** 

**Document Identifier**US 20220406889 A1

**Publication Date** Dec. 22, 2022

#### **Publication Classification**

Int. Cl.: H10D62/10 (20250101); H10D30/66 (20250101); H10D62/17 (20250101); H10D62/832

(20250101)

U.S. Cl.:

CPC **H10D62/112** (20250101); **H10D30/665** (20250101); **H10D62/107** (20250101);

H10D62/393 (20250101); H10D62/8325 (20250101);

# **Field of Classification Search**

**CPC:** H10D (62/106); H10D (62/107); H10D (62/112); H10D (62/153); H10D (62/157); H10D

(62/393); H10D (62/8325); H10D (12/031); H10D (30/662); H10D (30/665)

**USPC:** 257/77

# **References Cited**

#### U.S. PATENT DOCUMENTS

| Patent No.   | <b>Issued Date</b> | <b>Patentee Name</b> | U.S. Cl. | CPC         |
|--------------|--------------------|----------------------|----------|-------------|
| 2002/0038891 | 12/2001            | Ryu et al.           | N/A      | N/A         |
| 2006/0192256 | 12/2005            | Cooper et al.        | N/A      | N/A         |
| 2015/0028350 | 12/2014            | Suvorov              | 257/77   | H01L 29/872 |
| 2018/0151709 | 12/2017            | Hitachi              | N/A      | N/A         |

#### FOREIGN PATENT DOCUMENTS

| Patent No. | <b>Application Date</b> | Country | CPC |
|------------|-------------------------|---------|-----|
| 102194885  | 12/2010                 | CN      | N/A |
| 2004335917 | 12/2003                 | JP      | N/A |
| 2005310886 | 12/2004                 | JP      | N/A |

#### OTHER PUBLICATIONS

PCT International Application No. PCT/KR2020/000808, Written Opinion of the International Searching Authority dated Oct. 15, 2020, 17 pages. cited by applicant

Primary Examiner: Erdem; Fazli

Attorney, Agent or Firm: LEE, HONG, DEGERMAN, KANG & WAIMEY

# **Background/Summary**

#### CROSS-REFERENCE TO RELATED APPLICATIONS

(1) This application is the National Stage filing under 35 U.S.C. 371 of International Application No. PCT/KR2020/000808, filed on Jan. 16, 2020, the contents of which is hereby incorporated by

reference herein in its entirety.

#### TECHNICAL FIELD

(2) The present disclosure is applicable to a semiconductor device, and particularly, relates to a MOSFET device made of silicon carbide and a manufacturing method therefor.

#### **BACKGROUND ART**

- (3) Compared to silicon (Si), silicon carbide (SiC) has physical properties such as high breakdown voltage, excellent heat dissipation characteristics, and high temperature operation, and thus a power semiconductor device using SiC has attracted as an alternative to an existing silicon device.
- (4) In particular, a silicon carbide MOSFET device made based on these characteristics may propose a solution to replace silicon IGBT (Insulated gate bipolar transistor) and silicon cool MOSFET and to increase power density of a power conversion device. Accordingly, such a silicon carbide MOSFET device has been actively researched and developed in an application field such as a white good, an electric vehicle, and an ESS (energy storage system).
- (5) In general, in such a MOSFET device, N-type and P-type doping regions of various concentrations including a well layer defining a channel region may be formed by ion implantation. However, in the ion implantation process, as a concentration of implanted ions is increased, lattice damage highly occurs.
- (6) Compared to a silicon (Si) semiconductor, which occupies most of the currently used semiconductor, a high concentration and high energy ion implantation condition may be required to manufacture a silicon carbide (SiC) power semiconductor.
- (7) In this process, implanted ions may be damaged while colliding with semiconductor lattices.
- (8) In particular, when a concentration of ion implantation exceeds a predetermined level, an annealing process for recovery of such lattice damage may be performed, but at least a portion of such damage remains unrecoverable. That is, in the case of an ion implantation process with a high concentration above a predetermine level, such as general N+ ion implantation, it may be very difficult to recover the semiconductor lattice.
- (9) Such permanent damage may act as a factor in increasing leakage current. That is, the N+ ion implantation region, which is damaged by implantation of ions at a high concentration, acts as a cause of generating leakage current at PN junction and causes a decrease in yield. As a result, this phenomenon increases the manufacturing cost of the device.
- (10) Accordingly, there is a need for a method for preventing or minimizing lattice damage while ensuring the conductivity of a channel region.

#### **DISCLOSURE**

#### Technical Problem

- (11) An object of the present disclosure is to provide a metal-oxide semiconductor field effect transistor device for reducing damage of semiconductor lattice due to an ion implantation process of the metal-oxide semiconductor field effect transistor device.
- (12) In detail, an object of the present disclosure is to provide a metal-oxide semiconductor field effect transistor device for reducing junction leakage current between an N+ region and a P-type well layer, thereby improving a device yield.

#### Technical Solution

(13) As a first aspect for achieving the above object, the present disclosure provides a metal-oxide semiconductor field effect transistor device including a drain electrode, a substrate disposed on the drain electrode, a drift layer of N-type disposed on the substrate, a current diffusion layer disposed on the drift layer, a well layer of P-type disposed on the current diffusion layer and spaced apart from each other to define a channel, an N+ region disposed on the well layer and corresponding to the channel, a damage prevention layer corresponding to the N+ region and having a lower N-type doping concentration than the N+ region, a P+ region disposed at another side of the channel, a gate oxide layer disposed on the current diffusion layer, a gate layer disposed on the gate oxide layer and having at least a portion overlapping the damage prevention layer in a vertical direction,

- and a source electrode disposed on the gate layer.
- (14) The current diffusion layer may be disposed between spaced parts of the well layer of P-type.
- (15) The P+ region and the N+ region may be disposed symmetrical to each other based on the current diffusion layer.
- (16) A boundary line between the N+ region and the damage prevention layer may correspond to an end of the gate layer in a vertical direction.
- (17) The damage prevention layer may be disposed adjacent to the current diffusion layer disposed between the spaced parts of the well layer of P-type.
- (18) The damage prevention layer may be disposed symmetrical with the P+ region.
- (19) The damage prevention layer may be adjacent to the channel region.
- (20) The damage prevention layer may be formed via ion implantation.
- (21) As a second aspect for achieving the above object, the present disclosure provides a metal-oxide semiconductor field effect transistor device including a drain electrode, a substrate disposed on the drain electrode, a drift layer of N-type disposed on the substrate, a current diffusion layer disposed on the drift layer, a well layer of P-type disposed on the current diffusion layer and spaced apart from each other to define a channel, an N+ region disposed on the well layer and corresponding to the channel, a damage prevention layer disposed between the well layer and the N+ region and having a lower N-type doping concentration than the N+ region, a P+ region disposed at another side of the channel, a gate oxide layer disposed on the current diffusion layer, a gate layer disposed on the gate oxide layer, and a source element disposed on the gate layer. (22) At least a portion of the gate layer may overlap the damage prevention layer in a vertical direction.

### Advantageous Effects

- (23) According to an embodiment of the present disclosure, the following effect may be achieved.
- (24) First, according to an embodiment of the present disclosure, it may be possible to reduce damage of semiconductor lattice caused by an ion implantation process by forming a damage prevention layer having an N+ region of a relatively low concentration under both ends of a gate layer.
- (25) With such a structure, a junction leakage current between an N+ region and a P-type well layer may be reduced, and a device yield may be improved.
- (26) According to another embodiment of the present disclosure, additional technical effects that are not state herein may be achieved. The effect may be understood with reference to the specification and the drawings by one of ordinary skill in the art.

# **Description**

#### DESCRIPTION OF DRAWINGS

- (1) FIG. **1** is a plan view of a metal-oxide semiconductor field effect transistor (MOSFET) device according to an embodiment of the present disclosure.
- (2) FIG. **2** is a cross-sectional view of the MOSFET taken along a line A-A according to an embodiment of the present disclosure.
- (3) FIG. **3** is a cross-sectional view of a metal-oxide semiconductor field effect transistor device according to an embodiment of the present disclosure.
- (4) FIG. **4** is an enlarged cross-sectional view of a portion of a metal-oxide semiconductor field effect transistor device according to an embodiment of the present disclosure.
- (5) FIG. **5** is an enlarged cross-sectional view of a portion of a metal-oxide semiconductor field effect transistor device according to an embodiment of the present disclosure.
- (6) FIG. **6** is an enlarged cross-sectional view of a portion of a metal-oxide semiconductor field effect transistor device according to a comparative example of the present disclosure.

- (7) FIG. **7** is a further enlarged cross-sectional view of a portion of a metal-oxide semiconductor field effect transistor device according to a comparative example of the present disclosure.
- (8) FIG. **8** is a graph showing total leakage current of a metal-oxide semiconductor field effect transistor device according to an embodiment and a comparative example of the present disclosure.
- (9) FIG. **9** is a graph showing leakage current along with application of a voltage of a metal-oxide semiconductor field effect transistor device according to a comparative example.
- (10) FIG. **10** is a graph showing leakage current along with application of a voltage of a metal-oxide semiconductor field effect transistor device according to an embodiment of the present disclosure.

#### BEST MODE

- (11) Hereinafter, the present disclosure will be described in detail by explaining exemplary embodiments of the present disclosure with reference to the attached drawings. The same reference numerals in the drawings denote like elements, and a repeated explanation thereof will not be given. The suffixes "module" and "unit" of elements herein are used for convenience of description and thus can be used interchangeably, and do not have any distinguishable meanings or functions. In the following description of the at least one embodiment, a detailed description of known functions and configurations incorporated herein will be omitted for the purpose of clarity and for brevity. The features of the present disclosure will be more clearly understood from the accompanying drawings and should not be understood to be limited by the accompanying drawings, and it is to be appreciated that all changes, equivalents, and substitutes that do not depart from the spirit and technical scope of the present disclosure are encompassed in the present disclosure.
- (12) Furthermore, although each drawing is described for convenience of description, it is also within the scope of the present disclosure that those skilled in the art implement other embodiments by combining at least two or more drawings.
- (13) When an element, such as a layer, a region, or a substrate, is referred to as being "on" another component, it may be directly on another element or an intervening element may be present therebetween.
- (14) FIG. **1** is a plan view of a metal-oxide semiconductor field effect transistor (MOSFET) device according to an embodiment of the present disclosure. FIG. **2** is a cross-sectional view of the MOSFET taken along a line A-A according to an embodiment of the present disclosure.
- (15) Referring to FIGS. **1** and **2**, a metal-oxide semiconductor field effect transistor (MOSFET) device **100** according to an embodiment of the present disclosure may include an active region **110** and an edge region **120**. Hereinafter, for convenience of description, the metal-oxide semiconductor field effect transistor device **100** is referred to as the MOSFET device **100** for short.
- (16) In particular, the present disclosure relates to a silicon carbide (SiC) MOSFET device **100**.
- (17) Compared to silicon (Si), silicon carbide (SiC) has physical properties such as high breakdown voltage, excellent heat dissipation characteristics, and high temperature operation, and thus a power semiconductor device using SiC has attracted as an alternative to an existing silicon device.
- (18) In particular, a silicon carbide MOSFET device made based on these characteristics may propose a solution to replace silicon IGBT (Insulated gate bipolar transistor) and silicon cool MOSFET and to increase power density of a power conversion device. Accordingly, such a silicon carbide MOSFET device has been actively researched and developed in an application field such as a white good, an electric vehicle, and an ESS (energy storage system).
- (19) The edge region **120** in a left side of FIG. **2** shows a portion B of FIG. **1**, and the edge region **120** in a right side of FIG. **2** shows a portion C of FIG. **1**.
- (20) The active region **110** may be disposed at a central side of the MOSFET device **100**, and as shown in FIG. **2**, the structure of the same unit element **110** may be repeatedly disposed. A plurality of ring structures **122***b* spaced apart from each other may be configured to improve withstand voltage characteristics in the edge region **120**. This will be described below in detail. Hereinafter,

- the active region **110** and the unit element **110** will be described using the same reference numeral.
- (21) FIG. **3** is a cross-sectional view of a metal-oxide semiconductor field effect transistor device according to an embodiment of the present disclosure.
- (22) FIG. **3** shows the unit element **110** shown in FIGS. **1** and **2**. Hereinafter, the structure of the separate unit element **110** will be described in detail with reference to FIG. **3**.
- (23) A drain electrode **111** may be disposed at a lower side of the separate unit element **110**. A source electrode **119** may be disposed at an upper side of the unit element **110**. That is, the separate MOSFET unit element **110** may have a vertical structure in which current flows in a vertical direction of the unit element **110**.
- (24) A substrate **113** may be positioned on the drain electrode **111**. A first contact layer **112***a* may be disposed between the drain electrode **111** and the substrate **113** to aid contact between the drain electrode **111** and the substrate **113**. The first contact layer **112***a* may be formed of Ni silicide.
- (25) A drift layer **114** may be disposed on the substrate **113**. The drift layer **114** may be a silicon carbide (SiC) substrate or an epitaxial layer, and for example, may be 4H poly type silicon carbide. Hereinafter, epitaxial growth in the specification may refer to a growth method using a raw material, such as CVD (Chemical vapor deposition).
- (26) A current diffusion layer **115** may be disposed on the drift layer **114**. The current diffusion layer **115** may be formed via epitaxial growth or ion implantation. The current diffusion layer **115** may include a dopant. That is, the current diffusion layer **115** may be formed by introducing a dopant during epitaxial growth or by implanting ions after epitaxial growth.
- (27) P-type well layers (P-Well) **116***a* may be spaced apart from each other at both sides of the unit element on the current diffusion layer **115** to form (define) a channel. The current diffusion layer **115** may be disposed between the well layers **116***a*. As shown in the drawing, the well layers **116***a* may be disposed symmetrical to each other based on the current diffusion layer **115** disposed between the well layers **116***a*.
- (28) A gate oxide layer **112***c* may be disposed on the P-type well layers **116***a*. In this case, a channel may be formed between the P-type well layers **116***a* spaced apart from each other and/or a portion at which the P-type well layer **116***a* is in contact with the gate oxide layer **112***c*.
- (29) An N+ region **116***c* adjacent to the channel and a P+ region **116***b* disposed at the other side of the channel may be disposed on the well layer **116***a*. That is, in the unit element **110** at a portion adjacent to a channel region on the well layer **116***a*, the two N+ regions **116***c* may be disposed symmetrical to each other based on the second current diffusion layer **115***a*, and the P+ regions **116***b* may be disposed outside the N+ region **116***c*.
- (30) Here, the P+ region **116***b* may have a higher doping concentration than the p-type well layer **116***a*. That is, P+ may refer to a higher doping concentration than P. Similarly, the N+ region **116***c* may have a higher doping concentration than the N-type drift layer **114**. N+ may refer to a higher doping concentration than N.
- (31) In this case, the P+ region **116***b* may be thicker than the N+ region **116***c*. The P+ region **116***b* may be connected to the unit element **110** adjacent thereto. In other words, the P+ region **116***b* may be disposed at a boundary between the unit elements **110** adjacent thereto.
- (32) The P+ region **116***b* may be a region for maintaining an energy level of the well layer **116***a*. For example, the P+ region **116***b* may be a region for maintaining the well layer **116***a* at a ground level.
- (33) A damage prevention layer **116***d* with a lower doping concentration than the N+ region **116***c* may be disposed adjacent to the N+ region **116***c*. Here, this means that the damage prevention layer **116***d* has higher resistance than that of the N+ region **116***c*. That is, since the damage prevention layer **116***d* has a lower doping concentration than that of the N+ region **116***c*, the damage prevention layer **116***d* may have higher resistance than the N+ region **116***c*. A doping concentration of the damage prevention layer **116***d* may be higher than that of an N-type semiconductor layer. For example, the damage prevention layer **116***d* may have a higher doping concentration than a doping

- concentration of the drift layer 114.
- (34) Referring to FIG. **3**, the damage prevention layer **116***d* may be horizontally disposed between the well layer **116***a* and the N+ region **116***c*.
- (35) All of the well layer  $\mathbf{116}a$ , the P+ region  $\mathbf{116}b$ , the N+ region  $\mathbf{116}c$ , and the damage prevention layer  $\mathbf{116}d$  may be formed via ion implantation.
- (36) A gate layer **117** may be disposed on the gate oxide layer **112***c*. The gate layer **117** may be formed of poly silicon. The gate layer **117** may be connected to a gate electrode **117***a* (refer to FIG. **1**) through another portion.
- (37) The source electrode **119** may be disposed on the gate layer **117**. An interlayer dielectric **118** may be disposed between the gate layer **117** and the source electrode **119**.
- (38) Second contact layer **112***b* for aiding contact between the source electrode **119**, and the P+ region **116***b* and the N+ region **116***c* may be disposed at both sides of the gate oxide layer **112***c*. The second contact layer **112***b* may be formed of Ni silicide.
- (39) The current diffusion layer **115** may be disposed between the drift layer **114** and the gate oxide layer **112***c* when viewed in a vertical direction. In detail, the current diffusion layer **115** may be disposed in contact with the gate oxide layer **112***c*.
- (40) As such, from an inverted perspective of the unit element **110**, the current diffusion layer **115** may be formed to a depth (thickness) for covering the P-type well layers **116***a*.
- (41) According to an embodiment of the present disclosure, the gate layer **117** may be disposed on the gate oxide layer **112***c*, and at least a portion of the gate layer **117** may overlap the damage prevention layer **116***d* in a vertical direction. Here, the vertical direction may refer to a direction in which the drain electrode **111** and the source electrode **119** are connected to each other. For example, the vertical direction may be a direction perpendicular to a main plan of the drain electrode **111**.
- (42) The damage prevention layers **116***d* may be disposed below both ends of the gate layer **117**, and here, the gate oxide layer **112***c* may be disposed between the damage prevention layers **116***d* and the gate layer **117**.
- (43) As such, it may be possible to reduce damage caused by an ion implantation process by forming the damage prevention layer **116***d* having an N+ region of a relatively low concentration under both ends of the gate layer **117**. With such a structure, a junction leakage current between the N+ region **116***c* and the P-type well layer (P-well) **116***a* may be reduced, and a device yield may be improved.
- (44) As such, the damage prevention layer **116***d* may be provided as a portion of an N+ semiconductor, which is partially ion-implanted with a low concentration only on a lower side of the gate layer **117**. In such an ion implantation with a low concentration, permanent damage of a SiC semiconductor may be suppressed.
- (45) The damage prevention layer **116***d* may suppress permanent damage of a semiconductor material of a device and may reduce leakage current. A yield of a finally manufactured device may also be increased.
- (46) The damage prevention layer **116***d* may be formed via N+ ion implantation with a low concentration, and thus may have higher resistance than an N+ ion implantation region with a high concentration. Accordingly, in order to minimize a high resistance region, the N+ region with a low concentration may be limited only to a lower side of the gate layer **117**.
- (47) FIG. **4** is an enlarged cross-sectional view of a portion of a metal-oxide semiconductor field effect transistor device according to an embodiment of the present disclosure. FIG. **4** corresponds to a portion A of FIG. **2**.
- (48) FIG. **4** may correspond to a boundary portion of a unit element. The source electrode **119** may be recessed toward a lower side of a unit element while covering the interlayer dielectric **118** at a boundary portion of the unit element.
- (49) In this case, as described above, the second contact layer **112***b* for contact between the source

- electrode **119** and the P+ region **116***b* may be disposed between the source electrode **119** and the P+ region **116***b*. The second contact layer **112***b* may be formed of Ni silicide.
- (50) The second contact layer 112b may also be in contact with a portion of the N+ region 116c. The gate oxide layers 112c may be disposed at right and left sides of the second contact layer 112b.
- (51) As described above, the P+ region **116***b* may be disposed at one side of the N+ region **116***c*, and the damage prevention layer **116***d* with a lower doping concentration than that of the N+ region **116***c* may be disposed at an opposite side of the N+ region **116***c*.
- (52) In this case, the damage prevention layer **116***d* may be disposed in contact with one side of the N+ region **116***c*.
- (53) The gate oxide layer **112***c* may be disposed in contact with at least one a portion of the N+ region **116***c* and the damage prevention layer **116***d*.
- (54) The damage prevention layer **116***d* may be horizontally disposed between the portion of the gate oxide layer **112***c*, which the well layer **116***a* contacts, and the N+ region **116***c*.
- (55) The damage prevention layer **116***d* may be disposed between the well layer **116***a* and the gate oxide layer **112***c* in a vertical direction.
- (56) According to an embodiment of the present disclosure, the gate layer **117** may be disposed on the gate oxide layer **112***c*, and at least a portion of the gate layer **117** may overlap the damage prevention layer **116***d* in a vertical direction. Here, the vertical direction may refer to a direction in which the drain electrode **111** and the source electrode **119** are connected.
- (57) As such, it may be possible to reduce damage caused by an ion implantation process by forming the damage prevention layer **116***d* having an N+ region of a relatively low concentration under both ends of the gate layer **117**. With such a structure, a junction leakage current between the N+ region **116***c* and the P-type well layer (P-well) **116***a* may be reduced, and a device yield may be improved.
- (58) FIG. **5** is an enlarged cross-sectional view of a portion of a metal-oxide semiconductor field effect transistor device according to an embodiment of the present disclosure. FIG. **5** corresponds to a portion B of FIG. **4**.
- (59) Referring to FIG. **5**, the damage prevention layer **116***d* may be horizontally disposed in contact between the portion of the gate oxide layer **112***c*, which the well layer **116***a* contacts, and the N+ region **116***c*.
- (60) The damage prevention layer  $\mathbf{116}d$  may be disposed between the well layer  $\mathbf{116}a$  and the gate oxide layer  $\mathbf{112}c$  in a vertical direction.
- (61) According to an embodiment of the present disclosure, the gate layer **117** may be disposed on the gate oxide layer **112***c*, and at least a portion of the gate layer **117** may overlap the damage prevention layer **116***d* in a vertical direction. Here, the vertical direction may refer to a direction in which the drain electrode **111** and the source electrode **119** are connected.
- (62) In this case, a boundary line between the N+ region **116***c* and the damage prevention layer **116***d* may coincide with an end of the gate layer **117** in a vertical direction. That is, the boundary line between the N+ region **116***c* and the damage prevention layer **116***d* may substantially coincide with a boundary line between the end of the gate layer **117** and the interlayer dielectric **118** in a vertical direction. Here, substantially coincident may mean that elements match within an alignment error range of semiconductor manufacturing equipment.
- (63) As such, according to the present disclosure, semiconductor lattice damage may be minimized by reducing a concentration of ion implantation of the N+ region **116***c* below the gate layer **117** to form the damage prevention layer **116***d*.
- (64) Therethrough, junction leakage current between the N+ region **116***c* and the well layer **116***a* may be reduced.
- (65) As described above, the damage prevention layer **116***d* ion-implanted with a low concentration, that is, having a relatively low doping concentration may be partially disposed below the gate layer **117**, and thus damage may be suppressed in a region having a low doping

- concentration (N+ ion implantation of a low concentration).
- (66) That is, permanent damage may occur in a portion D positioned below the N+ region **116***c* of FIG. **5**, but this damage may be limited to a lower side of the N+ region **116***c*. That is, permanent damage may not occur below the damage prevention layer **116***d*.
- (67) However, the N+ ion implantation region with a low concentration may have higher resistance than an N+ ion implantation with a high concentration, but in order to minimize high resistance, the width of the N+ ion implantation with a low concentration N+ ion implantation region, that is, the damage prevention layer **116***d* may be limited to a portion that overlaps a lower side of the gate layer **117**.
- (68) A region of the part D may be substantially disposed away from a channel region (a region of the well layer **116***a*, positioned immediately below the gate oxide layer **112***c*). Accordingly, leakage current may be reduced.
- (69) FIG. **6** is an enlarged cross-sectional view of a portion of a metal-oxide semiconductor field effect transistor device according to a comparative example of the present disclosure.
- (70) FIG. **7** is a further enlarged cross-sectional view of a portion of a metal-oxide semiconductor field effect transistor device according to a comparative example of the present disclosure. FIG. **7** corresponds to a portion C of FIG. **6**.
- (71) Referring to FIGS. **6** and **7**, the N+ region **116***c* may be ion-implanted with a high concentration to a lower side of the gate layer **117**.
- (72) In general, in the ion implantation process, as a concentration of implanted ions is increased, lattice damage highly occurs.
- (73) Compared to a silicon (Si) semiconductor, which occupies most of the currently used semiconductor, a high concentration and high energy ion implantation condition may be required to manufacture a silicon carbide (SiC) power semiconductor.
- (74) However, in this process, implanted ions may be damaged while colliding with semiconductor lattices.
- (75) That is, permanent damage may occur in a portion E positioned below the N+ region **116***c* of FIG. **7**. The damaged portion E may be positioned along the lower side of the N+ region **116***c*. It may be seen that a region of the damaged portion E may be larger than the portion D of FIG. **5**.
- (76) In particular, when a concentration of ion implantation exceeds a predetermined level, an annealing process for recovery of such lattice damage may be performed, but at least a portion of such damage remains unrecoverable. That is, in the case of an ion implantation process with a high concentration above a predetermine level, such as general N+ ion implantation, it may be very difficult to recover the semiconductor lattice.
- (77) Such permanent damage may act as a factor in increasing leakage current. That is, the N+ ion implantation region, which is damaged by implantation of ions at a high concentration, acts as a cause of generating leakage current at PN junction and causes a decrease in yield. As a result, this phenomenon increases the manufacturing cost of the device.
- (78) FIG. **8** is a graph showing total leakage current of a metal-oxide semiconductor field effect transistor device according to an embodiment and a comparative example of the present disclosure. For example, FIG. **8** shows leakage current when 1200 Vds is applied.
- (79) As seen from FIG. **8**, leakage current of a MOSFET according to an embodiment of the present disclosure may be largely reduced.
- (80) FIG. **9** is a graph showing leakage current along with application of a voltage of a metal-oxide semiconductor field effect transistor device according to a comparative example. FIG. **10** is a graph showing leakage current along with application of a voltage of a metal-oxide semiconductor field effect transistor device according to an embodiment of the present disclosure.
- (81) For example, FIGS. **9** and **10** show a graph in which measurement results of 55 MOSFET devices are accumulated.
- (82) FIGS. 9 and 10 are graphs showing measurement obtained by applying a reverse current from

- 0 to 2000 V in a metal-oxide semiconductor field effect transistor device according to a comparative example and an embodiment of the present disclosure, respectively.
- (83) In FIG. **9**, lines positioned in a substantially vertical direction may mean that a device defect due to leakage current occurs at a corresponding voltage. In addition, wide distribution of horizontally positioned lines may mean that an average value of basic leakage current is large.
- (84) As seen from FIG. **10**, lines positioned in a vertical direction may be significantly reduced compared with FIG. **9**. In addition, narrow distribution of horizontally positioned lines may mean that an average value of basic leakage current is small.
- (85) As such, it may be seen that, in the metal-oxide semiconductor field effect transistor device according to an embodiment of the present disclosure, leakage current converges downward, thereby improving leakage current and a yield.
- (86) As such, according to an embodiment of the present disclosure, it may be possible to reduce damage of semiconductor lattice caused by an ion implantation process by forming the damage prevention layer **116***d* having an N+ region of a relatively low concentration under both ends of the gate layer **117**.
- (87) With such a structure, a junction leakage current between the N+ region **116***c* and the P-type well layer (P-well) **116***a* may be reduced, and a device yield may be improved.
- (88) That is, in the damage prevention layer **116***d* as an ion implantation region with a low concentration, permanent damage of a silicon carbide (SiC) semiconductor may be suppressed.
- (89) The damage prevention layer **116***d* may suppress permanent damage of a semiconductor material of a device and may reduce leakage current. A yield of a finally manufactured device may also be increased.
- (90) In this case, the damage prevention layer **116***d* may be formed via N+ ion implantation with a low concentration, and thus may have higher resistance than an N+ ion implantation region with a high concentration. Accordingly, in order to minimize a high resistance region, the N+ region with a low concentration may be limited only to a lower side of the gate layer **117**.
- (91) The above description is merely illustrative of the technical idea of the present disclosure, and various modifications and variations are possible without departing from the essential characteristics of the present disclosure by those of ordinary skill in the art to which the present disclosure pertains.
- (92) Accordingly, the embodiments disclosed in the present disclosure are not intended to limit the technical spirit of the present disclosure, but to explain, and the scope of the technical spirit of the present disclosure is not limited by these embodiments.
- (93) The scope of the present disclosure should be interpreted by the claims below, and all technical ideas within the scope equivalent thereto should be construed as being included in the scope of the present disclosure.

#### INDUSTRIAL AVAILABILITY

(94) The present disclosure may provide a metal-oxide semiconductor field effect transistor device formed of a silicon carbide material.

# **Claims**

1. A metal-oxide semiconductor field effect transistor device comprising: a drain electrode; a substrate disposed on the drain electrode; a drift layer of N-type disposed on the substrate; a current diffusion layer disposed on the drift layer; a well layer of P-type disposed on the current diffusion layer and spaced apart from each other to define a channel; an N+ region disposed on the well layer and corresponding to the channel; a damage prevention layer neighboring the N+ region and having a N-type doping concentration lower than the N+ region; a P+ region disposed at another side of the channel; a gate oxide layer disposed on the current diffusion layer; a gate layer disposed on the gate oxide layer and having at least a portion overlapping the damage prevention layer in a

vertical direction; and a source electrode disposed on the gate layer, wherein a boundary line between the N+ region and the damage prevention layer corresponds to an end of the gate layer in the vertical direction.

- 2. The metal-oxide semiconductor field effect transistor device of claim 1, wherein the current diffusion layer is disposed between spaced parts of the well layer of P-type.
- 3. The metal-oxide semiconductor field effect transistor device of claim 2, wherein the P+ region and the N+ region are disposed symmetrical to each other based on the current diffusion layer.
- 4. The metal-oxide semiconductor field effect transistor device of claim 2, wherein the damage prevention layer is disposed neighboring the current diffusion layer disposed between the spaced parts of the well layer of P-type.
- 5. The metal-oxide semiconductor field effect transistor device of claim 1, wherein the damage prevention layer is disposed symmetrical with the P+ region.
- 6. The metal-oxide semiconductor field effect transistor device of claim 1, wherein the damage prevention layer is adjacent to the channel.
- 7. The metal-oxide semiconductor field effect transistor device of claim 1, wherein the damage prevention layer is formed via ion implantation.
- 8. A metal-oxide semiconductor field effect transistor device comprising: a drain electrode; a substrate disposed on the drain electrode; a drift layer of N-type disposed on the substrate; a current diffusion layer disposed on the drift layer; a well layer of P-type disposed on the current diffusion layer and spaced apart from each other to define a channel; an N+ region disposed on the well layer and adjacent to the channel; a damage prevention layer disposed between the well layer and the N+ region and having a lower N-type doping concentration than the N+ region; a P+ region disposed at another side of the channel; a gate oxide layer disposed on the current diffusion layer; a gate layer disposed on the gate oxide layer; and a source element disposed on the gate layer, wherein a boundary line between the N+ region and the damage prevention layer corresponds to an end of the gate layer in a vertical direction.
- 9. The metal-oxide semiconductor field effect transistor device of claim 8, wherein at least a portion of the gate layer overlaps the damage prevention layer in the vertical direction.
- 10. The metal-oxide semiconductor field effect transistor device of claim 8, wherein the P+ region and the N+ region are disposed symmetrical to each other based on the current diffusion layer.
- 11. The metal-oxide semiconductor field effect transistor device of claim 8, wherein the damage prevention layer is disposed symmetrical with the P+ region.
- 12. The metal-oxide semiconductor field effect transistor device of claim 8, wherein the damage prevention layer is formed via ion implantation.