

## (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2025/0262448 A1

### Aug. 21, 2025 (43) Pub. Date:

## (54) MINIMALLY INVASIVE MINI-COIL MAGNETIC NEURAL STIMULATOR

(71) Applicant: William Marsh Rice University,

Houston, TX (US)

(72) Inventors: Taiyun Chi, Houston, TX (US); Chong

Xie, Houston, TX (US); Yingying Fan, Houston, TX (US); Yuxuan Liu,

Houston, TX (US)

Assignee: William Marsh Rice University,

Houston, TX (US)

Appl. No.: 19/049,958

(22) Filed: Feb. 10, 2025

## Related U.S. Application Data

(60) Provisional application No. 63/554,673, filed on Feb. 16, 2024.

### **Publication Classification**

(51) Int. Cl. A61N 2/02 (2006.01)A61N 2/00 (2006.01)

U.S. Cl. CPC ...... A61N 2/02 (2013.01); A61N 2/006 (2013.01)

#### (57)**ABSTRACT**

A mini-coil magnetic neural stimulator (MCMS) includes a coil that generates magnetic stimulation and a coil driver circuit that controls the magnetic stimulation. The coil driver circuit may include an H-bridge gate driver that includes a plurality of switches that are arranged in the shape of an "H;" a storage capacitor that stores energy that is used to power the coil during the magnetic stimulation. The coil driver circuit may further include a gate driver that controls switching of the plurality of switches. The coil driver circuit may further include a timing signal generation module that generates a first pulse generator a deadtime controller, a second pulse generator, and a zero-current switching controller.





NREC > 99% රි. Body-diode Conduction Loss (PBD)~0 Proposed Charge-Recovery H-Bridge Gate Driver with ZCS & Deadtime Controls SSZ Deadtime (DT) Minimized by DT Control 7 Pulse Width (TPW) Q<sub>2</sub> on ; Q<sub>1</sub> on Q<sub>4</sub> on 0~ 占 O ou ENOZ  $\stackrel{>}{\sim}$ >Syc Syr J DVDD □ DVss NO PSW 9 0 0 ENQ2 W/ZCS Gate Driver H-Bridge 8 ENQ1-047 \ Q <u>Ö</u> Switching Loss (P<sub>SW</sub>) Î Q \_ Q iming Signal Generation රි -\_\_\_\_\_\_ Pulse Gen W/o ZCS ZCS Ctrl L'OFF - VQ1 <u>\_\_\_\_</u> 122-

<u>с</u> <u>С</u>

 $\eta_{REC}$ Conventional TMS **Driver Topologies**  $=Wc(T_{PW})/W_C(0)$ Monophasic Sinusoidal D Qon Q off Q on Don D off  $T_{PW}$ No Charge Recovery → Low η<sub>REC</sub> Biphasic Sinusoidal D Q off Q on Q off D off D off D off Charge Recovery → η<sub>REC</sub> Nearly Triangular Q<sub>1</sub> off  $Q_1$  off  $Q_2$  off PW Charge Recovery → η<sub>REC</sub> > 90% Efficient at Depolarizing Neurons Two Caps→Need Charge Transfer

Increased Charge Recovery Efficiency nREC & Enhanced Simulation Efficacy

FIG. 1C

|                                                   |                                                                              | Minimized                                                                                                                           | Coll-Circuit                                                                                                                                                                                                                                                                  | <u>5</u>                                                        |
|---------------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|
| $\alpha$ Deadtime (Minimized by deadtime control) | $\alpha$ I <sub>L,OFF</sub> (Minimized by ZCS control)                       | $=I_{rms}^{2} \times RL \times D$                                                                                                   | $=I_{rms^2} \times \frac{R_{ON,\ UNIT}}{W_{SW}} \times D$                                                                                                                                                                                                                     | $=C_{SW,UNIT^2} \times W_{SW} \times DV_{DD^2} \times f_{STIM}$ |
| Body-Diode<br>Conduction Loss (P <sub>BD</sub> )  | Switching Loss (P <sub>SW</sub> )                                            | Coil Resistive Loss (P <sub>RL</sub> )                                                                                              | Switch Conduction Loss (P <sub>CON</sub> )                                                                                                                                                                                                                                    | Gate-Driver Loss (PGATE)                                        |
| STIM), Duty Cycle (D)                             |                                                                              | *                                                                                                                                   | $I_{X}I_{A}^{D}$ $I_{X}I_{A}^{D}$ $I_{X}I_{A}^{D}$                                                                                                                                                                                                                            |                                                                 |
|                                                   | STIM), Duty Cycle (D) Conduction Loss (P <sub>BD</sub> )   $\alpha$ Deadtime | $f_{\text{STIM}}$ Duty Cycle (D) Conduction Loss (P <sub>BD</sub> ) th = $T_{PW} \times f_{STIM}$ Switching Loss (P <sub>SW</sub> ) | Duty Cycle (D) Conduction Loss (P <sub>BD</sub> ) $\alpha$ Deadtime (Minimized by $= T_{PW} \times f_{STIM}$ Switching Loss (P <sub>SW</sub> ) $\alpha$ I <sub>L,OFF</sub> (Minimized by ZCS control) Coll Resistive Loss (P <sub>RL</sub> ) $= I_{rms} 2 \times RL \times D$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$          |



변 연 연



2 2 2

<u>...</u>









<u>때</u> 증



FIG. 5A



FIG. 5B





FIG. 5D



3 0 0

|                                           |                                     |                                                        | Magnetic Neural Stimulators       | Il Stimulators                    |                             |                                              |
|-------------------------------------------|-------------------------------------|--------------------------------------------------------|-----------------------------------|-----------------------------------|-----------------------------|----------------------------------------------|
| nera lara lara lara lara lara lara lara l |                                     | This Work                                              | [F.Khokhar,<br>Trans. Magn.,2021] | [6]                               | [3]                         | [2]                                          |
| ු යි                                      | Coil Location                       | Above Dura in Skull<br>Burr Hole (Human)               | Transcranial                      | Nioninvasiva                      | Intracortically Implanted   | Cell Cultured                                |
| nalarahasahasahasahasahasahasah           |                                     | Transcranial (Mouse)                                   | (Mouse)                           |                                   | (Mouse)                     |                                              |
|                                           | Dura Penetration                    | No                                                     | 2                                 | No                                | Yes                         | Yes                                          |
|                                           | FIIO.                               | 1cm Diameter                                           | 0.9cm Diameter                    | 2 Colls<br>5.3cm Diameter         | 0.1 x 1.8 mm <sup>2</sup>   | 0.25 x 0.1 mm <sup>2</sup>                   |
| Size                                      | Chip<br>& Board                     | 9mm <sup>2</sup> & 1.5cm <sup>2</sup>                  | N/A<br>& N/A                      | N/A<br>& 225cm <sup>2*</sup>      | N/A<br>8 N/A                | 2.33mm <sup>2</sup><br>& 25cm <sup>2</sup> * |
| i.i. i.i.i                                | Charge<br>Recovery<br>Efficiency    | 99.76%                                                 | No Charge<br>Recovery             | 60-65%                            | No Charge<br>Recovery       | No Charge<br>Recovery                        |
|                                           | Power<br>Dissipation                | < 12mW<br>(Tpw = 40 us<br>CLK <sub>STIM</sub> = 100Hz) | 27.5W<br>(at 100Hz)               | 178.3W<br>(at 100Hz)              | N/A /External<br>Amplifier) | 35mW*                                        |
|                                           | Pulse Width                         | 16.8-196µs                                             | Off-Chip Control                  | 10-25µs                           | Off-Chip Control            | Off-Chip Control                             |
|                                           | Demo                                | in Vivo                                                | In Vitro                          | In Vivo                           | ln Vivo                     | In Vitro                                     |
|                                           | Verified<br>Stimulation<br>Distance | Mouse Brain,<br>~2mm                                   | ~2mm                              | Human Peripheral<br>Nerve, ~1.5cm | Mouse Brain,<br>160μm       | ~20µm                                        |
| ٣                                         | Technology                          | [180nm HV BCD (24V)]                                   | Board-Level Design                | Board-Level Design                | N/A                         | 180nm CMOS (3.5V)                            |
| *Grai                                     | *Graphically Estimation             | ation                                                  |                                   | æ                                 |                             |                                              |

<u>영</u>











∞ <u>©</u>



FIG. 9A







## MINIMALLY INVASIVE MINI-COIL MAGNETIC NEURAL STIMULATOR

## CROSS-REFERENCE TO RELATED APPLICATIONS

[0001] This application claims priority to and the benefit of the filing date of U.S. Provisional Patent Application 63/554,673, filed on Feb. 16, 2024, which is hereby incorporated by reference herein in its entirety.

## BACKGROUND

[0002] Neurological disorders pose significant challenges, often requiring invasive treatments such as intracortical microstimulation (ICMS) or deep brain stimulation (DBS). Conventionally, stimulation is delivered by implanted electrodes, such as in ICMS, and DBS. However, long-term reliability associated with the electrode-tissue interface remains a fundamental challenge, due to foreign body responses that can lead to glial scar formation and encapsulation of electrodes. Magnetic stimulation has emerged as a promising alternative to overcome this challenge, as no direct contact is needed between the stimulation coil and tissues. Its efficacy has been clinically verified through FDA-approved transcranial magnetic stimulation (TMS) for treating neurological disorders. However, TMS devices are power-hungry and bulky, which not only restricts patient accessibility but also limits the spatial resolution of the stimulation.

## SUMMARY

[0003] This summary is provided to introduce a selection of concepts that are further described below in the detailed description. This summary is not intended to identify key or essential features of the claimed subject matter, nor is it intended to be used as an aid in limiting the scope of the claimed subject matter.

[0004] In general, in one aspect, one or more embodiments of the invention are directed to a mini-coil magnetic neural stimulator (MCMS) that includes a coil for magnetic stimulation and a coil driver circuit. The coil driver circuit may include an H-bridge power stage, in which the switches are arranged in the shape of an "H." The coil driver circuit may further include an off-chip storage capacitor. The coil driver circuit may further include an H-bridge gate driver with a gate driver that controls the switching of the transistors in the H-bridge power stage. The coil driver circuit may further include a timing signal generation module that includes a first pulse generator, a deadtime (DT) controller, a second pulse generator, a level shifter, and a zero-current switching (ZCS) controller.

[0005] In general, in one aspect, one or more embodiments of the invention are directed to a method of treating neurological disorders. The method includes implanting the MCMS. The MCMS may include a coil for magnetic stimulation and a coil driver circuit in a skull burr hole without penetrating a dura of a patient. No external leads are connected to the MCMS through the scalp.

[0006] Other aspects and advantages of one or more embodiments disclosed herein will be apparent from the following description and the appended claims.

### BRIEF DESCRIPTION OF DRAWINGS

[0007] FIGS. 1A-1C illustrate the proposed mini-coil magnetic stimulator (MCMS) sealed within a burr hole in accordance with various embodiments;

[0008] FIGS. 2A-2C show a coil-circuit co-optimization flow in accordance with various embodiments;

[0009] FIG. 3 is a schematic drawing in accordance with various embodiments;

[0010] FIGS. 4A-4B are schematic drawings in accordance with various embodiments;

[0011] FIGS. 5A-5D show measured waveforms in accordance with various embodiments;

[0012] FIGS. 6A-6B describe an experimental setup in accordance with various embodiments;

[0013] FIG. 7 shows the testing PCB and chip micrograph in accordance with various embodiments;

[0014] FIG. 8 illustrates an experiment setup in accordance with various embodiments;

[0015] FIGS. 9A-9D show a measurement result in accordance with various embodiments.

## DETAILED DESCRIPTION

[0016] Specific embodiments of the invention will now be described in detail with reference to the accompanying figures.

[0017] In the following detailed description of embodiments of the invention, numerous specific details are set forth in order to provide a more thorough understanding of the invention. However, it will be apparent to one of ordinary skill in the art that the invention may be practiced without these specific details. In other instances, well-known features have not been described in detail to avoid unnecessarily complicating the description.

[0018] The Magnetic Stimulator (MCMS), featuring a miniaturized coil and a compact, programmable, and energy-efficient driver chip is a minimally invasive, energy-efficient solution for magnetic brain stimulation. The MCMS is implanted in a skull burr hole and reduces risks associated with traditional methods. Its small coil diameter and custom-designed CMOS driver chip allow precise, low-power neural stimulation. With successful demonstrations in mice, ongoing research aims to optimize stimulation parameters, making MCMS a promising advancement for non-invasive neuromodulation in clinical and research applications. Embodiments of the MCMS device include the following highlights.

[0019] In one or more embodiments, the MCMS device is a magnetic neural stimulator sitting in the skull burr hole, targeting human cortex stimulation without penetrating the dura. It imposes considerably lower risk and invasiveness than implanting intra-cortical electrodes or micro-coils into the brain tissue. The MCMS may include a coil for magnetic stimulation and a coil driver circuit in a skull burr hole without penetrating a dura of a patient. No external leads are connected to the MCMS through the scalp.

[0020] In one or more embodiments, an optimization flow is used to determine the optimal coil geometry while ensuring effective neural stimulation with the lowest power consumption under the device size constraints (i.e., fit within a skull burr hole).

[0021] In one or more embodiments, a custom-designed driver chip in CMOS is used for high energy efficiency. The chip uses an H-bridge driver topology that outputs a sub-

stantially triangular stimulation waveform with programmable amplitude, pulse duration, and duty cycle. Along with high-efficiency circuit design techniques such as ZCS control and deadtime control, MCMS achieves the highest charge recovery efficiency (99.76%) and the lowest DC power consumption (≤12 mW) among reported magnetic neural stimulators.

[0022] In one or more embodiments, a coil driver circuit is an electronic circuit that controls the direction and magnitude of current flow across a load, typically a motor or in this case, a coil in the MCMS. The coil driver circuit includes an H-bridge configuration that includes four switches arranged in the shape of the letter "H." These switches can be transistors (e.g., MOSFETs or IGBTs) or other semiconductor devices. The H-bridge allows for bidirectional current flow, enabling the coil to generate magnetic fields with alternating polarity. This capability is essential for neural stimulation applications where precise control of the stimulation waveform is required.

[0023] In the context of the MCMS, the coil driver circuit is utilized to control the current flowing through the miniaturized coil. The programmable nature of the coil driver circuit in the MCMS enables the generation of a substantially triangular stimulation waveform with customizable parameters. This waveform is then applied to the coil, allowing for targeted and efficient neural stimulation in a controlled manner.

[0024] The MCMS's stimulation capability is validated in vivo by stimulating the mouse brain transcranially and analyzing the brain activity using wide-field Ca<sup>2+</sup> fluorescence imaging.

[0025] MCMS can be potentially scaled into an array of stimulators, where each individual coil can be digitally programmed. This allows superior resolution of the stimulation and can cover a network of neurons for multi-site stimulation.

[0026] In general, an aspect of embodiments of the invention is directed to a device that is a minimally invasive MCMS. The MCMS device features a design that is 0.5 cm to 1.5 cm in diameter, 0.5 cm in height, requires less than 12 mW of power. The MCMS device is implanted in a patient's skull burr. This device MCMS provides an optimized and more economical option to Transcranial magnetic stimulation (TMS), which is used to stimulate nerve cells in the brain. Potential applications include treating depression, anxiety, obsessive-compulsive disorder (OCD), or motor dysfunction.

[0027] The miniaturized design of MCMS makes it capable of implantation through the skull and, together with the novel, energy-efficient design of the chip, for portable or even wireless powering. It can cover almost all existing application scenes of traditional transcranial magnetic stimulation (TMS) while doing things in a more convenient and accurate way.

[0028] The MCMS system can be applied to substantially all clinical scenarios where traditional Transcranial Magnetic Stimulation (TMS) is utilized, offering even greater convenience and stimulation accuracy. TMS, which has received FDA approval, has demonstrated efficacy in treating a spectrum of neural disorders, including migraine, stroke rehabilitation, neuropathic pain, depression, bipolar disorder, and more. With its ability to be implanted and superior focality all coming from being miniaturized, the MCMS system will significantly advance current under-

standing of the fundamental mechanisms underlying neural disorders and facilitate tailored therapeutic interventions.

[0029] The MCMS system introduces novel implantable neuromodulation methods that enhance resolution and energy efficiency in animal laboratory research. Its compact size, energy-saving features, and user-friendly interface make it particularly well-suited for researchers in academic institutions and companies. This system empowers researchers to deliver highly selective and customizable stimulation to different brain regions while minimizing potential damage to brain tissue in animals.

[0030] In one or more embodiments, the MCMS may be minimally invasive, consisting of a cm-scale coil and a programmable driver chip. In one or more embodiments, the MCMS may be viewed as a "miniaturized transcranial magnetic stimulation (TMS) device" but implanted in a skull burr hole. Compared with traditional TMS, however, the coil diameter is reduced from 10-20 cm in diameter to ~1 cm, and the power consumption is reduced from ~100 W to ~10 mW. Compared with commonly used electrical stimulators such as intra-cortical stimulators, MCMS does not require penetration of the dura, resulting in significantly lower risks and invasiveness.

[0031] In one or more embodiments, the above features are mainly enabled by (1) a new concept of integrating a magnetic stimulator in a skull burr hole, (2) an optimization flow to determine the optimal coil geometry while ensuring effective neural stimulations under size constraints, and (3) a custom-designed CMOS driver chip allowing for extremely high energy efficiency, as explained below. The stimulation efficacy is validated through transcranial stimulation using mice.

[0032] FIGS. 1A-1C illustrate the proposed mini-coil magnetic stimulator (MCMS) sealed within a burr hole for cortex stimulation. The MCMS uses substantially triangular waveforms and integrates an H-bridge gate driver with ZCS and deadtime controls to maximize energy efficiency.

[0033] Specifically, FIG. 1A compares three neural stimulation methods: Transcranial Magnetic Stimulation (TMS), Electrode-Based Stimulation, and the proposed MCMS.

[0034] TMS is non-invasive but requires bulky coils (10-20 cm) and high operating currents, limiting portability and spatial resolution. Electrode-based stimulation provides precision but risks glial scar formation and electrode encapsulation due to direct tissue contact.

[0035] The MCMS 101 overcomes these challenges with a compact design implanted in a small skull burr hole 102 (1.4 cm diameter) above the dura 104, thereby avoiding tissue contact. The MCMS's 1 cm coil 103 and integrated driver are energy-efficient and less invasive, which offers safer and more localized neural stimulation compared to traditional methods. In one or more embodiments, the coil 103 in the MCMS 101 may have a diameter of 1 cm or less, and in some cases, up to 1.4 cm.

[0036] Embodiments of the MCMS 101 may be hermetically sealed within a skull burr hole 102 for human brain cortex stimulation. This allows for point-of-care stimulation with greatly improved spatial resolution and >10,000×DC power reduction compared to TMS. Moreover, MCMS 101 sits in the skull and does not penetrate through the dura 104, which imposes considerably lower risk and invasiveness than implanting intracortical electrodes or micro-coils into the brain tissue.

[0037] FIG. 1B illustrates the operation of a charge-recovery coil driver circuit 111 with integrated zero-current switching (ZCS) and deadtime (DT) control mechanisms, designed to maximize efficiency in the MCMS 101.

[0038] At the top, the coil driver circuit 111 circuit is shown, which includes the H-bridge power stage 121 that includes four switches ( $Q_1$ - $Q_4$ ) arranged in an "H" configuration. The circuit includes a storage capacitor ( $C_{STG}$ ) that powers the coil (L) during magnetic stimulation. The timing signal generation module 122 controls the operation of the H-bridge using a pulse generator, deadtime (DT) controller, and a ZCS controller. The pulse width ( $T_{PW}$ ) is programmable, and the transitions between switching phases (e.g.,  $Q_2/Q_3$  turning off and  $Q_1/Q_4$  turning on) are synchronized to ensure efficient charge recovery, which achieves >99% charge recovery efficiency ( $\eta_{REC}$ ).

[0039] More specifically, in one or more embodiments, the coil driver circuit 111 may further include a first pulse generator configured to convert a ramp signal into a first short pulse, a deadtime (DT) controller that generates a first timing control signal and determines the rising edge of a second timing control signal based on the first short pulse, a second pulse generator that outputs a second short pulse in response to the rising edge of the second timing control signal, and a zero-current switching (ZCS) controller that produces the falling edge of the second timing control signal based on the first timing control signal and the second short pulse. The first and second timing control signals collectively control the activation and deactivation of the plurality of switches in the H-bridge power stage 121 of the coil driver circuit 111.

**[0040]** The impact of ZCS is also illustrated in FIG. 1B. Without ZCS, switching losses  $(P_{SW})$  may occur when switches turn off with non-zero current  $(I_{Q1} \text{ or } I_{L\_OFF})$ . By enabling ZCS, the switches turn off exactly at zero current, thereby eliminating  $P_{SW}$  and improving power efficiency.

**[0041]** FIG. 1B further focuses on DT control, which avoids the overlap of switch transitions to prevent shoot-through currents and minimizes the dead time between transitions to reduce body-diode conduction loss ( $P_{BD}$ ). DT is precisely controlled using a delay-locked loop (DLL) to achieve near-zero DT. As shown in FIG. 1B, the body-diode conduction current (through  $Q_2$  and  $Q_4$ ) is minimized.

[0042] More specifically, as shown in FIG. 1B, the coil driver circuit 111 includes an H-bridge power stage 121, where the switches are arranged in an "H" configuration to control the direction of current through the coil. The coil driver circuit 111 also incorporates an off-chip storage capacitor to support power stability. The H-bridge gate driver 123 includes a gate driver (GD) and a low-side driver (LS) that manage the switching of the transistors. Additionally, the coil driver circuit 111 may include a timing signal generation module 122 that provides control signals, including a pulse generator, a deadtime controller, and a zero-current switching controller.

[0043] FIG. 1C illustrates and compares three types of driver topologies used in transcranial magnetic stimulation (TMS). Specifically, FIG. 1C focuses on the  $\eta_{REC}$  and waveform characteristics. Among these three, the substantially triangular waveform has the highest charge recovery efficiency ( $\eta_{REC}$ ) and requires the lowest energy for depolarizing neurons.

[0044] As shown in FIG. 1C, the monophasic sinusoidal driver employs a simple design with a single capacitor (C),

diode, and resistor to generate a unidirectional sinusoidal current ( $I_L$ ). However, this topology lacks any charge recovery mechanism, resulting in low efficiency ( $\eta_{REC}$ <50%) and significant energy loss. This design is less effective for prolonged use and less efficient in delivering stimulation to neural tissue.

[0045] The biphasic sinusoidal driver improves upon the monophasic design by incorporating a second capacitor  $(C_2)$ , enabling partial charge recovery. This design produces a bidirectional sinusoidal current, which enhances neural stimulation efficacy compared to the monophasic waveform. However, its charge recovery efficiency remains limited to  $\eta_{REC}$ <70%, making it moderately efficient for energy usage.

[0046] The substantially triangular driver is based on the charge transfer between the two storage capacitors ( $C_1$ ,  $C_2$ ) with switches ( $Q_1$ ,  $Q_2$ ) to generate a substantially triangular waveform. This design achieves significantly higher efficiency ( $\eta_{REC}$ >90%) due to improved charge recovery mechanisms. The triangular waveform is more effective at depolarizing neurons, making it optimal for neural stimulation. However, it requires more complex charge transfer between two large capacitors, increasing design complexity and size.

[0047] Overall, the progression from monophasic to triangular waveforms demonstrates increasing energy efficiency and improved neural stimulation performance, with the substantially triangular waveform offering the best balance of efficacy and efficiency.

[0048] FIGS. 2A-2C show a coil-circuit co-optimization flow that determines the optimal coil geometry and transistor size of the coil driver circuit 111 to minimize losses and maximize energy efficiency.

**[0049]** Specifically, FIG. **2**A describes a pulse train stimulation pattern and key power loss sources, along with strategies to minimize them. The duty cycle (D) is determined by the pulse width  $(T_{PW})$  and frequency  $(f_{STIM})$ , while the coil current  $(I_{L(t)})$  rises linearly based on coil voltage  $(V_L)$  and inductance (L).

[0050] Key loss sources include body-diode conduction loss ( $P_{BD}$ ), minimized by deadtime control, and switching loss ( $P_{SW}$ ), reduced through zero-current switching (ZCS). Coil resistive loss ( $P_{RL}$ ) and switch conduction loss ( $P_{CON}$ ) are addressed via coil-circuit co-optimization and transistor sizing, respectively. Gate-driver loss ( $P_{GATE}$ ) is mitigated by optimizing gate driver design. To optimize neural stimulation, the stimulation threshold (ET  $_{TH}$ ) is defined as the product of the electric field (E) and pulse width ( $T_{FW}$ ), based on the integrate-and-fire model. A COMSOL parametric sweep varies coil geometry to minimize resistive power loss ( $P_{RL}$ ) under size and ET  $_{TH}$  constraints. The H-bridge transistor width ( $W_{SW}$ ) is then optimized to minimize  $P_{CON}$ +  $P_{GATE}$  while supporting the required coil current.

[0051] FIG. 2B details the coil-circuit co-optimization process for the Mini-Coil Magnetic Stimulator (MCMS), using the COMSOL simulation to optimize coil geometry based on performance metrics.

**[0052]** According to one or more embodiments, the COMSOL model represents a multi-layer solenoid coil **103** with a fixed diameter of 1 cm. Parameters such as wire diameter (d), number of turns (N), and layers ( $\mathscr{L}$ ) are adjusted to achieve the desired inductance (L), resistance (R<sub>L</sub>), and electric field (E). The wire thickness is defined by the American Wire Gauge (AWG), with smaller AWG

indicating thicker wire. In one or more embodiments, the coil 103 can be designed in shapes other than solenoid, such as a tapered-tip shape.

[0053] The flowchart outlines the process, starting with sweeping parameters wire diameter (d), number of turns (N), and layers ( $\mathcal{L}$ ) in a COMSOL simulation. These parameters are optimized to obtain the coil's inductance (L), resistance (R<sub>L</sub>), and electric field (E). The results are then used to plot resistive power loss (P<sub>RL</sub>) while ensuring the design adheres to size (H $\leq$ 0.5 cm) and stimulation threshold constraints (E<sub>TH</sub> $\geq$ 4×10<sup>-4</sup> V·s/m). In other words, parameters of the coil 103 including number of layers, inductance, resistance, and electric field may be determined based on a coil-circuit co-optimization flow. This optimization flow identifies coil parameters that minimize power loss while maintaining effective neural stimulation, thereby ensuring efficient and compact design.

[0054] According to one or more embodiments, FIG. 2B further shows an example E-field distribution (2 mm below the coil) of how the electric field strength varies with geometry. This is critical for meeting the stimulation threshold ( $E_{TH}$ ) while maintaining compact dimensions.

[0055] FIG. 2C show plots illustrate the optimization process. In the left plot ( $\mathscr{L}=1$ ), increasing wire thickness (d) reduces coil resistance ( $R_L$ ), minimizing coil resistive loss ( $P_{RL}$ ). In the right plot ( $\mathscr{L}=4$ ),  $P_{RL}$  decreases initially with increasing turns (N) but then rises due to a reduced electric field (E). The optimal geometry balances  $P_{RL}$  while satisfying constraints.

[0056] FIG. 3 is a schematic drawing of half circuit of the H-bridge gate driver 123 and its gate driver, generation of H-bridge timing controls (EN $_1$  and EN $_2$ ), and the detailed operation of the closed-loop deadtime control to minimize  $P_{_{\mathcal{RD}}}$ .

[0057] In one or more embodiments, the GD may employ skewed delays to prevent shoot-through in the last stage. The GD input may be connected to the H-bridge timing controls (EN<sub>1</sub> or EN<sub>2</sub>) through a level shifter (LS). LS is implemented using a current-mode trigger-based topology to achieve a low propagation delay. In one or more embodiments, a bootstrap circuit, including a capacitor  $C_{BS}$  and a diode  $D_{BS}$ , may be used to provide the supply for the high-side LS and GD. In one or more embodiments, the bootstrap circuit provides voltage up to 24V. In one or more embodiments, the voltage can exceed 24V depending on the transistors used. By utilizing a different type of transistor, the voltage can even reach up to 70V.

[0058] FIG. 3 further illustrates the generation of EN<sub>1</sub> and EN<sub>2</sub>, including two pulse generators, a DT controller, and a ZCS controller 301 in the timing signal generation module 122. Each pulse generator includes a charge-pump-based ramp generator and a comparator, offering a wide tuning range for the pulse width  $(T_{PW})$  for various stimulation targets. In the first pulse generator, its ramp signal  $V_{\it RAMP}$  is derived from an external clock CLK<sub>STIM</sub>, which defines the pulse repetition frequency. The pulse generator converts a ramp signal into a short pulse.  $V_{RAMP}$  is converted to a short pulse PW<sub>1</sub> by comparing it with the comparator's reference voltage  $(\hat{V}_{REF1})$ .  $\hat{PW}_1$  is then routed to the DT controller, which outputs EN<sub>1</sub> and the rising edge of EN<sub>2</sub>. The falling edge of EN2 is generated by the second pulse generator followed by the ZCS controller 301. More specifically, in one or more embodiments, the DT controller may monitor turn-on and turn-off events in the H-bridge gate driver 123 and adjusts a control voltage in a voltage-controlled delay line (VCDL) to maintain a substantially zero actual dead-time.

[0059] In one or more embodiments, at least one of the two pulse generator may include a charge-pump-based ramp generator that generates a programmable ramp signal that defines a pulse width and duration; compares a ramp signal against a threshold; and adjusts an activation timing of the H-bridges switches.

[0060] In addition, according to one or more embodiments, the time interval between the falling edge of  $\mathrm{EN}_1$  and the rising edge of  $\mathrm{EN}_2$  (i.e.,  $\mathrm{DT}_{EN}$ ) does not reflect the actual DT, due to the switching time of  $\mathrm{Q}_1\text{-}\mathrm{Q}_4$  and the delay introduced by the LS and GD. To accurately measure the DT, two indicators are introduced:  $\mathrm{OFF}_{Q23}$  and  $\mathrm{ON}_{Q14}$ . Specifically,  $\mathrm{OFF}_{Q23}$  is triggered when the source terminal of  $\mathrm{Q}_2$  (i.e.,  $\mathrm{V}_{MID}$ ) drops from  $\mathrm{HV}_{DD}$  to a predefined threshold voltage (1V by default), indicating the actual turning off of switch  $\mathrm{Q}_2/\mathrm{Q}_3$ ;  $\mathrm{ON}_{Q14}$  is triggered when  $\mathrm{Q}_4$ 's gate voltage (EN  $\mathrm{Q}_4$ ) rises above  $\mathrm{V}_{TH}$ , indicating the actual turning on of switch  $\mathrm{Q}_1/\mathrm{Q}_4$ .  $\mathrm{OFF}_{Q23}$  and  $\mathrm{ON}_{Q14}$  are synchronized using a delay-locked loop (DLL), achieving substantially 0 actual DT in a closed-loop fashion. The voltage-controlled delay line (VCDL) then defines the non-overlapping time between  $\mathrm{EN}_1$  and  $\mathrm{EN}_2$  (i.e.,  $\mathrm{DT}_{EN}$ ).

[0061] FIGS. 4A and 4B are schematic drawings of a timing diagram of the ZCS controller 301. The ZCS detection accuracy is greatly improved by including a set of isolation switches and dummy switches 401-404.

[0062] In one or more embodiments, the ZCS controller 301 may include a control circuit that detects zero-current points in a switching cycle and triggers the plurality of switches to turn off at these points. In one or more embodiments, the ZCS controller 301 may further include an auto-zeroing comparator that enables ZCS detection under process, voltage, and temperature variations. The ZCS controller 301 may further include one or more isolation switches and one or more dummy switches.

**[0063]** As shown in FIG. **4**A, in one or more embodiments, for the ZCS detector **302**, when  $I_L(t)$  drops to 0, FLAG<sub>ZCS</sub> turns high, which resets the filip-flop and generates the falling edge of  $EN_2$ . This falling edge subsequently turns off  $Q_1$  and  $Q_4$ .

[0064] FIG. 4B further explains the design and operation of the ZCS detector 302 used in the coil driver circuit 111. The voltage across  $Q_4$  (i.e.,  $V_{MID}$ ) serves as the ZCS detector input, which transitions from negative to positive when  $I_L(t)$  becomes 0.

[0065] The ZCS detector 302 operates in two phases. In the auto-zeroing phase  $(\Phi_1)$ , capacitors  $C_{S1}$  and  $C_{S2}$  store the gate-source voltage  $(V_{GS,MI})$  of transistor M1, along with any offset voltage  $(V_{OS})$ . During the sampling phase  $(\Phi_2)$ , the zero-crossing signal  $(ZCS_{I\!\!N})$  is sampled and stored in  $C_{S1}$ , allowing the circuit to determine if the coil current has reached zero. A comparator processes this signal and triggers the  $FLAG_{ZCS}$  output, which controls switch timing.

**[0066]** According to one or more embodiments, isolation switches prevent unwanted interactions between  $S_{W\!I\!N}$  and  $C_{S1}$ , which avoids false signals during the sampling phase. Dummy switches **401-404** reduce charge injection and clock feedthrough effects, ensuring more precise signal sampling and minimal timing deviation.

[0067] In one or more embodiments, dummy switches 401-404 around  $C_{S1}$  and  $C_{S2}$  may be incorporated to shield

them from undesired charge injection when the sampling switches are turned off. The improved design significantly enhances performance. A conventional ZCS detector without isolation and dummy switches 401-404 shows a deviation of 169 ns from the ideal zero-crossing point. In contrast, the enhanced design reduces this deviation to just 40 ns, closely aligning with the ideal timing. In one or more embodiments, the ZCS controller 301 may include at least four dummy switches to improve sensing accuracy of zero-crossing events.

[0068] FIGS. 5A-5D show measured waveforms of MCMS 101, its ZCS controller, and its deadtime controller. A consistent charge recovery efficiency ( $\eta_{REC}$ ) of >99% is achieved across a wide range of  $C_{STG}$ 's initial voltage (5-24V). In one or more embodiments, a substantially triangular waveform is achieved for I<sub>L</sub>(t) with programmable pulse widths for EN<sub>1</sub> and EN<sub>2</sub>. For the ZCS control,  $FLAG_{ZCS}$  is triggered when  $I_L(t)$  drops to 0, demonstrating the desired operation of the ZCS detector 302. Additionally, when enabling the ZCS control,  $I_L(t)$  remains 0, thus avoiding  $P_{SW}$ . For the DT control, the open-loop behavior may be measured by monitoring  $\mathrm{DT}_{EN}\mathrm{VS}.\,\mathrm{VCD\bar{L}}$  's control voltage  $(V_{CTRL})$ , which closely aligns with the simulation. Then, the settling behavior is measured with close loop. VCTRL takes ~8 cycles to reach the steady state with  $DT_{EN}=5.5$  ns. Finally, the  $\eta_{REC}$  is measured with a 162  $\mu$ F  $C_{STG}$ . The voltage stored in  $C_{STG}$  after 100 stimulation pulses remains >84.6% of its initial voltage.

[0069] Specifically, FIG. 5A illustrates the general timing waveforms for the MCMS 101 operating at a clock frequency (CLK<sub>STIM</sub>) of 100 Hz. The pulse width ( $T_{PW}$ ) is set to 35  $\mu$ s but is adjustable within a tunable range of 20 to 200  $\mu$ s. Key control signals, EN1 and EN2, manage the activation of the H-bridge switches, and enable precise timing of the coil operation. During the stimulation phase, the coil current ( $I_L$ ) ramps up to 2.4 A, while the coil voltage (V) starts at 24 V and decreases as energy is transferred to the coil 103.

[0070] FIG. 5B compares the waveforms of the Zero-Current Switching (ZCS) control in two scenarios: ZCS disabled and ZCS enabled. When ZCS is disabled, the falling edge of  $\mathrm{EN}_2$  is set manually, leading to switching loss ( $\mathrm{P}_{SW}$ ) as the coil current ( $\mathrm{I}_L$ ) does not reach zero before switching. In contrast, with ZCS enabled, the falling edge of  $\mathrm{EN}_2$  is automatically controlled by the FLAG $_{ZCS}$  signal, ensuring that switching occurs precisely when  $\mathrm{I}_L$  reaches zero. This eliminates switching loss of the circuit.

[0071] FIG. 5C illustrates the waveforms of DT control in both open-loop and closed-loop configurations. In the open-loop mode, the deadtime (DT $_{EN}$ ) between the signals EN $_1$  and EN $_2$  is shown as a function of the control voltage (V $_{CTRL}$ ), with simulated and measured results closely matching. In the closed-loop mode, DT $_{EN}$ is dynamically adjusted, starting at 22.4 ns for V $_{CTRL}$ =1.9V and decreasing to 10.9 ns and eventually to 5.5 ns as V $_{CTRL}$  stabilizes at 2.6 V. This closed-loop operation minimizes the deadtime, ensuring efficient transitions between switching events while preventing overlap, thereby reducing power losses and improving system performance.

[0072] FIG. 5D The image illustrates the charge recovery efficiency ( $\eta_{REC}$ ) of the system over 100 pulses with a storage capacitor ( $C_{STG}$ =162  $\mu F$ ) and a pulse width ( $T_{PW}$ =40  $\mu s$ ). Starting with an initial voltage ( $V_C$ ) of 24.05 V, the capacitor's voltage gradually decreases after each pulse but

maintains high charge recovery efficiencies at each step. The efficiency remains consistently above 99%, with the final voltage at 20.34 V after 100 pulses. The formula for  $\eta_{REC}$  compares the energy retained (½·C<sub>STG</sub>·V²) at the end of each pulse to the energy at the beginning.

[0073] FIG. 6A-6B describe an experimental setup of in vivo stimulation, measured fluorescence increase in response to MCMS 101 (with a p-value of  $\sim 10^{-8}$  under T-test), and a comparison with other magnetic neural stimulators.

[0074] The MCMS device's stimulation capability is validated in vivo. As shown in FIG. 6A, in the experiment, the mouse brain was stimulated transcranially and the brain activity was recorded using wide-field Ca<sup>2+</sup> fluorescence imaging. To minimize the impact of spontaneous neural activity, the fluorescence intensity is averaged across 60 trials. Each trial includes 4 s of pre-stimulation, 1 s of stimulation, and 5 s of post-stimulation. When the MCMS 101 is activated, a significant fluorescence increase is observed in the somatosensory cortex, demonstrating effective neural stimulation.

[0075] Compared with prior reported magnetic neural stimulators, as shown in FIG. 6B, the MCMS 101 achieves the highest  $\eta_{REC}$  and the lowest DC power, thanks to the power loss reduction enabled by the charge-recovery coil driver circuit 111, its ZCS and DT controls, and the proposed coil-circuit co-optimization flow. Additionally, the MCMS 101 stays above the dura 104, making it less invasive and posing a lower risk than intracortical electrodes and microcoils that require penetration of the dura 104. In summary, this work demonstrates the great potential of the proposed MCMS 101 as an attractive alternative to existing intracortical implants.

[0076] FIG. 7 is a die micrograph and a picture of the testing PCB. In one or more embodiments, the die micrograph of the coil driver circuit 111 integrated circuit may be 3 mm $\times$ 3 mm in size. As described above and shown in FIG. 7, the H-bridge power stage 121 includes four switches  $(Q_1-Q_4)$  to control the current flow in the coil. In one or more embodiments, the circuit operates at 24V and integrates essential timing controls for precise stimulation waveforms. GD and LS are strategically placed to ensure efficient signal transmission and switching.

[0077] In the photograph of the testing PCB containing the driver IC, the board is compact, measuring 1.5 cm×1 cm, and includes a micro HDMI connector for signal input (e.g., CLK<sub>STIM</sub>) and testing pins. Notably, the board can be further miniaturized, as its current size is for testing purposes. The board is also equipped with a connector to the boost converter, which provides the required power to the circuit by allowing the input to come from a battery rather than being limited to benchtop high-voltage power supplies.

[0078] FIG. 8 illustrates an experiment setup of in vivo transcranial stimulation. The mouse first went through a survival surgery to drill a 3 mm-diameter circular craniotomy over its somatosensory cortex, so that its brain activity can be monitored using wide-field Ca<sup>2+</sup> fluorescence imaging. The stimulation experiment is carried out by placing the mouse on a treadmill with a fixed head position. The stimulation coil 103 is placed transcranially and remains above the forehead, ensuring the observed responses are not due to any potential mechanical vibrations. Additionally, a white noise of ~70 dB is applied to eliminate potential auditory interference.

[0079] FIGS. 9A-9D show a measurement result of the magnetic (B) field distribution at a distance ( $\Delta Z$ ) of 1 mm below the coil 103 using a hall sensor (A1324LUA-T). Specifically, in FIG. 9A, considering the 0.3 mm gap between the top of the hall sensor and its core, the testing data (top right) actually represents the B field at a depth of 1.3 mm. Further, as shown in FIG. 9B, the measured B-field distribution and its peak value ( $\sim$ 100 mT at t=20  $\mu$ s) are comparable to the COMSOL simulations. Further, as shown in FIGS. 9C and 9D, the peak B vs.  $\Delta Z$  also has been measured, showing a working depth of  $\sim$ 2.5 mm.

[0080] Although the disclosure has been described with respect to only a limited number of embodiments, those skilled in the art, having benefit of this disclosure will appreciate that various other embodiments may be devised without departing from the scope of the present invention. Accordingly, the scope of the invention should be limited only by the attached claims.

What is claimed is:

- 1. A mini-coil magnetic neural stimulator (MCMS) comprising:
  - a coil that generates magnetic stimulation; and
  - a coil driver circuit that controls the magnetic stimulation, wherein the MCMS is implanted in a skull burr hole without penetrating a dura of a patient, and
  - wherein no external leads are connected to the MCMS through a scalp of the patient.
- 2. The MCMS according to claim 1, wherein the coil driver circuit comprises:
  - an H-bridge power stage that comprises:
    - a plurality of switches that are arranged in a shape of letter "H;" and
    - a storage capacitor that stores energy that is used to power the coil during the magnetic stimulation;
  - an H-bridge gate driver that comprises:
    - a gate driver that controls switching of the plurality of switches; and
  - a timing signal generation module.
- 3. The MCMS according to claim 2, wherein the timing signal generation module that further comprises:
  - a first pulse generator that converts a ramp signal into a first short pulse;
  - a deadtime (DT) controller that outputs a first timing control signal and a rising edge of a second timing control signal based on the first short pulse;
  - a second pulse generator that outputs a second short pulse based on the rising edge of the second timing control signal; and
  - a zero-current switching (ZCS) controller that generates a falling edge of the second timing control signal based on the first timing control signal and the second short pulse,
  - wherein the first timing control signal and the second timing control signal control activation of the plurality of switches.
- **4.** The MCMS according to claim **3**, wherein the ZCS controller comprises a control circuit that detects zero-current points in a switching cycle and triggers the plurality of switches to turn off at these points.
- **5**. The MCMS according to claim **3**, wherein the ZCS controller further comprises an auto-zeroing comparator to enable ZCS detection under process, voltage, and temperature variations.

- **6**. The MCMS according to claim **5**, wherein the ZCS controller further comprises one or more isolation switches and one or more dummy switches to improve sensing accuracy of zero-crossing events.
- 7. The MCMS according to claim 6, wherein the ZCS controller comprises at least 4 dummy switches to minimize undesired charge injection.
- **8**. The MCMS according to claim **3**, wherein the DT controller monitors turn-on and turn-off events in the coil driver circuit and adjusts a control voltage in a voltage-controlled delay line (VCDL) to maintain a substantially zero actual deadtime.
- **9**. The MCMS according to claim **3**, wherein at least one of the first pulse generator and the second pulse generator comprises a charge-pump-based ramp generator that
  - generates a programmable ramp signal that defines a pulse width and duration:
  - compares a ramp signal against a threshold; and
  - adjusts an activation timing of the H-bridges switches.
- 10. The MCMS according to claim 2, wherein the gate driver further comprises:
  - a bootstrap circuit including a bootstrap capacitor and diode; and
  - a level shifter that is implemented using a current-mode trigger-based topology.
- 11. The MCMS according to claim 10, wherein the bootstrap circuit provides voltage up to 70V.
- 12. The MCMS according to claim 2, wherein a number of the plurality of switches is 4 switches.
- 13. The MCMS according to claim 1, wherein the magnetic stimulation applies a waveform that is substantially triangular.
- 14. The MCMS according to claim 2, wherein the coil generates a magnetic field that induces electric currents in a neural tissue.
- 15. The MCMS according to claim 1, wherein the coil has a diameter of less than 1.4 cm.
- **16.** The MCMS according to claim 1, wherein parameters of the coil including number of layers, inductance, resistance, and electric field are determined based on a coilcircuit co-optimization flow.
- 17. The MCMS according to claim 16, wherein the layers are arranged in a solenoidal or tapered-tip configuration.
- 18. The MCMS according to claim 1, wherein the magnetic stimulation applies a waveform that is biphasic.
- 19. A method of treating neurological disorders, comprising:
  - implanting a mini-coil magnetic neural stimulator (MCMS) that comprises a coil for magnetic stimulation and a coil driver circuit in a skull burr hole without penetrating a dura of a patient;
  - wherein no external leads are connected to the MCMS through a scalp of the patient.
- 20. The method according to claim 19, wherein the coil driver circuit comprises:
  - an H-bridge power stage that comprises:
    - a plurality of switches that are arranged in a shape of letter "H;"
    - a storage capacitor that stores energy that is used to power the coil during the magnetic stimulation;

an H-bridge gate driver that comprises:
a gate driver that controls switching of the plurality of switches; and
a timing signal generation module.

\* \* \* \* \*