# US Patent & Trademark Office Patent Public Search | Text View

United States Patent Application Publication

Kind Code

August 14, 2025

Inventor(s)

Arnold; John Christopher et al.

# SEMICONDUCTOR BACKSIDE CONTACT SPACER ENGINEERING

#### Abstract

A semiconductor structure is provided. In one embodiment, the semiconductor structure includes a first inner spacer and a second inner spacer disposed on a silicon layer, a third inner spacer disposed on the first inner spacer, a fourth inner spacer disposed on the second inner spacer, a gate region disposed on the silicon layer, and a source/drain region disposed on a backside source/drain contact, where an upper surface of the backside source/drain contact is disposed above a bottom surface of the first inner spacer or the second inner spacer, and where the upper surface of the backside source/drain contact is disposed below an upper surface of the third inner spacer or the fourth inner spacer.

Inventors: Arnold; John Christopher (North Chatham, NY), Xie; Ruilong (Niskayuna, NY),

Choi; Kisik (Watervliet, NY), Yamashita; Tenko (Schenectady, NY), Kumar; Mahender (Clifton Park, NY), Ramachandran; Ravikumar (Pleasantville, NY)

**Applicant: International Business Machines Corporation** (Armonk, NY)

Family ID: 96660462

Appl. No.: 18/438642

Filed: February 12, 2024

#### **Publication Classification**

Int. Cl.: H01L29/66 (20060101); H01L21/8234 (20060101); H01L27/088 (20060101);

**H01L29/06** (20060101); **H01L29/08** (20060101); **H01L29/423** (20060101);

**H01L29/775** (20060101); **H01L29/786** (20060101)

U.S. Cl.:

CPC **H10D64/018** (20250101); **H10D30/014** (20250101); **H10D30/43** (20250101); **H10D30/6735** (20250101); **H10D30/6757** (20250101); **H10D62/121** (20250101);

**H10D62/151** (20250101); **H10D64/017** (20250101); **H10D84/013** (20250101); **H10D84/0135** (20250101); **H10D84/038** (20250101); **H10D84/83** (20250101);

## **Background/Summary**

#### **BACKGROUND**

[0001] The present disclosure relates to semiconductor backside contact spacer engineering, and more specifically, to forming semiconductor backside source/drain contact spacers that improve semiconductor production processes.

[0002] A conventional process for forming backside source/drain contact spacers involves using a single non-stacked spacer layer to create a separation between a silicon layer and a nanosheet located at a source/drain region of a semiconductor structure. The extent of this separation can define permissible margin sizes for forming a backside source/drain contact to maintain functionality of the semiconductor structure. However, using the single, non-stacked spacer layer in this manner requires strict adherence to semiconductor production procedures to form the backside source/drain contact within a limited margin size, which can lead to increased fabrication errors and reduced yield.

#### **SUMMARY**

[0003] A semiconductor structure is provided according to one embodiment of the present disclosure. The semiconductor structure includes a first inner spacer and a second inner spacer disposed on a silicon layer, a third inner spacer disposed on the first inner spacer, a fourth inner spacer disposed on the second inner spacer, a gate region disposed on the silicon layer, and a source/drain region disposed on a backside source/drain contact, where an upper surface of the backside source/drain contact is disposed above a bottom surface of the first inner spacer or the second inner spacer, and where the upper surface of the backside source/drain contact is disposed below an upper surface of the third inner spacer or the fourth inner spacer.

[0004] A method is provided according to one embodiment of the present disclosure. The method includes forming a set of trenches in a semiconductor structure, forming a first inner spacer and a second inner spacer in the set of trenches, forming a third inner spacer and a fourth inner spacer in the set of trenches, where the third inner spacer is disposed on the first inner spacer, and where the fourth inner spacer is disposed on the second inner spacer, and forming a backside source/drain contact in the set of trenches, where an upper surface of the backside source/drain contact is disposed above a bottom surface of the first inner spacer or the second inner spacer, and where the upper surface of the backside source/drain contact is disposed below an upper surface of the third inner spacer or the fourth inner spacer.

# **Description**

#### BRIEF DESCRIPTION OF THE DRAWINGS

[0005] FIGS. **1**A, **1**B, and **1**C illustrate a top view and cross-sectional views of a semiconductor structure with increased margins for backside source/drain contacts, according to one embodiment. [0006] FIGS. **2**A, **2**B, and **2**C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment.

[0007] FIGS. **3**A, **3**B, and **3**C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment.

[0008] FIGS. **4**A, **4**B, and **4**C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment.

[0009] FIGS. 5A, 5B, and 5C illustrate a top view and cross-sectional views of a semiconductor

- structure under fabrication, according to one embodiment.
- [0010] FIGS. **6**A, **6**B, and **6**C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment.
- [0011] FIGS. 7A, 7B, and 7C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment.
- [0012] FIGS. **8**A, **8**B, and **8**C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment.
- [0013] FIGS. **9**A, **9**B, and **9**C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment.
- [0014] FIGS. **10**A, **10**B, and **10**C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment.
- [0015] FIGS. **11**A, **11**B, and **11**C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment.
- [0016] FIGS. **12**A, **12**B, and **12**C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment.
- [0017] FIGS. **13**A, **13**B, and **13**C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment.
- [0018] FIGS. **14**A, **14**B, and **14**C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment.
- [0019] FIGS. **15**A, **15**B, and **15**C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment.
- [0020] FIGS. **16**A, **16**B, and **16**C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment.
- [0021] FIGS. **17**A, **17**B, and **17**C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment.

#### **DETAILED DESCRIPTION**

[0022] A semiconductor structure is provided according to one embodiment of the present disclosure. The semiconductor structure includes a first inner spacer and a second inner spacer disposed on a silicon layer, a third inner spacer disposed on the first inner spacer, a fourth inner spacer disposed on the second inner spacer, a gate region disposed on the silicon layer, and a source/drain region disposed on a backside source/drain contact, where an upper surface of the backside source/drain contact is disposed above a bottom surface of the first inner spacer or the second inner spacer, and where the upper surface of the backside source/drain contact is disposed below an upper surface of the third inner spacer or the fourth inner spacer. Advantageously, this improves margin sizes afforded to form backside source/drain contacts, thereby reducing fabrication errors and increasing semiconductor yield.

[0023] According to another embodiment of the present disclosure, the gate region is a T-shaped gate region formed by the first inner spacer, the second inner spacer, the third inner spacer, and the fourth inner spacer. Further, the first inner spacer and the second inner spacer are disposed on a same level of the semiconductor structure, and the first inner spacer and the second inner spacer form a bottom region of the T-shaped gate region. Further, the third inner spacer and the fourth inner spacer are disposed on another same level of the semiconductor structure, and the third inner spacer and the fourth inner spacer form a top region of the T-shaped gate region. Further, the top region of the T-shaped gate region is wider than the bottom region of the T-shaped gate region. Advantageously, this can reduce a parasitic capacitance between the T-shaped gate region and the source/drain region, which can further increase the sizing margins afforded to form backside source/drain contacts.

[0024] According to another embodiment of the present disclosure, the semiconductor structure further includes another source/drain region disposed on a placeholder, where an upper surface of the placeholder is disposed above a bottom surface of the first inner spacer or the second inner

spacer, and where the upper surface of the placeholder is disposed below an upper surface of the third inner spacer or the fourth inner spacer. Further, the placeholder is separated from the T-shaped gate region via the first inner spacer and the third inner spacer. Advantageously, this improves margin sizes afforded to form backside source/drain contacts in place of the placeholder, thereby reducing fabrication errors and increasing semiconductor yield.

[0025] According to another embodiment of the present disclosure, the placeholder and the backside source/drain contact are disposed in a backside interlayer dielectric (ILD) layer, the backside ILD layer is disposed on a backside interconnect, a frontside source/drain contact is disposed on the another source/drain region, a frontside ILD layer is disposed on the source/drain region, a self-aligned gate cap, and a plurality of gate spacers, a back-end-of-line interconnect is disposed on the frontside source/drain contact, and a carrier wafer is bonded to the back-end-of-line interconnect. Advantageously, this enables operation and interconnection of the semiconductor structure with an integrated circuit.

[0026] A method is provided according to one embodiment of the present disclosure. The method includes forming a set of trenches in a semiconductor structure, forming a first inner spacer and a second inner spacer in the set of trenches, forming a third inner spacer and a fourth inner spacer in the set of trenches, where the third inner spacer is disposed on the first inner spacer, and where the fourth inner spacer is disposed on the second inner spacer, and forming a backside source/drain contact in the set of trenches, where an upper surface of the backside source/drain contact is disposed above a bottom surface of the first inner spacer or the second inner spacer, and where the upper surface of the backside source/drain contact is disposed below an upper surface of the third inner spacer or the fourth inner spacer. Advantageously, this improves margin sizes afforded to form backside source/drain contacts, thereby reducing fabrication errors and increasing semiconductor yield.

[0027] According to another embodiment of the present disclosure, the semiconductor structure includes a silicon substrate, a first sacrificial layer disposed on the silicon substrate, wherein the first sacrificial layer includes SiGe25%, a silicon layer disposed on the first sacrificial layer, a silicon etch stop layer disposed on the silicon etch stop includes SiGe55%, a second sacrificial layer disposed on the silicon etch stop, a first nanosheet layer disposed on the second sacrificial layer, a third sacrificial layer disposed on the first nanosheet layer, a second nanosheet layer disposed on the third sacrificial layer, a fourth sacrificial layer disposed on the second nanosheet layer, and a third nanosheet layer disposed on the fourth sacrificial layer. Further, the first inner spacer and the second inner spacer are formed in the silicon etch stop layer. Further, the third inner spacer and the fourth inner spacer are formed in the second sacrificial layer. Advantageously, this can reduce damage to hardmasks and spacers of the semiconductor structure during etching processes performed to form trenches in the semiconductor structure.

[0028] According to another embodiment of the present disclosure, the method further comprises depositing a high-k metal gate material between the first inner spacer and the second inner spacer, and depositing the high-k metal gate material between the third inner spacer and the fourth inner spacer. Further, the high-k metal gate material forms a T-shaped gate region. Further, the backside source/drain contact is isolated from the T-shaped gate region via the second inner spacer and the fourth inner spacer. Further, the high-k metal gate material between the first inner spacer and the second inner spacer forms a bottom region of the T-shaped gate region. Further, the high-k metal gate material between the third inner spacer and the fourth inner spacer forms a top region of the T-shaped gate region. Further, the top region of the T-shaped gate region is wider than the bottom region of the T-shaped gate region and the source/drain region, which can further increase the sizing margins afforded to form backside source/drain contacts.

[0029] Embodiments of the present disclosure improve upon semiconductor production processes

by providing multiple, stacked inner spacers between a silicon layer and a nanosheet located at a source/drain region of a semiconductor structure. In one embodiment, the source/drain region is disposed on a backside source/drain contact. An upper surface of the backside source/drain contact can be disposed above a bottom surface of a first inner spacer or the second inner spacer. Further, the upper surface of the backside source/drain contact can be disposed below an upper surface of the third inner spacer or the fourth inner spacer, which are disposed on the first inner spacer and the second inner spacer, respectively. The backside source/drain contact can be isolated from a T-shaped gate region via a stack of inner spacers.

[0030] One benefit of the disclosed embodiments is to improve margin sizes (e.g., tolerance for variability) afforded to form backside source/drain contacts, thereby reducing fabrication errors and increasing semiconductor yield. Further, embodiments of the present disclosure can reduce a parasitic capacitance between a gate and a source/drain region, which can further increase the sizing margins afforded to form the backside source/drain contacts.

[0031] Descriptions of various embodiments of the present disclosure are presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Modifications and variations can be made to embodiments of the present disclosure without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.

[0032] FIGS. **1**A, **1**B, and **1**C illustrate a top view and cross-sectional views of a semiconductor structure with increased margins for backside source/drain contacts, according to one embodiment. FIG. **1**A illustrates a top view of the semiconductor structure. In the illustrated embodiment, cross-section indicator X is shown traversing an active region of the semiconductor structure along an x-axis. Cross-section indicator Y is shown traversing a gate region of the semiconductor structure along the y-axis.

[0033] FIG. **1**B illustrates a cross-section of the semiconductor structure at cross-section indicator X. In the illustrated embodiment, a first source/drain region **1102**A is disposed on a placeholder cap layer **1004**, which is disposed on a first placeholder **1002**A. The first placeholder **1002**A can represent a location or pattern of a potential backside source/drain contact. The placeholder cap layer **1004** can reflect a first position level **102** of an upper surface of the first placeholder **1002**A. In another embodiment, the placeholder cap layer **1004** is not included, and the first source/drain region **1102**A is disposed on the first placeholder **1002**A.

[0034] A second source/drain region **1102**B can be disposed on a backside source/drain contact **1702**. An upper surface of the backside source/drain contact **1702** can reflect a second position level **104**.

[0035] In one embodiment, a distance between the first position level **102** and the second position level **104** represents a margin size (e.g., a size or dimension range) allowed for the formation of an upper surface of the backside source/drain contact **1702** and an upper surface of the potential backside source/drain contact that can be formed at the first placeholder **1002**A. Backside source/drain contacts that fall within the margin size can maintain functionality of the semiconductor structure.

[0036] The margin size can be determined by the dimensions of stacked inner spacers (e.g., the combined height of a first inner spacer **702** and a third inner spacer **802**) disposed on another inner spacer. In one embodiment, a backside source/drain contact falls within the margin size when an upper surface of the backside source/drain contact is disposed between an upper surface and a lower surface of the stacked inner spacers (e.g., an upper surface of the third inner spacer **802** and a lower surface of a first inner spacer **702**).

[0037] In one embodiment, multiple inner spacers (e.g., the first inner spacer **702**, a second inner spacer **704**, the third inner spacer **802**, and a fourth inner spacer **804**) form a T-shaped gate region

**1204** between the first placeholder **1002**A and the backside source/drain contact **1702**. The multiple inner spacers can reduce parasitic capacitance between the T-shaped gate region **1204** and the backside source/drain contact **1702**. In another embodiment, the multiple inner spacers form a rectangular-shaped gate region, an inverse T-shaped gate region, or the like, between the first placeholder **1002**A and the backside source/drain contact **1702**.

[0038] FIG. **1**C illustrates a cross-section of the semiconductor structure at cross-section indicator Y. Fabrication processes to form the semiconductor structure of FIGS. **1**A-**1**C are described in FIGS. **2**A-**17**C below.

[0039] FIGS. 2A, 2B, and 2C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment. FIG. 2A illustrates a top view of the semiconductor structure. In the illustrated embodiment, cross-section indicator X is shown traversing a potential active region of the semiconductor structure along an x-axis. Cross-section indicator Y is shown traversing a potential gate region of the semiconductor structure along the yaxis. FIG. **2**B illustrates a cross-section of the semiconductor structure at cross-section indicator X. FIG. 2C illustrates a cross-section of the semiconductor structure at cross-section indicator Y. [0040] In one embodiment, a first layer of the semiconductor structure includes a silicon substrate **202**. Additional layers of the semiconductor structure can be grown via epitaxial growth processes. [0041] A second layer (e.g., a sacrificial layer **204**A) of the semiconductor structure can be grown on the first layer. A third layer (e.g., a silicon layer **206**A) can be grown on the second layer. A fourth layer (e.g., silicon etch stop layer 208) can be grown on the third layer. A fifth layer (e.g., a sacrificial layer 204B) can be grown on the fourth layer. A sixth layer (e.g., a nanosheet layer **206**B) can be grown on the fifth layer. A seventh layer (e.g., a sacrificial layer **204**C) can be grown on the sixth layer. An eighth layer (e.g., a nanosheet layer **206**C) can be grown on the seventh layer. A ninth layer (e.g., a sacrificial layer **204**D) can be grown on the eighth layer. A tenth layer (e.g., a nanosheet layer **206**D) can be grown on the ninth layer.

[0042] The sacrificial layers **204**A-**204**D of the semiconductor structure can include materials such as silicon-germanium (SiGe), or the like. In one embodiment, sacrificial layer **204**A includes SiGe25%, silicon etch stop layer **208** includes SiGe55%, and sacrificial layers **204**B-**204**D include SiGe with a Ge % ranging from 20% to 35%. In another embodiment, the sacrificial layer **204**A, silicon etch stop layer **208**, and sacrificial layers **204**B-**204**D include SiGe with other Ge % concentrations.

[0043] FIGS. **3**A, **3**B, and **3**C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment. FIG. 3A illustrates a top view of the semiconductor structure. In the illustrated embodiment, cross-section indicator X is shown traversing a potential active region of the semiconductor structure along an x-axis. Cross-section indicator Y is shown traversing a potential gate region of the semiconductor structure along the yaxis. FIG. **3**B illustrates a cross-section of the semiconductor structure at cross-section indicator X. FIG. **3**C illustrates a cross-section of the semiconductor structure at cross-section indicator Y. [0044] In one embodiment, a lithography patterning and an etching process are performed to remove portions of layers 3-10 (e.g., portions of the silicon layer **206**A, the nanosheet layers **206**B-**206**D, the sacrificial layers **204**B-**204**D, and silicon etch stop layer **208**) of the semiconductor structure, which forms a first set of trenches **302**A-**302**C and fin structures **304**A-**304**B. [0045] A shallow trench isolation material **306** can be deposited in the first set of trenches **302**A-**302**C. The shallow trench isolation material **306** can include electrically insulating material such as SiO.sub.2, Si.sub.3N.sub.4, or the like. In one embodiment, the shallow trench isolation material **306** is planarized and recessed to be below a topside of the fifth layer of the semiconductor structure.

[0046] FIGS. **4**A, **4**B, and **4**C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment. FIG. **4**A illustrates a top view of the semiconductor structure. In the illustrated embodiment, cross-section indicator X is shown

traversing an active region of the semiconductor structure along an x-axis. Cross-section indicator Y is shown traversing a gate region of the semiconductor structure along the y-axis.

[0047] FIG. 4B illustrates a cross-section of the semiconductor structure at cross-section indicator

X. In the illustrated embodiment, dummy gate material is deposited over layer **10** of the semiconductor structure to form dummy gates **402**A-**402**C. The dummy gate material can include a thin layer of SiO.sub.2 and polysilicon. A planarization process can be performed to form a level topside of the dummy gates **402**A-**402**C.

[0048] Afterwards, hardmasks **404**A-**404**C can be deposited over the dummy gates **402**A-**402**C. In one embodiment, the hardmasks **404**A-**404**C are deposited via chemical or physical vapor deposition process. The hardmasks **404**A-**404**C can include materials such as Si.sub.3N.sub.4, amorphous carbon, SiO.sub.2 or the like. An etching process can be performed to form sides of the dummy gates **402**A-**402**C, and sides of the hardmasks **404**A-**404**C.

[0049] In one embodiment, dummy gate spacers **406**A-**406**B are disposed on opposing sides of dummy gate **402**A and hardmask **404**A. Dummy gate spacers **406**C-**406**D are disposed on opposing sides of dummy gate **402**B and hardmask **404**B. Dummy gate spacers **406**E-**406**F are disposed on opposing sides of dummy gate **402**C and hardmask **404**C. In one embodiment, the spacer material includes dielectrics such as silicon nitride (Si.sub.3N.sub.4), silicon dioxide (SiO.sub.2), silicon oxynitride (SiO.sub.xN.sub.y), or the like.

[0050] FIG. **4**C illustrates a cross-section of the semiconductor structure at cross-section indicator Y. In the illustrated embodiment, dummy gate **402**B is disposed on the fin structures **304**A-**304**B and the shallow trench isolation material **306**. Hardmask **404**B can be disposed on the dummy gate **402**B.

[0051] FIGS. **5**A, **5**B, and **5**C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment. FIG. **5**A illustrates a top view of the semiconductor structure. In the illustrated embodiment, cross-section indicator X is shown traversing an active region of the semiconductor structure along an x-axis. Cross-section indicator Y is shown traversing a gate region of the semiconductor structure along the y-axis. [0052] FIG. **5**B illustrates a cross-section of the semiconductor structure at cross-section indicator X. In the illustrated embodiment, an etching process is performed to form a second set of trenches **502**A**-502**B that extends from a topside of adjacent spacers (e.g., dummy gate spacers **406**B**-406**C for trench **502**A, and dummy gate spacers **406**D-**406**E for trench **502**B), through layers 4-10 of the semiconductor structure, and through a portion of layer 3 of the semiconductor structure. [0053] It is contemplated that the fourth layer can be replaced by spacer material before forming the second set of trenches **502**A-**502**B. However, such spacer material can slow the etching process that forms the second set of trenches **502**A-**502**B. During this lengthened etching process, portions of the hardmasks **404**A-**404**C and dummy gate spacers **406**A-**406**F can be damaged, which can reduce the structural integrity of gates formed in place of the dummy gates **402**A-**402**C. [0054] In one embodiment of the present disclosure, forming the second set of trenches **502**A-**502**B without replacing the fourth layer with spacer material allows the trench-forming etching process to be performed with minimal loss to the hardmasks **404**A-**404**C and dummy gate spacers **406**A-**406**F. FIG. **5**C illustrates a cross-section of the semiconductor structure at cross-section indicator Y. [0055] FIGS. **6**A, **6**B, and **6**C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment. FIG. **6**A illustrates a top view of the semiconductor structure. In the illustrated embodiment, cross-section indicator X is shown traversing an active region of the semiconductor structure along an x-axis. Cross-section indicator Y is shown traversing a gate region of the semiconductor structure along the y-axis. [0056] FIG. **6**B illustrates a cross-section of the semiconductor structure at cross-section indicator X. In one embodiment, an etching process is performed remove portions of the fourth layer (e.g., the silicon etch stop layer **208**), which form corresponding cavities in the fourth layer. FIG. **6**C illustrates a cross-section of the semiconductor structure at cross-section indicator Y.

[0057] FIGS. 7A, 7B, and 7C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment. FIG. 7A illustrates a top view of the semiconductor structure. In the illustrated embodiment, cross-section indicator X is shown traversing an active region of the semiconductor structure along an x-axis. Cross-section indicator Y is shown traversing a gate region of the semiconductor structure along the y-axis. [0058] FIG. 7B illustrates a cross-section of the semiconductor structure at cross-section indicator X. In the illustrated embodiment, the cavities formed in the fourth layer are filled with spacer material. In one embodiment, this process is performed to form a first inner spacer **702** and a second inner spacer **704** in the fourth layer, between the second set of trenches **502**A-**502**B. FIG. 7C illustrates a cross-section of the semiconductor structure at cross-section indicator Y. [0059] FIGS. **8**A, **8**B, and **8**C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment. FIG. **8**A illustrates a top view of the semiconductor structure. In the illustrated embodiment, cross-section indicator X is shown traversing an active region of the semiconductor structure along an x-axis. Cross-section indicator Y is shown traversing a gate region of the semiconductor structure along the y-axis. [0060] FIG. **8**B illustrates a cross-section of the semiconductor structure at cross-section indicator X. In the illustrated embodiment, an etching process is performed to remove portions of layers 5, 7, and 9 (e.g., sacrificial layers **204**B**-204**D). The removed portions form cavities that can be filled with spacer material. In one embodiment, this process is performed to form a third inner spacer **802** and a fourth inner spacer **804** in the fifth layer, between the second set of trenches **502**A-**502**B. FIG. **8**C illustrates a cross-section of the semiconductor structure at cross-section indicator Y. [0061] FIGS. **9**A, **9**B, and **9**C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment. FIG. 9A illustrates a top view of the semiconductor structure. In the illustrated embodiment, cross-section indicator X is shown traversing an active region of the semiconductor structure along an x-axis. Cross-section indicator Y is shown traversing a gate region of the semiconductor structure along the y-axis. [0062] FIG. **9**B illustrates a cross-section of the semiconductor structure at cross-section indicator X. In the illustrated embodiment, an etching process is performed to form a first silicon layer cavity **904**A in trench **502**A, and a second silicon layer cavity **904**B in trench **502**B. Further, protective spacer material **902** can be deposited on opposite sides of trench **502**B and opposite sides of trench **502**B. FIG. **9**C illustrates a cross-section of the semiconductor structure at cross-section indicator [0063] FIGS. **10**A, **10**B, and **10**C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment. FIG. **10**A illustrates a top view of the semiconductor structure. In the illustrated embodiment, cross-section indicator X is shown

structure under fabrication, according to one embodiment. FIG. **10**A illustrates a top view of the semiconductor structure. In the illustrated embodiment, cross-section indicator X is shown traversing an active region of the semiconductor structure along an x-axis. Cross-section indicator Y is shown traversing a gate region of the semiconductor structure along the y-axis. [0064] FIG. **10**B illustrates a cross-section of the semiconductor structure at cross-section indicator X. In the illustrated embodiment, placeholders (e.g., a first placeholder **1002**A and a second placeholder **1002**B) are epitaxially grown and formed in the second set of trenches **502**A-**502**B. The placeholders **1002**A-**1002**B can include non-doped or intrinsic SiGe. [0065] The placeholders can be grown to a level between a bottom surface of the first inner spacer **702** (or the second inner spacer **704**) and an upper surface of the third inner spacer **802** (or the fourth inner spacer **804**). Afterwards, a placeholder cap layer **1004** can be deposited and formed over the first placeholder **1002**A, and a contact cap layer **1006** can be deposited and formed over the second placeholder **1002**B. In one embodiment, the placeholder cap layer **1004** and the contact cap layer **1006** are silicon layers. [0066] In this manner, the placeholder cap layer **1004**, the contact cap layer **1006**, and contacts

formed in place of the placeholders **1002**A-**1002**B can have an upper surface that falls between an upper surface of the third layer (e.g., the silicon layer **206**A), and a bottom surface of the sixth layer

(e.g., a nanosheet layer **206**B). This disposition can prevent damage to a cap layer (e.g., placeholder cap layer **1004** or the contact cap layer **1006**) and a source/drain region disposed on the cap layer during a removal of the third layer (e.g., silicon layer **206**A). That is, if the cap layer is below a bottom surface of the first inner spacer **702** or the second inner spacer **704**, then the cap layer may be connected to the third layer. Thus, if the third layer is removed, then portions of the cap layer and the source/drain region can also be removed, thereby affecting the functionality of the source/drain region.

[0067] Further, if the cap layer is above an upper surface of the third inner spacer **802** or the fourth inner spacer **804**, then a source/drain region disposed on the cap layer may not fully connect to the sixth layer (e.g., nanosheet layer **206**B), thereby impeding functionality of the source/drain region. FIG. **10**C illustrates a cross-section of the semiconductor structure at cross-section indicator Y. [0068] FIGS. **11**A, **11**B, and **11**C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment. FIG. **11**A illustrates a top view of the semiconductor structure. In the illustrated embodiment, cross-section indicator X is shown traversing an active region of the semiconductor structure along an x-axis. Cross-section indicator Y is shown traversing a gate region of the semiconductor structure along the y-axis. [0069] FIG. **11**B illustrates a cross-section of the semiconductor structure at cross-section indicator X. In the illustrated embodiment, an etching process is performed to remove portions of the protective spacer material **902** in the second set of trenches **502**A-**502**B, such that remaining portions of the protective spacer material **902** are level with a top surface of the placeholder cap layer **1004** or the contact cap layer **1006**.

[0070] Source/drain regions **1102**A-**1102**B can be epitaxially grown and formed over the placeholder cap layer **1004**, contact cap layer **1006**, and the remaining portions of the protective spacer material **902**. In one embodiment, the source/drain regions **510**A-**510**B include doped silicon, doped SiGe, or the like.

[0071] Interlayer dielectric (ILD) material **1104** can then be deposited over the source/drain regions **1102**A-**1102**B. Afterwards, etching processes and planarization processes can be performed to remove the hardmasks **404**A-**404**C, and level a topside of the dummy gate spacers **406**A-**406**F and the ILD material **1104** with an upper surface of the dummy gates **402**A-**402**C.

[0072] FIG. **11**C illustrates a cross-section of the semiconductor structure at cross-section indicator Y. The illustrated embodiment reflects the removal of hardmask **404**B.

[0073] FIGS. **12**A, **12**B, and **12**C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment. FIG. **2**A illustrates a top view of the semiconductor structure. In the illustrated embodiment, cross-section indicator X is shown traversing an active region of the semiconductor structure along an x-axis. Cross-section indicator Y is shown traversing a gate region of the semiconductor structure along the y-axis.

[0074] FIG. **12**B illustrates a cross-section of the semiconductor structure at cross-section indicator X. In the illustrated embodiment, etching processes can be performed to remove the dummy gates **402**A**-402**C and the remaining portions of layers 4, 5, 7, and 9 (e.g., the recessed silicon etched stop layer **602**, and the sacrificial layers **204**B**-204**D).

[0075] Further, the high-k metal gate material **1202** can be deposited into spaces formed by the removal of the dummy gates **402**A-**402**C and layers 4, 5, 7, and 9. Afterwards, a planarization process can be performed to level a topside of the dummy gate spacers **406**A-**406**F, the high-k metal gate material **1202**, and the ILD material **1104**.

[0076] In this manner, the high-k metal gate material **1202** can form a T-shaped gate region **1204** at between the third layer (e.g., the silicon layer **206**A) and the sixth layer (e.g., nanosheet layer **206**B). The structure of the T-shaped gate region **1204** can be provided by the first inner spacer **702**, the second inner spacer **704**, the third inner spacer **802**, and the fourth inner spacer **804**. In one embodiment, the first inner spacer **702** and the second inner spacer **704** reduce the gate distance at the bottom of the T-shaped gate region **1204**, which can reduce parasitic capacitance between the T-

shaped gate region **1204** and the source/drain regions **1102**A-**1102**B.

described, e.g., in FIG. 7C herein.

[0077] FIG. **12**C illustrates a cross-section of the semiconductor structure at cross-section indicator Y. In the illustrated embodiment, nanosheets are formed as a result of the removal of portions of layers 5, 7, and 9 (e.g., the sacrificial layers **204**B-**204**D) of the semiconductor structure. Further, the high-k metal gate material **1202** is shown as being deposited over the layers 3, 6, 8, 10 (e.g., the silicon layer **206**A, and the nanosheet layers **206**B-**206**D), and the shallow trench isolation material **306** of the semiconductor structure.

[0078] FIGS. **13**A, **13**B, and **13**C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment. FIG. **13**A illustrates a top view of the semiconductor structure. In the illustrated embodiment, cross-section indicator X is shown traversing an active region of the semiconductor structure along an x-axis. Cross-section indicator Y is shown traversing a gate region of the semiconductor structure along the y-axis. [0079] FIG. **13**B illustrates a cross-section of the semiconductor structure at cross-section indicator X. In the illustrated embodiment, self-aligned gate cap material **1302** is deposited over the high-k metal gate material **1202** positioned between paired dummy gate spacers (e.g., dummy gate spacers **406**A-**406**B, dummy gate spacers **406**C-**406**D, and dummy gate spacers **406**E-**406**F). [0080] In one embodiment, a frontside source/drain contact **1304** is disposed on a frontside of the first source/drain region **1102**A. The frontside source/drain contact **1304** can include a silicide liner (e.g., Ti, Ni, NiPt, etc.), an adhesion metal liner (e.g., TiN, TaN, etc.), low resistance metal fill (e.g., W, Co, Ru, etc.), or the like. Other contacts can be added to the semiconductor structure as

[0081] Afterwards, additional ILD material can be deposited over the dummy gate spacers **406**A-**406**F, the high-k metal gate material **1202**, and the present ILD material **1104** to form a frontside ILD layer **1306**. In one embodiment, the additional ILD material includes a same or different material composition than ILD material **1104**. A back-end-of-line (BEOL) interconnect **1310** can then be disposed on the contacts and the frontside ILD layer **1306** to connect the semiconductor structure to an integrated circuit. Further, a carrier wafer bonding process can be performed to connect the BEOL interconnect **1310** to a carrier wafer **1312**.

[0082] FIG. **13**C illustrates a cross-section of the semiconductor structure at cross-section indicator Y. In the illustrated embodiment, gate contact **1308** is disposed on the high-k metal gate material **1202**. Further, the BEOL interconnect **1310** is shown as being disposed on gate contact **1308** and the frontside ILD layer **1306**. The carrier wafer **1312** is shown as being disposed on the BEOL interconnect **1310**.

[0083] FIGS. **14**A, **14**B, and **14**C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment. FIG. **14**A illustrates a top view of the semiconductor structure. In the illustrated embodiment, cross-section indicator X is shown traversing an active region of the semiconductor structure along an x-axis. Cross-section indicator Y is shown traversing a gate region of the semiconductor structure along the y-axis. FIG. **14**B illustrates a cross-section of the semiconductor structure at cross-section indicator X. FIG. 14C illustrates a cross-section of the semiconductor structure at cross-section indicator Y. [0084] In one embodiment, the semiconductor structure is flipped to provide access to further process the silicon substrate **202**. However, for consistency in the illustrations, the illustrated embodiment retains the orientation of the semiconductor structure from the preceding figures. In one embodiment, layer 1 (e.g., the silicon substrate **202**) of the semiconductor structure is removed, which exposes layer 2 (e.g., sacrificial layer **204**A) of the semiconductor structure. [0085] FIGS. **15**A, **15**B, and **15**C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment. FIG. 15A illustrates a top view of the semiconductor structure. In the illustrated embodiment, cross-section indicator X is shown traversing an active region of the semiconductor structure along an x-axis. Cross-section indicator Y is shown traversing a gate region of the semiconductor structure along the y-axis. FIG. **15**B

illustrates a cross-section of the semiconductor structure at cross-section indicator X. FIG. **15**C illustrates a cross-section of the semiconductor structure at cross-section indicator Y. [0086] In one embodiment, an etching process is performed to remove layer 2 (e.g., sacrificial layer **204**A) of the semiconductor structure. Further, an etching process can be performed to recess layer 3 (e.g., silicon layer **206**A), and expose the placeholders **1002**A-**1002**B, the first inner spacer **702**, the second inner spacer **704**, the shallow trench isolation material **306**, and a bottom surface of the high-k metal gate material **1202**. The material compositions of the placeholders **1002**A-**1002**B can prevent the placeholders **1002**A-**1002**B from being etched.

[0087] FIGS. **16**A, **16**B, and **16**C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment. FIG. **16**A illustrates a top view of the semiconductor structure. In the illustrated embodiment, cross-section indicator X is shown traversing an active region of the semiconductor structure along an x-axis. Cross-section indicator Y is shown traversing a gate region of the semiconductor structure along the y-axis. FIG. **16**B illustrates a cross-section of the semiconductor structure at cross-section indicator X. FIG. **16**C illustrates a cross-section of the semiconductor structure at cross-section indicator Y. [0088] In one embodiment, additional ILD material is deposited on the first inner spacer material, a bottom surface of the high-k metal gate material **1102**, and a bottom surface of the second placeholder **1002**B to form a backside ILD layer **1602**. Afterwards, an etching process can be performed to form a backside contact pattern recess **1604** in the backside ILD layer **1602** at the second placeholder **1002**B.

[0089] FIGS. 17A, 17B, and 17C illustrate a top view and cross-sectional views of a semiconductor structure under fabrication, according to one embodiment. FIG. 17A illustrates a top view of the semiconductor structure. In the illustrated embodiment, cross-section indicator X is shown traversing an active region of the semiconductor structure along an x-axis. Cross-section indicator Y is shown traversing a gate region of the semiconductor structure along the y-axis.
[0090] FIG. 17B illustrates a cross-section of the semiconductor structure at cross-section indicator X. FIG. 17C illustrates a cross-section of the semiconductor structure at cross-section indicator Y. [0091] In one embodiment, the second placeholder 1002B and the contact cap layer 1006 are removed. A backside source/drain contact 1702 can then be formed in a space that includes the backside contact pattern recess 1604, and a cavity created by the removal of the second placeholder 1002B and the contact cap layer 1006. In this manner, the second source/drain region 1102B is disposed on the backside source/drain contact 1702. Afterwards, a backside interconnect layer 1704 can be disposed on a bottom surface of the backside ILD layer 1602 and a bottom surface of the backside source/drain contact 1702.

[0092] Various embodiments of the present disclosure are described herein with reference to the related drawings. Alternative embodiments can be devised without departing from the scope of this disclosure. Although various connections and positional relationships (e.g., over, below, adjacent, etc.) are set forth between elements in the following description and in the drawings, persons skilled in the art will recognize that some of the positional relationships described herein are orientation-independent when the described functionality is maintained even though the orientation is changed. These connections and/or positional relationships, unless specified otherwise, can be direct or indirect, and the present disclosure is not intended to be limiting in this respect. Accordingly, a coupling of entities can refer to either a direct or an indirect coupling, and a positional relationship between entities can be a direct or indirect positional relationship. As an example of an indirect positional relationship, references in the present description to forming layer "A" over layer "B" include situations in which one or more intermediate layers (e.g., layer "C") is between layer "A" and layer "B" as long as the relevant characteristics and functionalities of layer "A" and layer "B" are not substantially changed by the intermediate layer(s).

[0093] Embodiments of the present disclosure may reference an interlayer dielectric (ILD)

material. The ILD material can be an insulating material used to electrically isolate different layers

of a semiconductor structure. The ILD material can be SiO.sub.2, SiN, a low-k dielectric material, or an ultra-low-k dielectric material. Low-k dielectric materials may generally include dielectric materials having a k value of about 3.9 or less. The ultralow-k dielectric material generally includes dielectric materials having a k value less than 2.5. Unless otherwise noted, all k values mentioned in the present application are measured relative to a vacuum. Ultra-low-k dielectric materials can include porous materials such as porous organic silicate glasses, porous polyamide nanofoams, silica xerogels, porous hydrogen silsequioxane (HSQ), porous methylsilsesquioxane (MSQ), porous inorganic materials, porous CVD materials, porous organic materials, or combinations thereof. The ultra-low-k dielectric material can be produced using a templated process or a sol-gel process. In the templated process, a precursor typically contains a composite of thermally labile and stable materials. After film deposition, the thermally labile materials can be removed by thermal heating, leaving pores in the dielectric film. In the sol gel process, porous low-k dielectric films can be formed by hydrolysis and polycondensation of an alkoxide(s) such as tetraetehoxysilane (TEOS).

[0094] Embodiments of the present disclosure may reference p-type or n-type semiconductor structures. "P-type" can refer to the addition of impurities to an intrinsic semiconductor that creates deficiencies of valence electrons. In a silicon-containing substrate, examples of p-type dopants (i.e., impurities) include, but are not limited to, boron, aluminum, gallium and indium. "N-type" can refer to the addition of impurities that contributes free electrons to an intrinsic semiconductor. In a silicon containing substrate examples of n-type dopants (i.e., impurities) include, but are not limited to, antimony, arsenic and phosphorous.

[0095] Various processes used to form a semiconductor structure that will be packaged into an IC fall into four general categories: film deposition, removal/etching, semiconductor doping and patterning/lithography. Deposition is any process that grows, coats, or otherwise transfers a material onto the wafer. Examples of such technologies include physical vapor deposition (PVD), chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), electrochemical deposition (ECD), atomic layer deposition (ALD), epitaxial growth/deposition, or the like. The term "epitaxial growth/deposition" may reference growth of a first semiconductor material on a surface of a second semiconductor material, in which the first semiconductor material has the same crystalline characteristics as the surface of the second semiconductor material. In an epitaxial growth process, chemical reactants provided by source gases are controlled, and system parameters are set so that deposited atoms are disposed on the surface of the second semiconductor material with sufficient energy to traverse the surface and orient to a crystal arrangement of atoms of the surface. Examples of epitaxial growth/deposition process techniques include rapid thermal chemical vapor deposition (RTCVD), low-energy plasma deposition (LEPD), ultra-high vacuum chemical vapor deposition (UHVCVD), atmospheric pressure chemical vapor deposition (APCVD), molecular beam epitaxy (MBE), or the like.

[0096] Removal/etching is any process that removes material from the wafer. Examples include etch processes (either wet or dry), and chemical-mechanical planarization (CMP), and the like. Semiconductor doping is the modification of electrical properties by doping, for example, transistor sources and drains, generally by diffusion and/or by ion implantation. These doping processes are followed by furnace annealing or by rapid thermal annealing (RTA). Annealing serves to activate the implanted dopants. Films of both conductors (e.g., polysilicon, aluminum, copper, etc.) and insulators (e.g., various forms of silicon dioxide, silicon nitride, etc.) are used to connect and isolate transistors and their components. Selective doping of various regions of the semiconductor substrate allows the conductivity of the substrate to be changed with the application of voltage. By creating structures of these various components, transistors can be built and wired together to form the circuitry of a modern semiconductor device.

[0097] Semiconductor lithography is the formation of three-dimensional relief images or patterns on the semiconductor substrate for subsequent transfer of the pattern to the substrate. In

semiconductor lithography, the patterns are formed by a light sensitive polymer called a photoresist. To build the complex structures that make up a transistor and the wires that connect the millions of transistors of a circuit, lithography and etch pattern transfer steps are repeated multiple times. Each pattern being printed on the wafer is aligned to the previously formed patterns and slowly the conductors, insulators and selectively doped regions are built up to form the final device.

[0098] The photoresist can be formed using conventional deposition techniques such chemical vapor deposition, plasma vapor deposition, sputtering, dip coating, spin-on coating, brushing, spraying and other like deposition techniques can be employed. Following formation of the photoresist, the photoresist is exposed to a desired pattern of radiation such as X-ray radiation, extreme ultraviolet (EUV) radiation, electron beam radiation, or the like. Afterwards, the exposed photoresist is developed utilizing a conventional resist development process.

[0099] Following the development step, the etching step can be performed to transfer the pattern from the patterned photoresist into the interlayer dielectric. The etching step used in forming the at least one opening can include a dry etching process (e.g., reactive ion etching, ion beam etching, plasma etching, or laser ablation), a wet chemical etching process, or any combination thereof. [0100] While the foregoing is directed to embodiments of the present disclosure, other and further embodiments of the present disclosure may be devised without departing from the basic scope thereof, and the scope thereof is determined by the claims that follow.

### **Claims**

- **1.** A semiconductor structure, comprising: a first inner spacer and a second inner spacer disposed on a silicon layer; a third inner spacer disposed on the first inner spacer; a fourth inner spacer disposed on the second inner spacer; a gate region disposed on the silicon layer; and a source/drain region disposed on a backside source/drain contact, wherein an upper surface of the backside source/drain contact is disposed above a bottom surface of the first inner spacer or the second inner spacer, and wherein the upper surface of the backside source/drain contact is disposed below an upper surface of the third inner spacer or the fourth inner spacer.
- **2**. The semiconductor structure of claim 1, wherein the gate region is a T-shaped gate region formed by the first inner spacer, the second inner spacer, the third inner spacer, and the fourth inner spacer.
- **3**. The semiconductor structure of claim 2, wherein the first inner spacer and the second inner spacer are disposed on a same level of the semiconductor structure, and wherein the first inner spacer and the second inner spacer form a bottom region of the T-shaped gate region.
- **4.** The semiconductor structure of claim 3, wherein the third inner spacer and the fourth inner spacer are disposed on another same level of the semiconductor structure, and wherein the third inner spacer and the fourth inner spacer form a top region of the T-shaped gate region.
- **5**. The semiconductor structure of claim 4, wherein the top region of the T-shaped gate region is wider than the bottom region of the T-shaped gate region.
- **6.** The semiconductor structure of claim 1, wherein the backside source/drain contact is isolated from the T-shaped gate region via the second inner spacer and the fourth inner spacer.
- **7**. The semiconductor structure of claim 1, further comprising: a nanosheet disposed on the T-shaped gate region, the third inner spacer, and the fourth inner spacer.
- **8**. The semiconductor structure of claim 1, further comprising: another source/drain region disposed on a placeholder, wherein an upper surface of the placeholder is disposed above a bottom surface of the first inner spacer or the second inner spacer, and wherein the upper surface of the placeholder is disposed below an upper surface of the third inner spacer or the fourth inner spacer.
- **9**. The semiconductor structure of claim 8, wherein the placeholder is separated from the T-shaped gate region via the first inner spacer and the third inner spacer.

- **10**. The semiconductor structure of claim 8, wherein the placeholder and the backside source/drain contact are disposed in a backside interlayer dielectric (ILD) layer; wherein the backside ILD layer is disposed on a backside interconnect; wherein a frontside source/drain contact is disposed on the another source/drain region; wherein a frontside ILD layer is disposed on the source/drain region, a self-aligned gate cap, and a plurality of gate spacers; wherein a back-end-of-line interconnect is disposed on the frontside source/drain contact; and wherein a carrier wafer is bonded to the back-end-of-line interconnect.
- **11.** A method comprising: forming a set of trenches in a semiconductor structure; forming a first inner spacer and a second inner spacer in the set of trenches; forming a third inner spacer and a fourth inner spacer in the set of trenches, wherein the third inner spacer is disposed on the first inner spacer, and wherein the fourth inner spacer is disposed on the second inner spacer; and forming a backside source/drain contact in the set of trenches, wherein an upper surface of the backside source/drain contact is disposed above a bottom surface of the first inner spacer or the second inner spacer, and wherein the upper surface of the backside source/drain contact is disposed below an upper surface of the third inner spacer or the fourth inner spacer.
- **12**. The method of claim 11, wherein the semiconductor structure includes: a silicon substrate; a first sacrificial layer disposed on the silicon substrate, wherein the first sacrificial layer includes SiGe25%; a silicon layer disposed on the first sacrificial layer; a silicon etch stop layer disposed on the silicon layer, wherein the silicon etch stop includes SiGe55%; a second sacrificial layer disposed on the silicon etch stop; a first nanosheet layer disposed on the second sacrificial layer; a third sacrificial layer disposed on the first nanosheet layer; a second nanosheet layer disposed on the third sacrificial layer; a fourth sacrificial layer disposed on the second nanosheet layer; and a third nanosheet layer disposed on the fourth sacrificial layer.
- **13**. The method of claim 12, wherein the first inner spacer and the second inner spacer are formed in the silicon etch stop layer.
- **14.** The method of claim 12, wherein the third inner spacer and the fourth inner spacer are formed in the second sacrificial layer.
- **15**. The method of claim 11, further comprising: depositing a high-k metal gate material between the first inner spacer and the second inner spacer; and depositing the high-k metal gate material between the third inner spacer and the fourth inner spacer.
- **16**. The method of claim 15, wherein the high-k metal gate material forms a T-shaped gate region.
- **17**. The method of claim 16, wherein the backside source/drain contact is isolated from the T-shaped gate region via the second inner spacer and the fourth inner spacer.
- **18.** The method of claim 16, wherein the high-k metal gate material between the first inner spacer and the second inner spacer forms a bottom region of the T-shaped gate region.
- **19**. The method of claim 18, wherein the high-k metal gate material between the third inner spacer and the fourth inner spacer forms a top region of the T-shaped gate region.
- **20**. The method of claim 19, wherein the top region of the T-shaped gate region is wider than the bottom region of the T-shaped gate region.