# US Patent & Trademark Office Patent Public Search | Text View

United States Patent
Kind Code
Date of Patent
Inventor(s)

12392962 B2 August 19, 2025 Chen; Long

# Method for integration of electro-optical materials in a photonic integrated circuit

# Abstract

A method includes providing a sacrificial wafer, contacting the sacrificial wafer to a photonic device wafer, and bonding the sacrificial wafer to the photonic device wafer. The sacrificial wafer includes a substrate and an electro-optical material strip disposed within a dielectric matrix. The photonic device wafer includes a photonic device die, and the electro-optical material strip is disposed proximate to the photonic device die. A photonic device structure includes a photonic device wafer and a sacrificial wafer. The photonic device structure includes a device wafer substrate and a photonic device die fabricated in a device wafer dielectric layer. The sacrificial wafer includes a sacrificial wafer substrate and an electro-optical material strip embedded in a sacrificial wafer dielectric matrix. The sacrificial wafer dielectric matrix is bonded to the device wafer dielectric layer, and the electro-optical material strip is disposed proximate to the photonic device die.

Inventors: Chen; Long (Marlboro, NJ)

**Applicant:** Cisco Technology, Inc. (San Jose, CA)

Family ID: 1000008764663

Assignee: Cisco Technology, Inc. (San Jose, CA)

Appl. No.: 18/189668

Filed: March 24, 2023

# **Prior Publication Data**

**Document Identifier**US 20240319440 A1
Publication Date
Sep. 26, 2024

# **Publication Classification**

**Int. Cl.: G02B6/136** (20060101); **G02B6/12** (20060101); **G02B6/132** (20060101)

**U.S. Cl.:** 

CPC **G02B6/136** (20130101); **G02B6/12004** (20130101); **G02B6/132** (20130101);

G02B2006/1204 (20130101); G02B2006/12047 (20130101); G02B2006/12085

(20130101); G02B2006/12197 (20130101)

# **Field of Classification Search**

**CPC:** G01M (11/30); G01M (11/35); G02B (6/12); G02B (6/1228); G02B (6/124); G02B

(6/13); G02B (6/305); G02B (6/122); G02B (2006/1213); G02B (6/132)

# **References Cited**

#### U.S. PATENT DOCUMENTS

| Patent No.   | <b>Issued Date</b> | <b>Patentee Name</b> | U.S. Cl. | CPC        |
|--------------|--------------------|----------------------|----------|------------|
| 11841563     | 12/2022            | Chakravarty          | N/A      | G02F 1/225 |
| 2020/0363693 | 12/2019            | Zou et al.           | N/A      | N/A        |
| 2021/0278738 | 12/2020            | Kumar                | N/A      | N/A        |
| 2022/0163827 | 12/2021            | Sugiyama             | N/A      | N/A        |
| 2022/0252913 | 12/2021            | Lo et al.            | N/A      | N/A        |
| 2022/0413355 | 12/2021            | Umeki et al.         | N/A      | N/A        |
| 2024/0427082 | 12/2023            | Niu                  | N/A      | G02B 6/125 |

#### FOREIGN PATENT DOCUMENTS

| Patent No. | <b>Application Date</b> | Country | CPC |
|------------|-------------------------|---------|-----|
| 110703382  | 12/2019                 | CN      | N/A |
| 114460684  | 12/2021                 | CN      | N/A |
| 4067982    | 12/2021                 | EP      | N/A |

#### OTHER PUBLICATIONS

Mere Viphretuo et al.: "Design and Fabrication of Hybrid Lithium Niobate Electro-Optic Modulators", 2022 IEEE International Conference on Emerging Electronics (ICEE), IEEE, Dec. 11, 2022 (Dec. 11, 2022), pp. 1-4, XP034342837, DOI: 10.1109/ICEE56203.2022.10117674. cited by applicant

Extended European Search Report for corresponding European Patent Application No. 24164890.6 dated Aug. 2, 2024. cited by applicant

Jintian Lin et al.: "High-Precision Propagation-Loss Measurement Of Single-Mode Optical Waveguides On Lithium Niobate On Insulator," MDPI, Published Sep. 15, 2019. cited by applicant

Primary Examiner: Bedtelyon; John

Attorney, Agent or Firm: Patterson + Sheridan, LLP

# **Background/Summary**

#### **FIELD**

(1) This disclosure relates generally to the field of photonic systems and more particularly relates to a method of fabricating a photonic integrated circuit (PIC) including an electro-optical material such as LiNbO.sub.3 thin film for light modulation.

### **BACKGROUND**

- (2) Contemporary optical communications and other photonic systems make extensive use of photonic integrated circuits that are advantageously mass-produced in various configurations for various purposes. Such photonic integrated circuits may incorporate a variety of optical components including waveguides and light detection components, along with associated electronics to operate and receive data from the optical components. In some embodiments, additional opto-electrical components may be included to encode information into light for rapid transmission of the information. Some encoding devices may include optical modulators that may modulate one or more characteristics of the light, for example phase, amplitude, or polarization. A variety of electro-optical materials may be used to this effect.
- (3) LiNbO.sub.3 is one such electro-optical material that may be used as an optical modulator. There are substantial benefits of using thin film LiNbO.sub.3 as an optical modulator owning to its high radio frequency (RF) bandwidth and low optical insertion loss. There are also substantial benefits of incorporating such modulators onto silicon photonics platform to allow integration with other photonic components and circuits. Existing supplies of LiNbO.sub.3 wafers or thin-film LiNbO.sub.3 wafers typically have 4-inch or 6-inch diameters, while silicon photonics wafers typically have 8-inch or 12-inch diameters. Further, for most photonic integrated circuits, only part of the circuits requires the LiNbO.sub.3 material. As a result, the LiNbO.sub.3 wafers or thin-film LiNbO.sub.3 wafers can be cleaved into individual LiNbO.sub.3 chips, which may be placed over the PIC dies fabricated on a separate photonic device wafer and bonded thereto.
- (4) Because LiNbO.sub.3 is a crystalline material, it may be understood that the processing of LiNbO.sub.3 and fabrication of LiNbO.sub.3 wafers or thin-film LiNbO.sub.3 wafers may include materials and processes not typically found in CMOS or photonic device fabrication facilities. Bonding the individual LiNbO.sub.3 crystal films directly to the photonic device wafers using dieto-wafer bonding techniques may pose challenges to facilities designed for typical CMOS or photonic device manufacture. LiNbO.sub.3 die-to-wafer bonding may require additional temperature controls to prevent of wafer warpage, processes to remove chip substrates, and processes to etch the LiNbO.sub.3 crystals.
- (5) It would therefore be useful to develop a method for integrating Electro-optical materialfilms onto photonic device wafers that can readily be included in the process flow of typical photonic device fabrication facilities.

#### **SUMMARY**

- (6) In part, in one aspect, the disclosure relates to a method that includes providing a sacrificial wafer, contacting the sacrificial wafer to a photonic device wafer, and bonding the sacrificial wafer to the photonic device wafer. The sacrificial wafer may include a substrate and an electro-optical material strip disposed within a dielectric matrix deposited over the substrate. The photonic device wafer includes a photonic device die. The electro-optical material strip may be disposed proximate to the photonic device die.
- (7) In part, in one aspect, the electro-optical material strip comprises essentially LiNbO.sub.3.
- (8) In part, in one aspect, the electro-optical material strip comprises essentially BaTiO.sub.3.
- (9) In part, in one aspect, providing a sacrificial wafer includes placing an electro-optical material chiplet on a dielectric layer of the sacrificial wafer, bonding the electro-optical material chiplet to the dielectric layer of the sacrificial wafer, fabricating an electro-optical material strip from the electro-optical material chiplet, depositing a second dielectric layer over the sacrificial wafer and the electro-optical material strip thereby embedding the electro-optical material strip in the

dielectric matrix, and planarizing the dielectric matrix of the sacrificial wafer.

- (10) In part, in one aspect, placing the electro-optical material chiplet on the dielectric layer of the sacrificial wafer may include using a pick-and-place device or a wafer bonding device.
- (11) In part, in one aspect, the electro-optical material chiplet may include an electro-optical material thin film deposited over a chiplet dielectric layer disposed over a chiplet substrate.
- (12) In part, in one aspect, placing the electro-optical material chiplet on the dielectric layer of the sacrificial wafer may include placing the electro-optical material thin film of the electro-optical material chiplet on the dielectric layer of the sacrificial wafer.
- (13) In part, in one aspect, the method may further include removing the chiplet substrate and etching the electro-optical material thin film thereby forming the electro-optical material strip.
- (14) In part, in one aspect, placing the electro-optical material chiplet on the dielectric layer of the sacrificial wafer may include placing an electro-optical material die on the dielectric layer of the sacrificial wafer.
- (15) In part, in one aspect, the electro-optical material die may include a thick electro-optical material film, an electro-optical material thin film, and a pre-implanted damage layer therebetween. In part, in one further aspect placing the electro-optical material die on the dielectric layer of the sacrificial wafer may include placing the electro-optical material thin film on the dielectric layer of the sacrificial wafer.
- (16) In part, in one aspect, the method may further include cleaving the electro-optical material die to remove the thick electro-optical material film and etching the electro-optical material thin film thereby forming the electro-optical material strip.
- (17) In part, in one aspect, the sacrificial wafer further includes an optical waveguide disposed proximate to the electro-optical material strip.
- (18) In part, in one aspect, providing a sacrificial wafer may include depositing an optical waveguide material above a dielectric layer of the sacrificial wafer, patterning the optical waveguide material thereby fabricating the optical waveguide, depositing an additional dielectric layer over the optical waveguide and the dielectric material of the sacrificial wafer, planarizing a surface of the additional dielectric layer, placing an electro-optical material chiplet on the planarized surface of the sacrificial wafer proximate to the optical waveguide, and bonding the electro-optical material chiplet to the planarized surface of the sacrificial wafer. In part, in one further aspect, the dielectric layer of the sacrificial wafer may be disposed over the substrate.
- (19) In part, in one aspect, the sacrificial wafer further may include an electrode disposed proximate to the electro-optical material strip.
- (20) In part, in one aspect, providing a sacrificial wafer may include pattern etching a dielectric layer of the sacrificial wafer, depositing an electrode material in the etched pattern of the dielectric layer of the sacrificial wafer, planarizing a surface comprising the electrode material in the etched pattern and the dielectric layer of the sacrificial wafer, depositing an additional dielectric layer over the electrode material in the etched pattern and the dielectric material, placing an electro-optical material chiplet on the additional dielectric layer proximate to the electrode material in the etched pattern, and bonding the electro-optical material chiplet to the additional dielectric layer. In part, in one further aspect, the dielectric layer of the sacrificial wafer may be disposed over the substrate.
- (21) In part, in one aspect, the method may further include removing the substrate, thereby exposing a bottom surface of the dielectric matrix of the sacrificial wafer.
- (22) In part, in one aspect, the disclosure relates a photonic device structure including a photonic device wafer and a sacrificial wafer. In part, in one further aspect, the photonic device wafer may include a device wafer substrate and a photonic device die fabricated in a device wafer dielectric layer disposed over the device wafer substrate. In part, in one further aspect, the sacrificial wafer may include a sacrificial wafer substrate and an electro-optical material strip embedded in a sacrificial wafer dielectric matrix. In part, in one further aspect, the sacrificial wafer dielectric matrix may be bonded to the device wafer dielectric layer and the electro-optical material strip may

be disposed proximate to the photonic device die.

- (23) In part, in one aspect, the electro-optical material strip comprises essentially LiNbO.sub.3.
- (24) In part, in one aspect, the electro-optical material strip comprises essentially BaTiO.sub.3. In part, in one aspect, the electro-optical material strip is 200 nm to 600 nm thick.
- (25) In part, in one aspect, the sacrificial wafer further includes an electrode proximate to the electro-optical material strip.
- (26) In part, in one aspect, the sacrificial wafer further includes an optical waveguide proximate to the electro-optical material strip.
- (27) Although, the disclosure relates to different aspects and embodiments, it is understood that the different aspects and embodiments disclosed herein can be integrated, combined, or used together as a combination system, or in part, as separate components, devices, and systems, as appropriate. Thus, each embodiment disclosed herein can be incorporated in each of the aspects to varying degrees as appropriate for a given implementation. Further, the various apparatus, optical elements, passivation coatings/layers, optical paths, waveguides, splitters, couplers, combiners, electrooptical devices, electrodes, inputs, outputs, ports, channels, components and parts of the foregoing disclosed herein can be used comprising laser, laser-based communication system, waveguide, fiber, transmitter, transceiver, receiver, and other devices and systems without limitation.

# **Description**

#### BRIEF DESCRIPTION OF THE FIGURES

- (1) Unless specified otherwise, the accompanying drawings illustrate aspects of the innovations described herein. Referring to the drawings, wherein like numerals refer to like parts throughout the several views and this specification, several embodiments of presently disclosed principles are illustrated by way of example, and not by way of limitation. The drawings are not intended to be to scale. A more complete understanding of the disclosure may be realized by reference to the accompanying drawings in which:
- (2) FIG. **1** is a planar view of an opto-electronic wafer composed of multiple opto-electronic devices, according to an exemplary embodiment of the disclosure;
- (3) FIG. **2** is a planar view of a sacrificial wafer composed of multiple Electro-optical material strips, according to an exemplary embodiment of the disclosure;
- (4) FIG. **3**A-FIG. **3**I are sectional views of various embodiments of the sacrificial wafer depicted in FIG. **2**, according to an exemplary embodiment of the disclosure;
- (5) FIG. **4**A-FIG. **4**D depict a first embodiment of process steps for fabricating the sacrificial wafer depicted in at least FIG. **3**A, according to an exemplary embodiment of the disclosure;
- (6) FIG. **5**A-FIG. **5**D depict a second embodiment of process steps for fabricating the sacrificial wafer depicted in at least FIG. **3**A, according to an exemplary embodiment of the disclosure;
- (7) FIG. **6** depicts a sectional view of a first embodiment of a wafer composed of photonic device dies, according to an exemplary embodiment of the disclosure;
- (8) FIG. 7 depicts a sectional view of a first embodiment of a an intermediate process structure, composed of a sacrificial wafer bonded to a photonic device wafer, according to an exemplary embodiment of the disclosure;
- (9) FIG. **8**A-FIG. **8**D depict process steps for fabricating a second embodiment of a wafer composed of photonic device dies, according to an exemplary embodiment of the disclosure; and (10) FIG. **9** depicts a sectional view of a second embodiment of an intermediate process structure, composed of a sacrificial wafer bonded to the photonic device wafer depicted in FIG. **8**D, according to an exemplary embodiment of the disclosure.

#### **DETAILED DESCRIPTION**

(11) In one aspect, the present disclosure provides an apparatus and method comprising a sacrificial

wafer comprising a substrate and a strip of electro-optical material disposed within a dielectric matrix deposited over the substrate. Electro-optical materials are those in which an applied electric field may change the optical properties of the material. In some non-limiting cases, such electrooptical materials may be those that exhibit the Pockels effect. In one embodiment, the electrooptical material is LiNbO.sub.3. In another embodiment, the electro-optical material is BaTiO.sub.3. Additional examples of electro-optical materials may include, without limitation, compound semiconductors such as InGaAsP. The sacrificial wafer is contacted to and bonded to a photonic device wafer. In one embodiment, the electro-optical material is for use in optical waveguides, optical modulators, and for various other linear and non-linear optical applications. (12) As disclosed above, there may be several challenges to integrating Electro-optical material thin films into photonic device dies during fabrication. One solution may be for a photonic device fabrication facility to receive a pre-processed wafer composed of Electro-optical material strips embedded in a dielectric matrix. The embedded strip may then be readily incorporated into the process flow for the manufacture of the photonic devices. The pre-processed wafer containing an electro-optical material (hereafter, the sacrificial wafer containing an electro-optical material) may be obtained from a facility having the required experience, equipment, and materials for manufacturing and handling the electro-optical material, that are lacking at a photonic device fabrication facility. The sacrificial wafer containing can be used to integrate the electro-optical material strips into the photonic devices without requiring direct manipulation of the electro-optical material strips. This may save on process time and cost, and not require additional resources necessary for direct handling of the electro-optical material strips. Disclosed herein are various embodiments of a sacrificial wafer containing electro-optical material, methods for its fabrication, and use of the sacrificial wafer containing an electro-optical material as part of the process flow for manufacturing a photonic device.

(13) FIG. **1** illustrates a top plan view of a photonic device wafer **100** composed of multiple photonic device dies **103**, in which each photonic device die **103** is overlaid with a group of electro-optical material strips **104**. In some aspects, each electro-optical material strip **104** can be part of an electro-optical phase shifter or modulator. In some aspects, each electro-optical material strip **104** may have a thickness ranging between about 200 nm and about 600 nm, for example about 330 nm. Each electro-optical material strip **104** may also have a length between about 500 μm and about 2 cm. The photonic device wafer **100** may include a substrate, such as Si, and the photonic device dies 103 may be disposed in a photonic device wafer dielectric matrix. FIG. 6, described further below, further discloses aspects of the photonic device die **103** disposed in the photonic device wafer dielectric matrix. In some aspects, the electro-optical material strip **104** may be overlaid on a single photonic device die **103**. In some other aspects, a single electro-optical material strip **104** may be overlaid on a number of neighboring photonic device dies **103**. (14) As disclosed above, there may be several processing issues for placing and bonding individual electro-optical material strips **104** directly over the photonic device dies **103**. To overcome these issues, disclosed herein is the use of a pre-fabricated sacrificial wafer, composed of multiple electro-optical material strips embedded in a dielectric matrix. The sacrificial wafer may include the electro-optical material strips positioned in such a manner that the sacrificial wafer containing the electro-optical material may be inverted, placing one or multiple embedded electro-optical material strips proximate to each of the photonic device dies **103**. FIG. **2** illustrates a top plan view of an example of a sacrificial electro-optical material wafer **200**. The sacrificial wafer **200** includes multiple electro-optical material strips **204** embedded in a dielectric matrix **202**. In some aspects, the dielectric matrix **202** may be fabricated from SiO.sub.2.

(15) FIGS. **3**A-**3**I illustrate some non-limiting examples of a cross-section through the sacrificial wafer containing electro-optical material. While simplicity of fabrication may suggest that all of the embedded electro-optical material strips incorporate the same features across a single sacrificial wafer, the sacrificial wafer may include embedded electro-optical material strips having a variety

- of geometries. The sacrificial wafer may also incorporate other components besides the embedded electro-optical material strips as illustrated in FIGS. **3**A-**3**I.
- (16) FIG. **3**A illustrates a cross-section through a sacrificial wafer having only electro-optical material strips **306***a*. Each of electro-optical material strips **306***a* may be imbedded in a dielectric matrix **302**. Dielectric matrix **302** may surround each of electro-optical material strips **306***a* leaving a thin dielectric layer of about 20 nm to about 200 nm covering each of electro-optical material strips **306***a*. Dielectric matrix **302** may be disposed over a sacrificial wafer substrate **304**. The methods for fabricating the sacrificial wafer containing the electro-optical material are further disclosed below, with reference to FIGS. **4**A-**4**D and FIGS. **5**A-**5**D.
- (17) FIGS. **3**B and **3**C illustrate cross-sections through a sacrificial wafer having only electro-optical material strips and waveguides. The waveguides may be disposed proximate to the electro-optical material strips so that the waveguides may be optically coupled to the electro-optical material strips. FIG. **3**B illustrates waveguides **308***b*, also embedded in dielectric matrix **302**, disposed between electro-optical material strips **306***a* and substrate **304**. Waveguides **308***b* may be fabricated from any material having appropriate light transmitting properties, such as Si or SiN. In one aspect, a sacrificial wafer containing electro-optical material illustrated in FIG. **3**B may be fabricated by depositing the waveguide material on top of the dielectric material, patterning the waveguide material, depositing additional dielectric material over the waveguide material and dielectric layer, and then planarizing the surface. In one aspect, the vertical separation between the waveguides **308***b* and the electro-optical material strips **306***a* is less than 1 micrometer. In another aspect, it is less than 0.5 micrometer. In another aspect, it is less than 0.2 micrometer. The methods for embedding electro-optical material strips **306***b* into the sacrificial wafer of FIG. **3**B are further disclosed below, with reference to FIGS. **4**A-**4**D and FIGS. **5**A-**5**D.
- (18) FIG. **3**C illustrates waveguides **308***c*, also embedded in dielectric matrix **302**, disposed between electro-optical material strips **306***c* and an exposed surface of dielectric matrix **302**. Waveguides **308***c* may be fabricated from any material having appropriate light transmitting properties, such as Si or SiN. In one aspect, a sacrificial wafer containing an electro-optical material illustrated in FIG. **3**C may be fabricated by starting with the sacrificial wafer containing an electro-optical material illustrated in FIG. **3**A, depositing the waveguide material and patterning it, depositing additional dielectric material over the waveguide material and dielectric material, and then planarizing the surface. The vertical separation between the waveguides **308***c* and the electro-optical material strips **306***c* could be similar as the case in FIG. **3**B.
- (19) FIGS. **3**D and **3**E illustrate cross-sections through a sacrificial wafer having only electrooptical material strips and electrodes. The electrodes may be disposed proximate to the electrooptical material strips. In this geometry, a voltage placed across the electrodes may alter the material properties of the electro-optical material strips, allowing the electro-optical material strips to modulate light passing therethrough. FIG. 3D illustrates electrodes 310d, also embedded in dielectric matrix **302**, disposed between electro-optical material strips **306***d* and substrate **304**. Electrodes **310***d* may be fabricated from any material having appropriate electrical conducting properties, such as aluminum, copper, and gold. In one aspect, a sacrificial wafer containing the electro-optical material illustrated in FIG. **3**D may be fabricated by pattern etching a dielectric layer of a clean wafer, depositing the electrode material in the etched pattern, planarizing the surface, and depositing additional dielectric material over the electrode material and dielectric layer. In one aspect, the vertical separation between the electrodes  $\bf 3$  and the electro-optical material strips **306***d* is less than 1 micrometer. In another aspect, it is less than 0.5 micrometer. In another aspect, it is less than 0.2 micrometer. The methods for embedding electro-optical material strips **306***d* into the sacrificial wafer of FIG. **3**D are further disclosed below, with reference to FIGS. **4**A-**4**D and FIGS. **5**A-**5**D.
- (20) FIG. **3**E illustrates electrodes **310***e*, also embedded in dielectric matrix **302**, disposed between electro-optical material strips **306***e* and an exposed surface of dielectric matrix **302**. Electrodes

material illustrated in FIG. **3**E may be fabricated by starting with the sacrificial wafer containing the electro-optical material illustrated in FIG. **3**A, depositing a dielectric coating and pattern etching the dielectric coating covering electro-optical material strips **306***c*, depositing the electrode material in the etched pattern, planarizing the surface, and depositing additional dielectric material over the electrode material and dielectric material. The vertical separation between the electrodes **310***e* and the electro-optical material strips **306***e* could be similar as the case in FIG. **3**D. (21) FIGS. **3F-3**I illustrate sacrificial wafers containing the electro-optical material having various combinations of electro-optical material strips, waveguides, and electrodes. In all of these figures, the waveguides and electrodes are disposed proximate to the electro-optical material strips, with vertical separations as disclosed above. In this manner, light from the waveguides may be modulated by passing through the electro-optical material strips. Further, the electrodes may be sufficiently close to the electro-optical material strips so that voltages applied to the electrodes may cause the electro-optical material strips to modulate the light passing therethrough. Thus, FIG. 3F illustrates a sacrificial wafer containing the electro-optical material having electrodes **310***f* disposed between electro-optical material strips **306** and an exposed surface of dielectric matrix **302**. FIG. **3**F additionally illustrates waveguides **308***f* disposed between electro-optical material strips **306***f* and substrate **304**. FIG. **3**G illustrates waveguides **308***q* and electrodes **310***q* disposed between electro-optical material strips **306***q* and substrate **304**. FIG. **3**H illustrates waveguides **308***h* and electrodes **310***h* disposed between electro-optical material strips **306***h* and an exposed surface of dielectric matrix 302. FIG. 3I illustrates a sacrificial wafer containing electro-optical material having electrodes **310***i* disposed between electro-optical material strips **306***i* and substrate **304**. FIG. **3**I additionally illustrates waveguides **308***i* disposed between electro-optical material strips **306***i* and an exposed surface of the dielectric matrix **302**. The embodiments of sacrificial wafers containing the electro-optical material depicted in FIGS. 3F-3I may be fabricated according to any of the methods disclosed above in conjunction with the methods disclosed according to FIGS. 4A-**4**D, and FIGS. **5**A**-5**D, disclosed below.

**310***e* may be fabricated from any material having appropriate electrical conducting properties, such

as aluminum, copper, and gold. In one aspect, a sacrificial wafer containing the electro-optical

- (22) FIGS. **4**A-**4**D illustrate one method for fabricating a sacrificial wafer containing the electro-optical material. Although electrodes and waveguides are not included in these figures, the method of fabricating the sacrificial wafer containing the electro-optical material may readily be extended to incorporate these elements, as discussed above with respect to FIGS. **3**B-**3**I.
- (23) FIG. **4**A illustrates placement of electro-optical material chiplets **403***a* on a clean wafer comprising substrate **404** and overlaying dielectric layer **412***a*. In some aspects, electro-optical material chiplets **403***a* may be placed on the clean wafer using a pick-and-place device. electrooptical material chiplets **403***a* may be placed on the clean wafer using a wafer bonding device. In another aspect, In some aspects, a chiplet may be a semiconductor component part of a processing module that makes up a larger integrated circuit. Chiplets enable the use of multiple smaller integrated circuit components to make up a larger integrated circuit, such as for example, a PIC. In some aspects, substrate **404** may be composed of Si and dielectric layer **412***a* may be composed of SiO.sub.2. Chiplets **403***a* may be fabricated from a thin film electro-optical material wafer which consists of an electro-optical material thin film (416a) sitting on top of a dielectric layer (424a, for example, SiO.sub.2) further disposed on a substrate (414a, for example, silicon or glass or quartz). In some non-limiting examples, chiplets **403***a* might have a thin layer of dielectric such as SiO.sub.2 on top of the electro-optical material thin film as the bonding interface. Chiplets **403***a* may be placed on clean wafer dielectric layer **412***a* having electro-optical material thin films **416***a* placed on and bonded to dielectric layer **412***a*. In some non-limiting examples, chiplets **403***a* may be bonded to dielectric layer **412***a* using die-to-wafer bonding techniques. In some aspects, chiplets **403***a* may have a size of around 1 mm to around 10 mm, and the clean wafer may have an overall diameter of about 200 mm to about 300 mm.

- (24) FIG. **4**B illustrates chiplets **403***b* after the removal of chiplet substrate (see **414***a* in FIG. **4**A). In some non-limiting examples, chiplet substrate **414***a* may be removed by using grinding, dry etching, or wet etching techniques. The remainder of chiplets **403***b* may be composed of electrooptical material thin film **416***b* and residual chiplet dielectric layer **424***b*. Additional dielectric material may be deposited over electro-optical material chiplets **403***b* and overlaying dielectric layer **412***b*. The resulting structure may be further planarized.
- (25) FIG. **4**C illustrates the patterning of bonded chiplets **403***b* (from FIG. **4**B) into electro-optical material strips **405***c*. One or more electro-optical material strips **405***c* may be fabricated from each chiplet **403***b*. Patterning is a process by which exposed features on a wafer may be shaped into specific geometries, for example, electro-optical material strips **405***c*. Some examples of patterning processes may include lithography, such as photolithography, or etching, such as wet or dry etching. Each electro-optical material strip **405***c* may be composed of a portion of residual chiplet dielectric layer **424***c* and electro-optical material thin film **416***c*. Overlaying dielectric layer **412***c* may also be patterned and thinned.
- (26) FIG. **4**D illustrates the final sacrificial wafer composed of embedded electro-optical material strips **406** fabricated from electro-optical material thin films **416***c* embedded in dielectric matrix **402** disposed over substrate **404**. The structure depicted in FIG. **4**C may be further processed by growing an additional dielectric layer over the top of electro-optical material strips **405***c* along with overlaying dielectric layer **412***c* until electro-optical material thin films **416***c* are completely covered and surrounded by the additional dielectric layer (the dielectric matrix **402**). The top surface of the structure may be planarized until a top dielectric surface of the sacrificial wafer covers electro-optical material thin films **416** by about 20 nm to about 200 nm.
- (27) Although the method disclosed above and illustrated in FIGS. **4**A-**4**D depict the sacrificial wafer illustrated in FIG. **3**A, it may be recognized that additional structures, such as waveguide and electrodes (illustrated in FIGS. **3**B-**3**I) may be fabricated in the sacrificial wafer containing the electro-optical material. The disclosures above, with regards to FIGS. **3**B and **3**I, present exemplary methods in which such waveguide and electrodes may be fabricated in the sacrificial wafer, as further disclosed above.
- (28) FIGS. 5A-5D illustrate a second method for fabricating a sacrificial wafer containing the electro-optical material. Although electrodes and waveguides are not included in these figures, again, the method of fabricating the sacrificial wafer may readily be extended to incorporate these elements, as discussed above with respect to FIGS. 3B-3I.
- (29) FIG. **5**A illustrates placement of electro-optical material chiplets **536** on a clean wafer comprising substrate **504** and overlaying dielectric layer **512***a*. In some aspects, electro-optical material chiplets **536** may be placed on the clean wafer using a pick-and-place device. In some aspects, electro-optical material chiplets 536 may be placed on the clean wafer using a wafer bonding device. In some aspects, substrate **504** may be composed of Si and dielectric layer **512***a* may be composed of SiO.sub.2. Electro-optical material chiplets **536** may be fabricated from an electro-optical material die. Electro-optical material chiplets 536 may also have a pre-implanted damage layer **530** disposed about 500 nm to about 1 µm from one surface of electro-optical material chiplets **536**. In one non-limiting example, pre-implanted damage layer **530** may be composed of a layer of hydrogen and/or helium ions implanted within a surface of electro-optical material chiplets **536**. Electro-optical material chiplets **536** may thus be composed of electrooptical material thin film **516***a* and a thick electro-optical material film **526***a* separated by preimplanted damage layer **530**. It may be understood that electro-optical material thin film **516***a* may be about 500 nm to about 1 µm thick. Electro-optical material chiplets **536** may be placed on clean wafer dielectric layer **512***a* having electro-optical material chiplets **536** placed on and bonded to dielectric layer **512***a*. In particular, electro-optical material thin film **516***a* of electro-optical material chiplets 536 may be placed in contact with dielectric layer 512a. In some non-limiting examples, electro-optical material chiplets **536** may be further bonded to dielectric layer **512***a* using

- die-to-wafer bonding techniques. In some aspects, electro-optical material chiplets **536** may have a size of around 1 mm to around 10 mm, and the clean wafer may have an overall diameter of about 200 mm to about 300 mm.
- (30) FIG. **5**B illustrates electro-optical material thin film **516***b* after the removal of thicker electro-optical material film **526***a*. Thick electro-optical material film **526***a* may be removed from electro-optical material thin films **516***b* by cleaving electro-optical material chiplets **536** at pre-implanted damage layer **530**. In one non-limiting example, the clean wafer including electro-optical material chiplets **536** may be heated, thereby causing the layer of hydrogen or helium gas to expand and fracture the crystal structure of electro-optical material chiplets **536**. In this manner, thick electro-optical material film **526***a* may be removed leaving only electro-optical material thin films **516***b* bonded to overlaying dielectric layer **512***b*. The resulting structure may be further planarized to smooth the exposed surface of thin electro-optical material films **516***b*.
- (31) FIG. **5**C illustrates the patterning of bonded electro-optical material thin films **516***b* (from FIG. **5**B) into electro-optical material strips **505***c*. One or more electro-optical material strips **505***c* may be fabricated from each electro-optical material thin film **516***b*. Patterning is a process by which exposed features on a wafer may be shaped into specific geometries, for example, electro-optical material strips **505***c*. Some examples of patterning processes may include lithography, such as photolithography, or etching, such as wet or dry etching. Each electro-optical material strip **505***c* may be composed of a portion of electro-optical material layer **516***c*. Overlaying dielectric layer **512***c* may also be etched.
- (32) FIG. **5**D illustrates the final sacrificial wafer composed of electro-optical material strips **506** embedded in dielectric matrix **502** disposed over substrate **504**. The structure depicted in FIG. **5**C may be further processed by depositing an additional dielectric layer over the top of electro-optical material strips **516***c* along with overlaying dielectric layer **512***c* until electro-optical material strips **516***c* are completely covered and surrounded by the additional dielectric layer. The top surface of the structure may be planarized until a top dielectric surface of the sacrificial wafer covers embedded electro-optical material strips **506** by about 20 nm to about 200 nm.
- (33) Although the method disclosed above and illustrated in FIGS. **4**A-**4**D depict the sacrificial wafer containing electro-optical material illustrated in FIG. **3**A, it may be recognized that additional structures, such as waveguide and electrodes (illustrated in FIGS. **3**B-**3**I) may be fabricated in the sacrificial wafer. The disclosures above, with regards to FIGS. **3**B and **3**I, present exemplary methods in which such waveguide and electrodes may be fabricated in the sacrificial electro-optical material wafer, as disclosed above.
- (34) FIG. **6** illustrates a cross-sectional view of an exemplary photonic device wafer **600**. Photonic device wafer **600** may be composed of a device wafer substrate **604** over which a device wafer dielectric layer **602** is deposited. In some aspects, device wafer substrate **604** may be composed of silicon. In some aspects, device wafer dielectric layer **602** may be fabricated of SiO.sub.2. Photonic device wafer **600** may be composed of multiple photonic device dies **603**. Some non-limiting components of the multiple photonic device dies **603** may include waveguides **640**, photodiodes **643**, and one or more electrodes **645** to conduct control signals to or receive electrical output signals from the photonic device dies **603**. Non-limiting examples of waveguides **640** may be fabricated for Si, SiN or other optically high transparency materials. In one non-limiting example, photodiodes **643** may be composed of Ge. Electrodes **645** may be fabricated from tungsten, aluminum, copper, or similar metals or conductive materials. Alternatively, such electrodes can be added after the bonding of the sacrificial wafer.
- (35) FIG. 7 depicts a photonic device structure **700** composed of sacrificial wafer **750** bonded to a photonic device wafer **600** at bonding layer **755** between the two. Sacrificial wafer **750** may include sacrificial wafer substrate **704** and sacrificial wafer dielectric matrix **702**. Each of the electro-optical material strips in sacrificial wafer **750** may be placed proximate to one or more photonic device dies **603** in photonic device wafer **600**. In this manner, the electro-optical material

strips may be optically coupled to the one or more photonic device dies **603**. In one aspect, the vertical separation between electro-optical material strips and another waveguide on the device die **603** is less than 3 micrometers. In another aspect, it is less than 1 micrometer. In another aspect, it is less than 0.5 micrometer. It may be recognized that although sacrificial wafer **750** may have a structure as depicted in FIG. **3**A, any of the sacrificial wafers containing electro-optical material as depicted in FIGS. **3B-3I** may be used. As depicted in FIG. **7**, photonic device wafer **600** may be oriented to have electrodes **645** (see FIG. **6**) directed towards bonding layer **755**. FIG. **9**, described below, illustrates an alternative photonic device structure **900** in which electrodes **645** are directed opposite to bonding layer **755**. This orientation of the alternative photonic device wafer with respect to sacrificial wafer **750** may be considered a reversed or flipped photonic device wafer (see **865**, FIG. **8**D).

- (36) FIGS. **8**A-**8**D depict a method of fabricating a reversed or flipped photonic device wafer as depicted in FIG. **8**D. FIG. **8**A again illustrates photonic device wafer **600** as depicted in FIG. **6**. Additional metallization layers **850** may be added to contact electrodes **645** resulting in metalized photonic device wafer **800**, as illustrated in FIG. **8**B. As depicted in FIG. **8**C, after the additional metallization process, photonic device wafer **800** can be flipped and bonded to another handle substrate **804** with dielectric layer **860**. FIG. **8**D illustrates reversed or flipped photonic device wafer **865** fabricated by the removal of original substrate **604** of photonic device wafer **600**. The removal of original substrate 604 of photonic device wafer 600 thereby exposes a lower surface **870** of dielectric layer **602** of photonic device wafer **600**. Original substrate **604** of photonic device wafer 600 may be removed using any effective process including, without limitation, etching, polishing, or other similar technique. The dielectric material **602** can be etched or polished to have a desired thickness above the silicon waveguide **640**. In some aspects, one can deposit additional dielectric waveguide material, pattern the waveguide material, deposit dielectric cladding material over the extra waveguide material and dielectric layer **602**, and planarize the surface. Such additional dielectric waveguide can be made of SiN, SiON, or silicon, and can be used in connection with the electro-optical material strips that will be placed above.
- (37) FIG. **9** illustrates alternative photonic device structure **900** composed of sacrificial wafer **750** bonded to reversed or flipped photonic device wafer **865**. Sacrificial wafer **750** may be bonded to reversed or flipped photonic device wafer **865** at lower surface **870** of the dielectric layer **602** of flipped photonic device wafer **865** at bonding layer **755**.
- (38) It may be understood that sacrificial wafer substrate **704** may be removed from photonic device structure **700** or alternative photonic device structure **900** to exposes sacrificial wafer dielectric matrix **702**. Exposed sacrificial wafer dielectric matrix **702** may be further etched, patterned, or planarized in order to produce a final photonic device structure. Such additional processing steps may be used to fabricate electrical connections to the devices embedded below the dielectric matrix. The final structure may be cut or cleave to result in individual photonic chips composed of electro-optical material strips overlaid on active photonic devices.
- (39) Having thus described several aspects and embodiments of the technology of this application, it is to be appreciated that various alterations, modifications, and improvements will readily occur to those of ordinary skill in the art. Such alterations, modifications, and improvements are intended to be within the scope of the technology described in the application. It is, therefore, to be understood that the foregoing embodiments are presented by way of example only and that, within the scope of the appended claims and equivalents thereto, inventive embodiments may be practiced otherwise than as specifically described. In addition, any combination of two or more features, systems, articles, materials, and/or methods described herein, if such features, systems, articles, materials, and/or methods are not mutually inconsistent, is included within the scope of the present disclosure.
- (40) Also, as described, some aspects may be embodied as one or more methods. The acts performed as part of the method may be ordered in any suitable way. Accordingly, embodiments

may be constructed in which acts are performed in an order different than illustrated, which may include performing some acts simultaneously, even though shown as sequential acts in illustrative embodiments.

- (41) The phrase "and/or," as used herein in the specification and in the claims, should be understood to mean "either or both" of the elements so conjoined, i.e., elements that are conjunctively present in some cases and disjunctively present in other cases.
- (42) As used herein in the specification and in the claims, the phrase "at least one," in reference to a list of one or more elements, should be understood to mean at least one element selected from any one or more of the elements in the list of elements, but not necessarily including at least one of each and every element specifically listed within the list of elements and not excluding any combinations of elements in the list of elements. This definition also allows that elements may optionally be present other than the elements specifically identified within the list of elements to which the phrase "at least one" refers, whether related or unrelated to those elements specifically identified.
- (43) The terms "approximately" and "about" may be used to mean within  $\pm 20\%$  of a target value in some embodiments, within  $\pm 10\%$  of a target value in some embodiments, within  $\pm 5\%$  of a target value in some embodiments, and yet within  $\pm 2\%$  of a target value in some embodiments. The terms "approximately" and "about" may include the target value.
- (44) In the claims, as well as in the specification above, all transitional phrases such as "comprising," "including," "carrying," "having," "containing," "involving," "holding," "composed of," and the like are to be understood to be open-ended, i.e., to mean including but not limited to. The transitional phrases "consisting of" and "consisting essentially of" shall be closed or semi-closed transitional phrases, respectively.
- (45) Where a range or list of values is provided, each intervening value between the upper and lower limits of that range or list of values is individually contemplated and is encompassed within the disclosure as if each value were specifically enumerated herein. In addition, smaller ranges between and including the upper and lower limits of a given range are contemplated and encompassed within the disclosure. The listing of exemplary values or ranges is not a disclaimer of other values or ranges between and including the upper and lower limits of a given range. (46) The use of headings and sections in the application is not meant to limit the disclosure; each section can apply to any aspect, embodiment, or feature of the disclosure. Only those claims which use the words "means for" are intended to be interpreted under 35 USC 112(f). Absent a recital of "means for" in the claims, such claims should not be construed under 35 USC 112. Limitations from the specification are not intended to be read into any claims, unless such limitations are expressly included in the claims.

# **Claims**

- 1. A method comprising: providing a sacrificial wafer, comprising a substrate and an electro-optical material strip disposed within a dielectric matrix deposited over the substrate; contacting the sacrificial wafer to a photonic device wafer, wherein the photonic device wafer comprises a photonic device die, and wherein the electro-optical material strip is disposed proximate to the photonic device die; and bonding the sacrificial wafer to the photonic device wafer.
- 2. The method of claim 1, wherein the electro-optical material strip comprises essentially LiNbO.sub.3.
- 3. The method of claim 1, wherein the electro-optical material strip comprises essentially BaTiO.sub.3.
- 4. The method of claim 1, wherein providing the sacrificial wafer comprises: placing an electrooptical material chiplet on a dielectric layer of the sacrificial wafer; bonding the electro-optical material chiplet to the dielectric layer of the sacrificial wafer; fabricating an electro-optical material

strip from the electro-optical material chiplet; depositing a second dielectric layer over the sacrificial wafer and the electro-optical material strip, thereby embedding the electro-optical material strip in the dielectric matrix; and planarizing the dielectric matrix of the sacrificial wafer.

- 5. The method of claim 4, wherein placing the electro-optical material chiplet on the dielectric layer of the sacrificial wafer comprises using a pick-and-place device or a wafer bonding device.
- 6. The method of claim 4, wherein the electro-optical material chiplet, comprises an electrooptical material thin film deposited over a chiplet dielectric layer disposed over a chiplet substrate.
- 7. The method of claim 6, wherein placing the electro-optical material chiplet on the dielectric layer of the sacrificial wafer comprises placing the electro-optical material thin film of the electro-optical material chiplet on the dielectric layer of the sacrificial wafer.
- 8. The method of claim 7, further comprising: removing the chiplet substrate; and etching the electro-optical material thin film thereby forming the electro-optical material strip.
- 9. The method of claim 4, wherein placing the electro-optical material chiplet on the dielectric layer of the sacrificial wafer comprises placing an electro-optical material die on the dielectric layer of the sacrificial wafer.
- 10. The method of claim 9, wherein the electro-optical material die comprises a thick electrooptical material film, an electro-optical material thin film, and a pre-implanted damage layer therebetween, and wherein placing the electro-optical material die on the dielectric layer of the sacrificial wafer comprises placing the electro-optical material thin film on the dielectric layer of the sacrificial wafer.
- 11. The method of claim 10 further comprising: cleaving the electro-optical material die to remove the thick electro-optical material film; and etching the electro-optical material thin film thereby forming the electro-optical material strip.
- 12. The method of claim 1, wherein the sacrificial wafer further comprises an optical waveguide disposed proximate to the electro-optical material strip.
- 13. The method of claim 12, wherein providing the sacrificial wafer comprises: depositing an optical waveguide material above a dielectric layer of the sacrificial wafer, wherein the dielectric layer of the sacrificial wafer is disposed over the substrate; patterning the optical waveguide material thereby fabricating the optical waveguide; depositing an additional dielectric layer over the optical waveguide and the dielectric layer of the sacrificial wafer; planarizing a surface of the additional dielectric layer; placing an electro-optical material chiplet on the planarized surface of the sacrificial wafer proximate to the optical waveguide; and bonding the electro-optical material chiplet to the planarized surface of the sacrificial wafer.
- 14. The method of claim 1, wherein the sacrificial wafer further comprises an electrode disposed proximate to the electro-optical material strip.
- 15. The method of claim 14, wherein providing the sacrificial wafer comprises: pattern etching a dielectric layer of the sacrificial wafer, wherein the dielectric layer of the sacrificial wafer is disposed over the substrate; depositing an electrode material in the etched pattern of the dielectric layer of the sacrificial wafer; planarizing a surface comprising the electrode material in the etched pattern and the dielectric layer of the sacrificial wafer; depositing an additional dielectric layer over the electrode material in the etched pattern and the dielectric layer; placing an electro-optical material chiplet on the additional dielectric layer proximate to the electrode material in the etched pattern; and bonding the electro-optical material chiplet to the additional dielectric layer.
- 16. The method of claim 1, further comprising removing the substrate, thereby exposing a bottom surface of the dielectric matrix of the sacrificial wafer.
- 17. A photonic device structure, comprising: a photonic device wafer, comprising: a device wafer substrate; and a photonic device die fabricated in a device wafer dielectric layer disposed over the device wafer substrate; and a sacrificial wafer, comprising: a sacrificial wafer substrate; and an electro-optical material strip, wherein the electro-optical material strip is embedded in a sacrificial wafer dielectric matrix, wherein the sacrificial wafer dielectric matrix is bonded to the device wafer

dielectric layer, and wherein the electro-optical material strip is disposed proximate to the photonic device die.

- 18. The photonic device structure of claim 17, wherein the electro-optical material strip comprises essentially LiNbO.sub.3.
- 19. The photonic device structure of claim 17, wherein the electro-optical material strip comprises essentially BaTiO.sub.3.
- 20. The photonic device structure of claim 17, wherein the electro-optical material strip is 200 nm to 600 nm thick.
- 21. The photonic device structure of claim 17, wherein the sacrificial wafer further comprises an electrode proximate to the electro-optical material strip.
- 22. The photonic device structure of claim 17, wherein the sacrificial wafer further comprises an optical waveguide proximate to the electro-optical material strip.