# US Patent & Trademark Office Patent Public Search | Text View

United States Patent

Kind Code

B2

Date of Patent

Inventor(s)

12394470

August 19, 2025

Choi; Garam et al.

Semiconductor chip capable of calibrating bias voltage supplied to write clock buffer regardless of process variation and temperature variation, and devices including the same

#### **Abstract**

A semiconductor chip includes a write clock buffer, a voltage regulator, a process calibration circuit and a temperature calibration circuit. The voltage regulator generates plural regulated voltages. The process calibration circuit output one of the regulated voltages as a bias voltage of the write clock buffer, depending on a process variation of the semiconductor chip. The temperature calibration circuit track a temperature variation of the semiconductor chip in real time, performs analog calibration on the bias voltage from the process calibration circuit in real time depending on a result of the tracking, and outputs the analog-calibrated bias voltage to the write clock buffer.

Inventors: Choi; Garam (Suwon-si, KR), Kim; Yonghun (Suwon-si, KR), Lee; Jaewoo

(Suwon-si, KR), Kim; Kihan (Suwon-si, KR), Chang; Hojun (Suwon-si, KR)

Applicant: SAMSUNG ELECTRONICS CO., LTD. (Suwon-si, KR)

Family ID: 1000008762673

Assignee: SAMSUNG ELECTRONICS CO., LTD. (Suwon-si, KR)

Appl. No.: 18/221598

Filed: July 13, 2023

### **Prior Publication Data**

**Document Identifier**US 20240119997 A1
Publication Date
Apr. 11, 2024

# **Foreign Application Priority Data**

KR 10-2022-01279874 Oct. 06, 2022

### **Publication Classification**

Int. Cl.: G11C11/00 (20060101); G11C11/4074 (20060101); G11C11/4076 (20060101);

**G11C11/4093** (20060101)

**U.S. Cl.:** 

CPC **G11C11/4093** (20130101); **G11C11/4074** (20130101); **G11C11/4076** (20130101);

### **Field of Classification Search**

CPC: G11C (29/028); G11C (29/50008); G11C (11/4093); G11C (2207/2254); G11C (7/1057); G11C (11/4085); G11C (29/025); G11C (29/022); G11C (2207/105); G11C (11/4096); G11C (7/1051); G11C (7/1048); G11C (11/4074); G11C (11/4076); G11C (11/4082); G11C (11/4099); G11C (29/021); G11C (7/1078); G11C (7/12); G11C (7/22); G11C (7/1066); G11C (29/12005); G11C (29/1201); G11C (5/147); G11C (11/4091); G11C (7/10); G11C (11/4094); G11C (13/0064); G11C (13/0069); G11C (16/0483); G11C (16/06); G11C (16/20); G11C (16/32); G11C (2029/0409); G11C (2029/5002); G11C (2029/5004); G11C (2029/5602); G11C (29/023); G11C (29/12); G11C (29/12015); G11C (29/16); G11C (29/20); G11C (29/24); G11C (29/46); G11C (29/56012); G11C (7/02); G11C (7/1084); G11C (8/08); G11C (8/14); G11C (29/02); G11C (7/04); G11C

**USPC:** 365/189.16

### **References Cited**

#### U.S. PATENT DOCUMENTS

| Patent No.   | <b>Issued Date</b> | Patentee Name | U.S. Cl. | CPC         |
|--------------|--------------------|---------------|----------|-------------|
| 7064601      | 12/2005            | Kwak et al.   | N/A      | N/A         |
| 7791959      | 12/2009            | Chun          | N/A      | N/A         |
| 9461539      | 12/2015            | Chern et al.  | N/A      | N/A         |
| 11145355     | 12/2020            | Kim           | N/A      | G11C 7/1051 |
| 11283404     | 12/2021            | Lim           | N/A      | N/A         |
| 2013/0147544 | 12/2012            | Kim et al.    | N/A      | N/A         |
|              |                    |               |          |             |

### FOREIGN PATENT DOCUMENTS

| Patent No.      | <b>Application Date</b> | Country | CPC |
|-----------------|-------------------------|---------|-----|
| 10-2014-0130779 | 12/2013                 | KR      | N/A |
| 10-2015-0002203 | 12/2014                 | KR      | N/A |

(7/1069); H03K (19/0005); H03K (19/017545)

Primary Examiner: Le; Thong Q

Attorney, Agent or Firm: Sughrue Mion, PLLC

# **Background/Summary**

### CROSS-REFERENCE TO RELATED APPLICATIONS

(1) This application claims priority under 35 U.S.C. § 119 to Korean Patent Application No. 10-2022-0127987 filed on Oct. 6, 2022, in the Korean Intellectual Property Office, the disclosure of which being incorporated by reference herein in its entirety.

### **BACKGROUND**

- (2) The present disclosure relates to a semiconductor chip, and more particularly, to a semiconductor chip capable of calibrating a bias voltage of a write clock buffer regardless of a process variation and a temperature variation, and devices including the same. That is, the semiconductor chip is capable of compensating a bias voltage of a write clock buffer to account for a process variation and a temperature variation.
- (3) The term "PVT variations" is an acronym for a process variation, a voltage variation, and a temperature variation.
- (4) The process variation refers to a phenomenon in which a speed of a PMOS transistor and a speed of an NMOS transistor are different due to process characteristics. The speed of the PMOS transistor is expressed by one of "fast", "typical", and "slow", and the speed of the NMOS transistor is expressed by one of "fast", "typical", and "slow". In this case, an NMOS transistor-PMOS transistor combination is mainly expressed by Fast-Fast (FF), Fast-Slow (FS), Typical-Typical (TT), Slow-Fast (SF), or Slow-Slow (SS).
- (5) The temperature variation refers to a phenomenon in which the speed of the PMOS transistor and the speed of the NMOS transistor change depending on a temperature. The voltage variation refers to a phenomenon in which the speed of the PMOS transistor and the speed of the NMOS transistor change depending on a supply voltage. As a result, a voltage and a current of each of semiconductor chips formed on the same semiconductor wafer vary depending on the PVT variations.

### **SUMMARY**

- (6) It is an aspect to provide a semiconductor chip including a bias circuit capable of performing digital calibration on a bias voltage supplied to a write clock buffer regardless of a process variation (or a process variation and a temperature variation) and then performing analog calibration on the digitally calibrated bias voltage regardless of a temperature variation, and devices including the same. That is, the semiconductor chip includes the bias circuit that is capable of compensating a bias voltage of a write clock buffer to account for a process variation and a temperature variation.
- (7) According to an aspect of one or more embodiments, a semiconductor chip may comprise a write clock buffer; a voltage regulator configured to generate a plurality of regulated voltages; a process calibration circuit configured to output one of the plurality of regulated voltages as a bias voltage of the write clock buffer, depending on a process variation of the semiconductor chip; and a temperature calibration circuit configured to track a temperature variation of the semiconductor chip in real time, perform analog calibration on the bias voltage from the process calibration circuit in real time depending on a result of the tracking, and output the analog-calibrated bias voltage to the write clock buffer.
- (8) According to another aspect of one or more embodiments, a memory device may comprise a bias circuit configured to generate a bias voltage; and a write clock buffer configured to buffer complementary write clock signals based on the bias voltage and generate buffered complementary write clock signals. The bias circuit may comprise a voltage regulator configured to generate a plurality of regulated voltages; a process calibration circuit configured to output one of the plurality of regulated voltages as the bias voltage to the write clock buffer, depending on a process variation of the memory device; and a temperature calibration circuit configured to track a temperature variation of the memory device in real time, perform analog calibration on the bias voltage from the process calibration circuit in real time depending on a result of the tracking, and output the

analog-calibrated bias voltage to the write clock buffer.

(9) According to yet another aspect of one or more embodiments, a memory system may comprise a memory device; and a system on chip configured to control an operation of the memory device. The memory device may comprise a bias circuit configured to generate a bias voltage; and a write clock buffer configured to buffer complementary write clock signals by using the bias voltage and generate buffered complementary write clock signals. The bias circuit may comprise a voltage regulator configured to generate a plurality of regulated voltages; a process calibration circuit configured to output one of the plurality of regulated voltages as the bias voltage to the write clock buffer, depending on a process variation of the memory device; and a temperature calibration circuit configured to track a temperature variation of the memory device in real time, perform analog calibration on the bias voltage from the process calibration circuit in real time depending on a result of the tracking, and output the analog-calibrated bias voltage to the write clock buffer.

# **Description**

### BRIEF DESCRIPTION OF THE FIGURES

- (1) The above and other aspects will become apparent by describing in detail embodiments thereof with reference to the accompanying drawings, in which:
- (2) FIG. **1** is a block diagram of a memory system including a memory device according to some embodiments;
- (3) FIG. **2** is a diagram illustrating an input/output interface of a memory device of FIG. **1** in detail, according to some embodiments.
- (4) FIG. **3** is a circuit diagram of a first bias circuit illustrated in FIG. **2**, according to some embodiments;
- (5) FIG. **4** is a timing diagram of signals associated with an operation of a first bias circuit illustrated in FIG. **3**, according to some embodiments;
- (6) FIG. **5** is a circuit diagram of a first write clock buffer illustrated in FIG. **2**, according to some embodiments;
- (7) FIG. **6** is a circuit diagram of a first bias circuit illustrated in FIG. **2**, according to some embodiments; and
- (8) FIG. **7** is a flowchart describing an operation of a memory device illustrated in FIG. **1**, according to some embodiments.

### **DETAILED DESCRIPTION**

- (9) FIG. **1** is a block diagram of a memory system including a memory device according to some embodiments. Referring to FIG. **1**, a memory system **100** may include a system on chip (SoC) **200** and a memory device **300**.
- (10) In some embodiments, the memory system **100** may be a mobile device, and the mobile device may be a smartphone, a laptop computer, an Internet of Things (IoT) device, or a wearable computer. In some embodiments, the memory system **100** may be a personal computer (PC) such as a desktop computer.
- (11) The SoC **200** may include an application processor **210**, a modem **220**, a memory controller **230**, and an input/output interface **240**.
- (12) The application processor **210** may control operations of the modem **220** and the memory controller **230**. Under control of the application processor **210**, the memory controller **230** may write data "DATA" in the memory device **300** through the input/output interface **240** and may read the data "DATA" stored in the memory device **300** through the input/output interface **240**.
- (13) The modem **220** may exchange wireless signals with any other memory system through wireless communication, and data corresponding to the wireless signals may be transferred to the application processor **210** or may be transferred from application processor **210**.

- (14) The input/output interface **240** may be a physical layer (called "PHY") of an OSI (Open Systems Interconnection) model, and the PHY means circuitry to implement to physical layer functions.
- (15) The memory device **300** may be an integrated circuit (IC), a semiconductor chip (or a memory chip), or a semiconductor package including the semiconductor chip (or the memory chip). The memory device **300** may be a mobile DDR (Double Data Rate) DRAM or a low-power DDR (LPDDR) DRAM. The LPDDR DRAM is also called LPDDR SDRAM (Synchronous Dynamic Random Access Memory).
- (16) According to an embodiment, the SoC **200** and the memory device **300** may respectively include the input/output interface **240** and an input/output (I/O) interface **310** that comply with the LPDDR5 specification.
- (17) When the memory device **300** is the LPDDR5 DRAM, the memory controller **230** may be an LPDDR5 controller, and the input/output interface **240** may be an LPDDR5 PHY.
- (18) The input/output interface **240** sends complementary write clock signals WCK\_t and WCK\_c, a command CMDi (i being a natural number), the data "DATA", and complementary clock signals CK\_t and CK\_c to the memory device **300**.
- (19) The memory device **300** includes the input/output (I/O) interface **310**, a write/read (R/W) circuit **380**, and a memory core **390**. For example, in some embodiments, the memory core **390** may be a DRAM core.
- (20) FIG. **2** is a diagram illustrating an input/output (I/O) interface **310** of the memory device **300** of FIG. **1** in detail, according to some embodiments. Referring to FIG. **2**, the input/output interface **310** may include a first bias circuit **320**A, a second bias circuit **320**B, a first write clock (WCK) buffer **360**A, a second write clock (WCK) buffer **360**B, a command decoder **370**, and a plurality of pads **P0** to **P15**, WP**1** to WP**4**, and CP**1** to CPn.
- (21) Referring to FIGS. **1** and **2**, depending on a second command CMDi (i=2) indicating a write operation or a read operation, the first and second write clock buffers **360**A and **360**B of the input/output interface **310** receive and buffer the complementary write clock signals WCK\_t and WCK\_c and output the buffered complementary write clock signals to the pads **P0** to **P15**. In this case, the pads **P0** to **P15** are bidirectional input/output pads (or bidirectional data input/output pads).
- (22) In the write operation, the data "DATA" transferred from the SoC **200** are input to the bidirectional input/output pads P**0** to P**15**. In the read operation, the data "DATA" to be transferred to the SoC **200** are input to the bidirectional input/output pads P**0** to P**15** through the read/write circuit **380**.
- (23) In the write operation, depending on the complementary write clock signals buffered by the first and second write clock buffers **360**A and **360**B, the read/write (R/W) circuit **380** receives the data "DATA" (=DQ[15:0]) output from the bidirectional input/output pads P**0** to P**15** and writes the data "DATA" (=DQ[15:0]) in the memory core **390**.
- (24) In the read operation, the read/write (R/W)circuit **380** sends data output from the memory core **390** to the bidirectional input/output pads P**0** to P**15**, and the bidirectional input/output pads P**0** to P**15** send the data "DATA" (=DQ[15:0]) to the SoC **200** depending on the complementary write clock signals buffered by the write clock buffers **360**A and **360**B.
- (25) The memory core **390** includes a plurality of DRAM cells storing the data "DATA".
- (26) The first bias circuit **320**A supplies a bias voltage WCK\_BIAS to the first write clock buffer **360**A, and the second bias circuit **320**B supplies the bias voltage WCK\_BIAS to the second write clock buffer **360**B. Each of the first and second bias circuits **320**A and **320**B is also called a bias voltage generation circuit.
- (27) A structure and an operation characteristic of the first bias circuit **320**A are identical to a structure and an operation characteristic of the second bias circuit **320**B, and a structure and an operation characteristic of the first write clock buffer **360**A is identical to a structure and an

- operation characteristic of the second write clock buffer **360**B. The operation characteristic includes a characteristic of each transistor and a characteristic of each resistor.
- (28) In the write operation, the first write clock buffer **360**A buffers the complementary write clock signals WCK\_t and WCK\_c input through the pads WP**1** and WP**2** and outputs the buffered complementary write clock signals to the bidirectional input/output pads P**0** to P**7**.
- (29) In the write operation, the second write clock buffer **360**B buffers the complementary write clock signals WCK\_t and WCK\_c input through the pads WP**3** and WP**4** and outputs the buffered complementary write clock signals to the bidirectional input/output pads P**8** to P**15**.
- (30) The command decoder **370** decodes a first command CMDi (i=1) received through the command/address pads CP1 to CPn (n being a natural number of 2 or more) to generate a first control signal CTL1 and outputs the first control signal CTL1 to the first bias circuit **320**A and the second bias circuit **320**B. The first command CMD1 refers to a command determined depending on a combination of signals for initialization of the memory device **300**.
- (31) The command decoder **370** decodes a second command CMDi (i=2) received through the command/address pads CP**1** to CPn to generate a third control signal CTL**3** and outputs the third control signal CTL**3** to the first write clock buffer **360**A and the second write clock buffer **360**B. The second command CMD**2** refers to a command determined depending on a combination of signals for the read operation or the write operation.
- (32) Below, the first bias circuit **320**A and the first write clock buffer **360**A will be representatively described.
- (33) FIG. **3** is a circuit diagram a first bias circuit illustrated in FIG. **2**, according to some embodiments.
- (34) Referring to FIG. **3**, the first bias circuit **320**A includes a voltage regulator **321**A, a process calibration circuit **321**B, a temperature calibration circuit **321**C, and a control logic circuit **338**. According to some embodiments, the process calibration circuit **321**B may include the control logic circuit **338**.
- (35) The voltage regulator **321**A generates a plurality of voltages that are regulated to have different voltage levels. The voltage regulator **321**A is connected between an operation voltage transmission line that supplies an operation voltage VDD and a current output node ND**5** that supplies a current from the voltage regulator **321**A to the temperature calibration circuit **321**C. In some embodiments, the voltage regulator **321**A may be a linear regulator, for example, a low dropout (LDO) voltage regulator and, in this configuration, the LDO voltage regulator is simply called LDO.
- (36) The voltage regulator **321**A includes a first comparator **322**, a first transistor MP**1**, a first resistor string RT**1**, and a second resistor string RT**2**.
- (37) The first comparator **322** includes a non-inverting input terminal (+) that receives a first reference voltage VREFY and an inverting input terminal (-) that receives a voltage of a first node ND**1**, compares the first reference voltage VREFY and the voltage of the first node ND**1**, and outputs a first comparison signal corresponding to a comparison result to a gate of the first transistor MP**1** may be a PMOS transistor.
- (38) For example, when the first reference voltage VREFY is equal to or greater (or higher) than the voltage of the first node ND1, the first transistor MP1 is turned off in response to the first comparison signal having a high level. When the first reference voltage VREFY is smaller (or lower) than the voltage of the first node ND1, the first transistor MP1 is turned on in response to the first comparison signal having a low level.
- (39) The first resistor string RT1 includes a first group of resistors connected in series and is connected between a drain of the PMOS transistor MP1 and the first node ND1. When the first reference voltage VREFY is smaller than the voltage of the first node ND1, the first resistor string RT1 generates a first group of regulated voltages by dividing a voltage corresponding to a difference between a voltage of the drain of the PMOS transistor MP1 and the voltage of the first

node ND1 by using the first group of resistors.

- (40) The second resistor string RT2 includes a second group of resistors connected in series and is connected between the first node ND1 and the fifth node ND5. When the first reference voltage VREFY is smaller than the voltage of the first node ND1, the second resistor string RT2 generates a second group of regulated voltages by dividing a voltage corresponding to a difference between a voltage of the first node ND1 and a voltage of the fifth node ND5 by using the second group of resistors.
- (41) The plurality of regulated voltages generated by the voltage regulator **321**A include the first group of regulated voltages generated by using the first resistor string RT**1** and the second group of regulated voltages generated by using the second resistor string RT**2**.
- (42) The process calibration circuit **321**B includes a multiplexer **324**, a replica write clock buffer **326**, a second comparator **328**, an oscillator **330**, and a counter **332**. The process calibration circuit **321**B may also be called a close-loop digital calibration (or compensation) circuit.
- (43) The process calibration circuit **321**B outputs one of the plurality of regulated voltages generated by the voltage regulator **321**A as the bias voltage WCK\_BIAS of the first write clock buffer **360**A depending on the process variation of the semiconductor chip **300**.
- (44) The process calibration circuit **321**B includes the replica write clock buffer **326** including a bias transistor MN**3**. To calibrate or compensate for a threshold voltage of the bias transistor MN**3**, which changes depending on the process variation, the process calibration circuit **321**B selects one of the plurality of regulated voltages generated by the voltage regulator **321**A as the bias voltage WCK\_BIAS by using digital signals CNT and outputs the selected bias voltage WCK\_BIAS to the first write clock buffer **360**A.
- (45) In more detail, the multiplexer **324** receives the plurality of regulated voltages from the voltage regulator **321**A and the digital signals CNT, and outputs one of the plurality of regulated voltages from the voltage regulator **321**A to a gate of the bias transistor MN**3** and the first write clock buffer **360**A based on the digital signals CNT from the counter **332**. That is, the digital signals CNT from the counter **332** are selection signals.
- (46) A structure and an operation characteristic of the replica write clock buffer **326** are identical to a structure and an operation characteristic of the first write clock buffer **360**A illustrated in FIG. **5**.
- (47) Each of the replica write clock buffer **326** and the first write clock buffer **360**A may be implemented with a current mode logic (CML) buffer.
- (48) The replica write clock buffer **326** includes a first resistor R**1** and a second transistor MN**1** that are connected in series between the operation voltage transmission line that supplies the operation voltage VDD and a second node ND**2**, a second resistor R**2** and a third transistor MN**2** that are connected in series between the operation voltage transmission line that supplies the operation voltage VDD and the second node ND**2**, and the bias transistor MN**3** and an enable transistor MN**4** that are connected in series between the second node ND**2** and a ground VSS.
- (49) A gate of the second transistor MN1 is connected with the ground VSS, and the operation voltage VDD is supplied to a gate of the third transistor MN2. Accordingly, the second transistor MN1 implemented with an NMOS transistor is turned off, and the third transistor MN2 implemented with a NMOS transistor is turned on.
- (50) The second comparator **328** compares a second reference voltage VREFT and an output voltage VOUT of an output node ND**3** of the replica write clock buffer **326** and generates a second comparison signal.
- (51) The replica write clock buffer **326** is a circuit for determining (or monitoring) how much the first write clock buffer **360**A actually using the bias voltage WCK\_BIAS uses a bias current at a specific bias voltage WCK\_BIAS.
- (52) The second reference voltage VREFT is a voltage that is obtained by converting a target bias current into a voltage drop.
- (53) The oscillator **330** generates an oscillation signal OSC for a count operation of the counter

- **332**. In some embodiments, the oscillator **330** may be a ring oscillator. The counter **332** generates the digital signals CNT by using an output signal of the second comparator **328** and the oscillation signal OSC. The oscillation signal OSC is also called a clock signal.
- (54) The process calibration circuit **321**B uses a close loop to perform a digital calibration operation by using the oscillation signal OSC and the bias voltage WCK\_BIAS that repeats up or down. The process calibration circuit **321**B operates until a current of the replica write clock buffer **326** reaches the target bias current.
- (55) When the digital calibration for the bias voltage WCK\_BIAS by the process calibration circuit **321**B using the close loop is completed, the bias voltage WCK\_BIAS is fixed to one of the plurality of regulated voltages, and the temperature calibration circuit **321**C calibrates the bias voltage WCK\_BIAS. That is, the bias voltage WCK\_BIAS is determined by the process calibration circuit **321**B only by a change of a threshold voltage of each of diode-connected transistors DT**1**, DT**2**, and DT**3** (described further below).
- (56) FIG. **4** is a timing diagram of signals associated with an operation of a first bias circuit illustrated in FIG. **3**, according to some embodiments.
- (57) Referring to FIGS. **3** and **4**, during the digital calibration operation, the enable transistor MN**4** is turned on in response to a second control signal CTL**2**, and the amount of current flowing through the bias transistor MN**3** is determined depending on a voltage level of the bias voltage WCK\_BIAS. Accordingly, a level of the output voltage VOUT of the replica write clock buffer **326** is determined depending on the voltage level of the bias voltage WCK\_BIAS.
- (58) It is assumed that when the digital signals CNT are first digital values (5'b10000), the multiplexer **324** outputs a first voltage (e.g., a regulated voltage having a first level VB**1**) among the plurality of regulated voltages as the bias voltage WCK\_BIAS, in response to the first digital values (5'b10000).
- (59) Since the regulated voltage with the first level VB**1** is output as the bias voltage WCK\_BIAS, the level of the output voltage VOUT of the replica write clock buffer **326** is a fourth level VOUT\_**1**.
- (60) In this case, because the fourth level VOUT\_1 of the output voltage VOUT is lower than the second reference voltage VREFT, the second comparator 328 generates the second comparison signal of the high level and supplies the second comparison signal of the high level to the counter 332.
- (61) It is assumed that the counter **332** outputs the digital signals CNT having second digital values (5'b01111) depending on the second comparison signal of the high level.
- (62) It is assumed that when the digital signals CNT are the second digital values (5'b01111), the multiplexer **324** outputs a second voltage (e.g., a regulated voltage having a second level VB**2**) among the plurality of regulated voltages as the bias voltage WCK\_BIAS, in response to the second digital values (5'b01111).
- (63) Since the regulated voltage with the second level VB**2** is output as the bias voltage WCK\_BIAS, the level of the output voltage VOUT of the replica write clock buffer **326** is a fifth level VOUT\_**2**.
- (64) In this case, because the fifth level VOUT\_2 of the output voltage VOUT is lower than the second reference voltage VREFT, the second comparator **328** generates the second comparison signal of the high level and supplies the second comparison signal of the high level to the counter **332**.
- (65) It is assumed that the counter **332** outputs the digital signals CNT having third digital values (5'b01110) depending on the second comparison signal of the high level.
- (66) It is assumed that when the digital signals CNT are the third digital values (5'b01110), the multiplexer **324** outputs a third voltage (e.g., a regulated voltage having a third level VB3) among the plurality of regulated voltages as the bias voltage WCK\_BIAS, in response to the third digital values (5'b01110). In this case, VB1>VB2>VB3.

- (67) Since the regulated voltage with the third level VB3 is output as the bias voltage WCK\_BIAS, the level of the output voltage VOUT of the replica write clock buffer **326** is a sixth level VOUT\_**3**.
- (68) In this case, because the sixth level VOUT\_3 of the output voltage VOUT is higher than the second reference voltage VREFT, the second comparator 328 generates the second comparison signal of the low level and supplies the second comparison signal of the low level to the counter 332.
- (69) It is assumed that the counter **332** outputs the digital signals CNT having the second digital values (5'b01111) depending on the second comparison signal of the low level.
- (70) Operations that are performed when the digital signals CNT are the second digital value (5'b01111) and when the digital signals CNT are the third digital values (5'b01110) are identical to those described above.
- (71) As illustrated in FIG. **4** as an example, the operation in which the digital signals CNT change from the second digital value (5'b01111) to the third digital values (5'b01110) and the operation in which the digital signals CNT change from the third digital values (5'b01110) to the second digital value (5'b01111) are performed as much as the given number of times.
- (72) When the first control signal CTL1 is at the high level (H), the control logic circuit 338 receives the first control signal CTL1 of the high level, outputs the second control signal CTL2 of the high level to the enable transistor MN4 until a given time CT passes, and outputs the second control signal CTL2 of the low level (L) to the enable transistor MN4 when/after the given time CT passes.
- (73) When each of the control signals CTL1 and CTL2 is at the high level, both the process calibration circuit 321B and the temperature calibration circuit 321C are enabled. Accordingly, until the given time CT passes, the process calibration circuit 321B performs digital calibration on the bias voltage WCK\_BIAS, and the temperature calibration circuit 321C performs analog calibration on the bias voltage WCK\_BIAS.
- (74) However, when the given time CT passes, the second control signal CTL**2** transitions (or changes) from the high level to the low level. In this case, the process calibration circuit **321**B is disabled at last, and only the temperature calibration circuit **321**C maintains the enable state. (75) The temperature calibration circuit **321**C tracks a temperature variation of the semiconductor
- chip **300** in real time, performs analog calibration on the bias voltage WCK\_BIAS from the process calibration circuit **321**B in real time depending on a result of the tracking, and outputs the bias voltage WCK\_BIAS on which the analog calibration have been performed to the first write clock buffer **360**A.
- (76) The temperature calibration circuit **321**C tracks the threshold voltage of the bias transistor MN**3**, which changes depending on the temperature variation of the semiconductor chip **300**, in real time, and outputs the bias voltage WCK\_BIAS on which the analog calibration has been performed to the first write clock buffer **360**A.
- (77) The temperature calibration circuit **321**C may perform analog calibration on the bias voltage WCK\_BIAS in real time by using the threshold voltage of at least one diode-connected transistor DT**1**, DT**2**, or DT**3**. The threshold voltage is inversely proportional to the temperature variation of the semiconductor chip **300**.
- (78) The temperature calibration circuit **321**C is connected between the current output node ND**5** of the voltage regulator **321**A and the ground VSS.
- (79) The temperature calibration circuit **321**C includes a switch circuit, at least one diodeconnected transistor DT**1**, DT**2**, or DT**3**, and an enable transistor MN**5**.
- (80) The switch circuit connects the current output node ND**5** and the at least one diode-connected transistor DT**1** in response to the first control signal CTL**1**.
- (81) The switch circuit includes a transmission gate **334** and an inverter **336**. When the first control signal CTL**1** is at the high level, the transmission gate **334** is turned on. When the first control signal CTL**1** is at the low level, the transmission gate **334** is turned off.

- (82) The threshold voltage of each of the plurality of diode-connected transistors DT1, DT2, and DT3 is smaller (or lower) than the threshold voltage of the bias transistor MN3 included in the replica write clock buffer 326. For example, when the threshold voltage of the bias transistor MN3 is 0.7 V, the threshold voltage of each of the diode-connected transistors DT1, DT2, and DT3 may be 0.25 V. However, embodiments are not limited thereto.
- (83) The enable transistor MN5 is an NMOS transistor, and the enable transistor MN5 is connected between the third diode-connected transistor DT3 and the ground VSS. When the first control signal CTL1 of the high level is input to a gate of the NMOS transistor MN5, the NMOS transistor MN5 is turned on, and thus, the temperature calibration circuit 321C is enabled depending on the first control signal CTL1 of the high level.
- (84) For example, each of the diode-connected transistors DT**1**, DT**2**, and DT**3** has a negative temperature coefficient (NTC) characteristic.
- (85) After the first bias circuit **320**A included in the semiconductor chip **300** calibrates the bias voltage WCK\_BIAS by using the process calibration circuit **321**B and the temperature calibration circuit **321**C at a first temperature, when a temperature (or an operation temperature) of the semiconductor chip **300** decreases from the first temperature to a second temperature, the threshold voltage of each of the diode-connected transistors DT**1**, DT**2**, and DT**3** increases, and an on resistance value of each of the diode-connected transistors DT**1**, DT**2**, and DT**3** increases. The on resistance value is a resistance value between a drain and a source of an NMOS transistor when the NMOS transistor is turned on.
- (86) Referring to a first case CT(CASE1) of FIG. **4**, because a voltage level of each of the nodes ND1 and ND5 is higher than the voltage of the non-inverting input terminal (+) of the first comparator **322**, the level of the bias voltage WCK\_BIAS determined by the process calibration circuit **321**B increases.
- (87) However, after the first bias circuit **320**A included in the semiconductor chip **300** calibrates the bias voltage WCK\_BIAS by using the process calibration circuit **321**B and the temperature calibration circuit **321**C at the first temperature, when a temperature of the semiconductor chip **300** increases from the first temperature to a third temperature, the threshold voltage decrease each of the diode-connected transistors DT**1**, DT**2**, and DT**3** decreases, and the on resistance value of each of the diode-connected transistors DT**1**, DT**2**, and DT**3** decreases.
- (88) Referring to a second case HT(CASE2) of FIG. **4**, because a voltage level of each of the nodes ND**1** and ND**5** is lower than the voltage of the non-inverting input terminal (+) of the first comparator **322**, the level of the bias voltage WCK\_BIAS determined by the process calibration circuit **321**B decreases.
- (89) As the temperature of the semiconductor chip **300** becomes higher (HT) (i.e., as the threshold voltage of each of the diode-connected transistors DT**1**, DT**2**, and DT**3** decreases), the level of the bias voltage WCK\_BIAS supplied to the first write clock buffer **360**A decreases (CASE**2**).
- (90) However, as the temperature of the semiconductor chip **300** becomes lower (CT) (i.e., as the threshold voltage of each of the diode-connected transistors DT**1**, DT**2**, and DT**3** increases), the level of the bias voltage WCK\_BIAS supplied to the first write clock buffer **360**A increases (CASE**1**).
- (91) FIG. **5** is a circuit diagram of a first write clock (WCK) buffer illustrated in FIG. **2**, according to some embodiments.
- (92) A structure of the first write clock buffer **360**A illustrated in FIG. **5** is identical to the structure of the replica write clock buffer **326** illustrated in FIG. **3** except for signals respectively input to gates of transistors MN**1**, MN**2**, and MN**4**.
- (93) Referring to FIG. **5**, a true write clock signal WCK\_t is input to the gate of the second transistor MN**1**, and a complementary write clock signal WCK\_c is input to the gate of the third transistor MN**2**.
- (94) The third control signal CTL3 is input to a gate of the enable transistor MN4 of FIG. 5. The

- command decoder **370** decodes the second command CMD**2** and generates the third control signal CTL**3** of the high level.
- (95) Each of the first and second bias circuits **320**A and **320**B finds the bias voltage WCK\_BIAS optimized for the process variation through digital calibration using the replica write clock buffer included therein and tracks (or monitors) a change of the threshold voltage of each of the diodeconnected transistors DT**1**, DT**2**, and DT**3**, which threshold voltage changes depending on the temperature variation while the semiconductor chip **300** operates. As such, each of the first and second bias circuits **320**A and **320**B may supply the constant bias voltage WCK\_BIAS to each of the first and second write clock buffers **360**A and **360**B.
- (96) Because the first and second bias circuits **320**A and **320**B respectively supply the constant bias voltage WCK\_BIAS to the first and second write clock buffers **360**A and **360**B regardless of the process variation and the temperature variation of the semiconductor chip **300**, each of the first and second write clock buffers **360**A and **360**B buffers the complementary write clock signals WCK\_t and WCK\_c by using the constant bias voltage WCK\_BIAS and generates buffered complementary write clock signals VOUT and VOUTB.
- (97) For example, in some embodiments, the complementary write clock signals WCK\_t and WCK\_c are differential write clock signals, and the buffered complementary write clock signals VOUT and VOUTB are differential write clock signals.
- (98) In the write operation and the read operation, the buffered complementary write clock signals VOUT and VOUTB that are used as a reference clock signal may be stably generated regardless of the process variation and the temperature variation, and thus, the delay variation may be minimized.
- (99) Because the first and second bias circuits **320**A and **320**B respectively supply the bias voltage WCK\_BIAS, which is constant regardless of the process variation and the temperature variation of the semiconductor chip **300**, to the first and second write clock buffers **360**A and **360**B, the duty ratio of each of the buffered complementary write clock signals VOUT and VOUTB is maintained at about 50% without distortion.
- (100) FIG. **6** is a circuit diagram of a first bias circuit illustrated in FIG. **2**, according to some embodiments.
- (101) A first bias circuit **320**A-**1** of FIG. **6** may include the voltage regulator **321**A, the process calibration circuit **321**B, the temperature calibration circuit **321**C, the control logic circuit **338**, a resistor circuit R, and an enable control circuit **340**.
- (102) A structure and an operation of each of the components **321**A, **321**B, **321**C, and **338** of FIG. **6** is identical to the structure and the operation of each of the components **321**A, **321**B, **321**C, and **338** of FIG. **3**, and thus, repeated description associated with the components **321**A, **321**B, **321**C, and **338** will be omitted to avoid redundancy.
- (103) The resistor circuit R includes a resistor string RT3 and an enable transistor MN6 connected in series between the current output node ND5 of the voltage regulator 321A and the ground VSS. The resistor string RT3 includes a plurality of resistors connected in series, and the enable transistor MN6 is an NMOS transistor.
- (104) The enable control circuit **340** includes a selection signal generation circuit **342**, a first inverter **344**, a first NAND gate circuit **346**, a second inverter **348**, a second NAND gate circuit **350**, and a third inverter **352**.
- (105) The selection signal generation circuit **342** may be implemented with a fuse and may generate a selection signal SEL corresponding to whether the fuse is cut. According to an embodiment, the selection signal generation circuit **342** may be implemented with a register. (106) For example, when the fuse is cut or open, the selection signal SEL has one of the high level and the low level; when the fuse is uncut or short, the selection signal SEL has the other of the high level and the low level.
- (107) The enable control circuit **340** may enable only one of the temperature calibration circuit

- **321**C and the resistor circuit R in response to the selection signal SEL from the selection signal generation circuit **342** and the first control signal CTL**1**.
- (108) For example, when the first control signal CTL1 is at the high level (H) and the selection signal SEL is at the low level, the first inverter 344 outputs an output signal of the high level, the first NAND gate circuit 346 outputs an output signal of the low level by performing a NAND operation on the first control signal CTL1 of the high level and the output signal of the high level output from the first inverter 344, and the second inverter 348 outputs an output signal of the high level to the gate of the transistor MN5. In this case, the temperature calibration circuit 321C is enabled (or turned on).
- (109) However, the second NAND gate circuit **350** outputs an output signal of the high level by performing a NAND operation on the first control signal CTL**1** of the high level and the output signal of the low level output from the selection signal generation circuit **342**, and the third inverter **352** outputs an output signal of the low level to the gate of the transistor MN**6**. In this case, the resistor circuit is disabled (or turned off).
- (110) For another example, when the first control signal CTL1 is at the high level (H) and the selection signal SEL is at the high level, the first inverter **344** outputs the output signal of the low level, the first NAND gate circuit **346** outputs the output signal of the high level by performing a NAND operation on the first control signal CTL1 of the high level and the output signal of the low level output from the first inverter **344**, and the second inverter **348** outputs the output signal of the low level to the gate of the transistor MN5. In this case, the temperature calibration circuit **321**C is disabled (or turned off).
- (111) However, the second NAND gate circuit **350** outputs the output signal of the low level by performing a NAND operation on the first control signal CTL**1** of the high level and the output signal of the high level output from the selection signal generation circuit **342**, and the third inverter **352** outputs the output signal of the high level to the gate of the transistor MN**6**. In this case, the resistor circuit is enabled (or turned on).
- (112) FIG. **7** is a flowchart describing an operation of a memory device illustrated in FIG. **1**, according to some embodiments. Referring to FIGS. **1** to **5** and **7**, the command decoder **370** receives an initialization command CMD**1** (Sl**10**). The command decoder **370** generates the first control signal CTL**1** of the high level (H) in response to the initialization command CMD**1**, and the control logic circuit **338** generates the second control signal CTL**2** of the high level in response to the first control signal CTL**1** of the high level.
- (113) The temperature calibration circuit **321**C is enabled depending on the first control signal CTL**1** of the high level, and the process calibration circuit **321**B is enabled depending on the second control signal CTL**2** of the high level.
- (114) The bias voltage to be supplied to the write clock buffer is calibrated to eliminate a process and a temperature variation in the bias voltage (S120). The process calibration circuit 321B calibrates the bias voltage WCK\_BIAS to be supplied to the first write clock buffer 360A to remove the process variation, and simultaneously (or in parallel), the temperature calibration circuit 321C calibrates the bias voltage WCK\_BIAS to be supplied to the first write clock buffer 360A to remove the temperature variation.
- (115) After the given time CT passes, because the control logic circuit **338** generates the second control signal CTL**2** of the low level, the process calibration circuit **321**B is disabled depending on the second control signal CTL**2** of the low level.
- (116) Because the first control signal CTL**1** maintains the high level even after the given time CT passes, the temperature calibration circuit **321**C remains the enable state.
- (117) The command decoder **370** receives a write/read command (CMD**2**) (S**130**). Because the command decoder **370** generates the third control signal CTL**3** of the high level in response to the write or read command CMD**2**, the first write clock buffer **360**A is enabled.
- (118) According to embodiments, the write or read command CMD2 may be input to the command

decoder **370** before the given time CT or after the given time CT.

- (119) The calibrated bias voltage is analog-calibrated in real time to eliminate the temperature variation in the calibrated bias voltage (S140). The temperature calibration circuit 321C performs analog calibration on the bias voltage WCK\_BIAS calibrated in operation S120 in real time to remove the temperature variation and outputs the bias voltage WCK\_BIAS that has undergone the analog calibration in real time to the first write clock buffer 360A.
- (120) The first write clock buffer **360**A buffers the complementary write clock signals WCK\_t and WCK\_c by using the bias voltage WCK\_BIAS in real time (S**150**). The first write clock buffer **360**A buffers the complementary write clock signals WCK\_t and WCK\_c by using the bias voltage WCK\_BIAS calibrated in real time in operation S**140** and outputs the buffered complementary write clock signals VOUT and VOUTB to the bidirectional input/output pads P**0** to P**7**.
- (121) A read/write operation is performed suing the complementary write clock signals (S160). When the write command CMD2 is received, the data DQ[7:0] input to the bidirectional input/output pads P0 to P7 are transferred to the read/write circuit 380 depending on the buffered complementary write clock signals VOUT and VOUTB, the read/write circuit 380 writes the data in the memory core 390.
- (122) When the read command CMD2 is received, the data read from the memory core **390** are input to the bidirectional input/output pads P**0** to P**7** through the read/write circuit **380**, and the data input to the bidirectional input/output pads P**0** to P**7** are transferred to the input/output interface **240** of the SoC **200** depending on the buffered complementary write clock signals VOUT and VOUTB. For example, the term "calibration" may also be replaced with the term "compensation", "correction", "control", or "adjust".
- (123) A semiconductor chip according to some embodiments and devices including the same may perform digital calibration on a bias voltage supplied to a write clock buffer by using a bias circuit regardless of a process variation (or a process variation and a temperature variation) and may again perform analog calibration on the digitally calibrated bias voltage regardless of the temperature variation.
- (124) The semiconductor chip according to some embodiments may supply the bias voltage having a low-power and high power supply rejection ratio/power supply ripple rejection (PSRR) to the write clock buffer.
- (125) Because the semiconductor chip according to some embodiments may supply the bias voltage that does not depend on the process variation and the temperature variation to the write clock buffer, the write clock buffer may buffer complementary write clock signals by using the bias voltage and may generate buffered complementary write clock signals each having a duty ratio of 50%.
- (126) While the present disclosure has been described with reference to various embodiments thereof, it will be apparent to those of ordinary skill in the art that various changes and modifications may be made thereto without departing from the spirit and scope of the present disclosure as set forth in the following claims.

### **Claims**

- 1. A semiconductor chip comprising: a write clock buffer; a voltage regulator configured to generate a plurality of regulated voltages; a process calibration circuit configured to output one of the plurality of regulated voltages as a bias voltage of the write clock buffer, depending on a process variation of the semiconductor chip; and a temperature calibration circuit configured to track a temperature variation of the semiconductor chip in real time, perform analog calibration on the bias voltage from the process calibration circuit in real time depending on a result of the tracking, and output the analog-calibrated bias voltage to the write clock buffer.
- 2. The semiconductor chip of claim 1, wherein the process calibration circuit includes a replica

write clock buffer including a bias transistor, and the process calibration circuit is configured to output the one of the plurality of regulated voltages using digital signals such that a threshold voltage of the bias transistor is calibrated, the threshold voltage changing depending on the process variation, and wherein the temperature calibration circuit is configured to output the analog-calibrated bias voltage to the write clock buffer, the analog-calibrated bias voltage being inversely proportional to the temperature variation.

- 3. The semiconductor chip of claim 2, further comprising: a control logic circuit, wherein, while the temperature calibration circuit is enabled based on a first control signal, the control logic circuit is configured to enable the process calibration circuit based on the first control signal and disable the process calibration circuit after a given time passes following receipt of the first control signal.
- 4. The semiconductor chip of claim 2, wherein a structure of the write clock buffer is identical to a structure of the replica write clock buffer, and wherein each of the write clock buffer and the replica write clock buffer is a current mode logic buffer.
- 5. The semiconductor chip of claim 2, wherein the temperature calibration circuit is connected between a current output node of the voltage regulator and a ground, and includes: at least one diode-connected transistor; a switch circuit configured to connect the current output node and the at least one diode-connected transistor based on a first control signal; and a transistor configured to transfer a current of the at least one diode-connected transistor to the ground based on the first control signal.
- 6. The semiconductor chip of claim 5, wherein a threshold voltage of the at least one diodeconnected transistor is lower than the threshold voltage of the bias transistor.
- 7. The semiconductor chip of claim 5, wherein the at least one diode-connected transistor has a negative temperature coefficient characteristic.
- 8. The semiconductor chip of claim 2, wherein the process calibration circuit includes: a multiplexer configured to output the one of the plurality of regulated voltages to a gate of the bias transistor and to the write clock buffer based on to the digital signals; a control logic circuit configured to generate a second control signal for enabling the replica write clock buffer based on a first control signal; a comparator configured to compare a reference voltage and an output signal of the replica write clock buffer and output a comparison signal; and a counter configured to generate the digital signals corresponding to a count value based on an oscillation signal and the comparison signal.
- 9. The semiconductor chip of claim 8, wherein, while the temperature calibration circuit is enabled based on the first control signal, the control logic circuit is configured to generate the second control signal, and wherein the second control signal that is generated is identical to the first control signal for enabling the replica write clock buffer and is different from the first control signal for disabling the replica write clock buffer.
- 10. A memory device comprising: a bias circuit configured to generate a bias voltage; and a write clock buffer configured to buffer complementary write clock signals based on the bias voltage and generate buffered complementary write clock signals, wherein the bias circuit comprises: a voltage regulator configured to generate a plurality of regulated voltages; a process calibration circuit configured to output one of the plurality of regulated voltages as the bias voltage to the write clock buffer, depending on a process variation of the memory device; and a temperature calibration circuit configured to track a temperature variation of the memory device in real time, perform analog calibration on the bias voltage from the process calibration circuit in real time depending on a result of the tracking, and output the analog-calibrated bias voltage to the write clock buffer.
- 11. The memory device of claim 10, wherein the memory device is an LPDDR DRAM.
- 12. The memory device of claim 10, wherein the process calibration circuit includes a replica write clock buffer including a bias transistor, and the process calibration circuit is configured to output the one of the plurality of regulated voltages as the bias voltage to the write clock buffer using digital signals such that a threshold voltage of the bias transistor is calibrated, the threshold voltage

changing depending on the process variation, and wherein the temperature calibration circuit is configured to output the analog-calibrated bias voltage in real time to the write clock buffer, the analog-calibrated bias voltage being inversely proportional to the temperature variation.

- 13. The memory device of claim 12, further comprising: a control logic circuit, wherein, while the temperature calibration circuit is enabled based on a first control signal, the control logic circuit is configured to enable the process calibration circuit based on the first control signal and disable the process calibration circuit after a given time passes following receipt of the first control signal.
- 14. The memory device of claim 12, wherein the temperature calibration circuit includes a plurality of diode-connected transistors, and wherein a threshold voltage of each of the plurality of diode-connected transistors is lower than the threshold voltage of the bias transistor.
- 15. A memory system comprising: a memory device; and a system on chip configured to control an operation of the memory device, wherein the memory device comprises: a bias circuit configured to generate a bias voltage; and a write clock buffer configured to buffer complementary write clock signals by using the bias voltage and generate buffered complementary write clock signals, and wherein the bias circuit comprises: a voltage regulator configured to generate a plurality of regulated voltages; a process calibration circuit configured to output one of the plurality of regulated voltages as the bias voltage to the write clock buffer, depending on a process variation of the memory device; and a temperature calibration circuit configured to track a temperature variation of the memory device in real time, perform analog calibration on the bias voltage from the process calibration circuit in real time depending on a result of the tracking, and output the analog-calibrated bias voltage to the write clock buffer.
- 16. The memory system of claim 15, wherein the process calibration circuit includes a replica write clock buffer including a bias transistor, and the process calibration circuit is configured to output the one of the plurality of regulated voltages as the bias voltage to the write clock buffer using digital signals such that a threshold voltage of the bias transistor is calibrated, the threshold voltage changing depending on the process variation, and wherein the temperature calibration circuit is configured to output the analog-calibrated bias voltage to the write clock buffer, the analog-calibrated bias voltage being inversely proportional to the temperature variation.
- 17. The memory system of claim 16, further comprising: a control logic circuit, wherein, while the temperature calibration circuit is enabled based on a first control signal, the control logic circuit is configured to enable the process calibration circuit based on the first control signal and disable the process calibration circuit after a given time passes following receipt of the first control signal.
- 18. The memory system of claim 17, wherein the temperature calibration circuit is connected between a current output node of the voltage regulator and a ground, and the temperature calibration circuit includes: at least one diode-connected transistor; a switch circuit configured to connect the current output node o the at least one diode-connected transistor based on the first control signal; and a transistor configured to transfer a current of the at least one diode-connected transistor to the ground based on the first control signal.
- 19. The memory system of claim 18, wherein a threshold voltage of the at least one diodeconnected transistor is lower than the threshold voltage of the bias transistor.
- 20. The memory system of claim 18, further comprising: a resistor circuit including a resistor string and a second transistor connected in series between the current output node of the voltage regulator and the ground; a selection signal generation circuit configured to generate a selection signal; and an enable control circuit configured to enable only one of the temperature calibration circuit and the resistor circuit based on the first control signal and the selection signal.