# **US Patent & Trademark Office Patent Public Search | Text View**

United States Patent Application Publication Kind Code Publication Date Inventor(s) 20250259789 A1 August 14, 2025 Choi; Wonmi et al.

## MULTILAYERED CERAMIC CAPACITOR

### **Abstract**

A multilayered ceramic capacitor includes a capacitor body including a dielectric layer and an internal electrode, and an external electrode disposed on the outside of the capacitor body, wherein the multilayered ceramic capacitor includes Ti and Ge, and in the multilayered ceramic capacitor, a content of Ge based on 100 moles of Ti is about 0.01 moles to about 20 moles.

Inventors: Choi; Wonmi (Suwon-si, KR), Oh; Yuhong (Suwon-si, KR), Kim; Byungkun (Suwon-si, KR), Shin; Sumin

(Suwon-si, KR), Ahn; Jihye (Suwon-si, KR), Lee; Sunghwan (Suwon-si, KR), Kim; Dojeon (Suwon-si, KR)

Applicant: SAMSUNG ELECTRO-MECHANICS CO., LTD. (Suwon-si, KR)

Family ID: 94536245

Assignee: SAMSUNG ELECTRO-MECHANICS CO., LTD. (Suwon-si, KR)

Appl. No.: 19/012696

**Filed: January 07, 2025** 

## **Foreign Application Priority Data**

KR 10-2024-0019879 Feb. 08, 2024 KR 10-2024-0086808 Jul. 02, 2024

# **Publication Classification**

**Int. Cl.: H01G4/12** (20060101); **H01G4/30** (20060101)

U.S. Cl.:

CPC **H01G4/1227** (20130101); **H01G4/30** (20130101);

## **Background/Summary**

#### CROSS-REFERENCE TO RELATED APPLICATION

[0001] This application claims priority to and the benefit of Korean Patent Application No. 10-2024-0086808 filed in the Korean Intellectual Property Office on Jul. 2, 2024, and Korean Patent Application No. 10-2024-0019879 filed in the Korean Intellectual Property Office on Feb. 8, 2024, the entire contents of which are incorporated herein by reference.

# **BACKGROUND**

(a) Technical Field

[0002] The present disclosure relates to a multilayered ceramic capacitor.

(b) Description of the Related Art

[0003] Recently, as multi-functionalization and miniaturization of electronic devices have been rapidly progressing, miniaturization and performance improvement of electronic components have also been progressing at a rapid pace. Further, the demand for high reliability of electric devices for use in automobiles, network equipment, or the like and electronic components for use in industries has also been increasing significantly.

[0004] In order to meet such market demands, competition for technology development of passive components such as inductors, capacitors, or resistors has been accelerating. In particular, great effort has been required to dominate the market by developing various multilayered ceramic capacitor (MLCC) products whose applications and usage as passive components have been

continuously increasing.

[0005] In addition, a multilayered ceramic capacitor is manufactured by stacking dielectric layers and internal electrodes, and is used in various electronic devices such as mobile phones, laptops, and LCD TVs.

[0006] With recent technological advancements, multilayered ceramic capacitors are required to be miniaturized and have higher capacitance, and this requires a reduction in the thickness (thinning) of the internal electrodes and dielectric layers. As the thickness of the dielectric layer decreases, the electric field strength applied per layer becomes relatively stronger, which causes a decrease in the reliability of the capacitor, and there is also a problem that the electrostatic capacitance decreases due to deterioration of electrode connectivity.

#### **SUMMARY**

[0007] One aspect of the embodiments provides a multilayered ceramic capacitor having improved capacitance, reliability, and temperature characteristics.

[0008] However, the problems that the embodiments seek to solve are not limited to the aforementioned problems and can be expanded in various ways within the scope of the technical ideas included in the embodiments.

[0009] A multilayered ceramic capacitor according to an embodiment includes a capacitor body including a dielectric layer and an internal electrode, and an external electrode disposed on an outer surface the capacitor body, wherein the multilayered ceramic capacitor includes Ti and Ge, and in the multilayered ceramic capacitor, a content of Ge based on 100 moles of Ti is about 0.01 moles to about 20 moles.

[0010] The dielectric layer includes Ti and Ge, and the internal electrode includes Ni and Ge. When an average content (mole) of Ge in the internal electrode relative to 100 moles of Ni in the internal electrode is X and an average content (mole) of Ge in the dielectric layer relative to 100 moles of Ti in the dielectric layer is Y, a relationship between X and Y may satisfy Equation 1.

[00001]  $X/Y \ge 1$  [Equation1]

[0011] X may be about 0.1 moles to about 15 moles.

[0012] Y may be about 0.05 moles to about 10 moles.

[0013] The dielectric layer may include a plurality of dielectric crystal grains; and a grain boundary between at least two of the plurality of dielectric crystal grains, the plurality of dielectric crystal grains may include a main component and a subcomponent, and the main component may include Ba.sub.mTiO.sub.3 (0.995 $\le$ m $\le$ 1.010), (Ba.sub.1-XCa.sub.x).sub.m(Ti.sub.1-yZr.sub.y)O.sub.3 (0.995 $\le$ m $\le$ 1.010, 0 $\le$ x $\le$ 0.10, 0 $\le$ y $\le$ 0.20), Ba.sub.m(Ti.sub.1-xZr.sub.x) O.sub.3 (0.995 $\le$ m $\le$ 1.010, 0 $\le$ x $\le$ 0.10), (Ba.sub.1-XCa.sub.x).sub.m(Ti.sub.1-ySn.sub.y)O.sub.3 (0.995 $\le$ m $\le$ 1.010, 0 $\le$ x $\le$ 0.10, 0 $\le$ y $\le$ 0.20), or a combination thereof. [0014] The subcomponent may include Ge, Dy, V, Mn, Cr, Si, Al, Mg, Sn, Sb, Ga, In, Ba, La, Y, Ac, Ce, Pr, Nd, Pm, Sm, Eu, Gd, Tb, Ho, Er, Tm, Yb, Lu, Hf, or a combination thereof.

[0015] An average thickness of the internal electrode may be about 0.05 μm to about 2 μm.

[0016] An average thickness of the dielectric layer may be about 0.05  $\mu$ m to about 10  $\mu$ m.

[0017] A multilayered ceramic capacitor according to another embodiment includes a capacitor body including a dielectric layer and an internal electrode, and an external electrode disposed on an outer surface of the capacitor body, wherein the multilayered ceramic capacitor includes Ti and Ge, in the multilayered ceramic capacitor, a content of Ge based on 100 moles of Ti is about 0.01 mole to about 20 moles, the dielectric layer includes a plurality of dielectric crystal grains; and a grain boundary between at least two of the plurality of dielectric crystal grains, and the grain boundary includes Ge, Ge oxide, or a combination thereof.

[0018] The plurality of dielectric crystal grains may include a main component and a subcomponent, and the main component may include Ba.sub.mTiO.sub.3 (0.995 $\le$ m $\le$ 1.010), (Ba.sub.1-XCa.sub.x).sub.m(Ti.sub.1-yZr.sub.y)O.sub.3 (0.995 $\le$ m $\le$ 1.010, 0 $\le$ x $\le$ 0.10, 0 $\le$ y $\le$ 0.20), Ba.sub.m(Ti.sub.1-xZr.sub.x)O.sub.3 (0.995 $\le$ m $\le$ 1.010, 0 $\le$ x $\le$ 0.10, 0 $\le$ x $\le$ 0.10, or a combination thereof.

[0019] The subcomponent may include Ge, Zr, Mn, Cr, Si, Al, Mg, Sn, Sb, Hf, Ga, In, La, Y, Ac, Ce, Pr, Nd, Pm, Sm, Eu, Gd, Tb, Dy, Ho, Er, Tm, Yb, Lu, or a combination thereof.

[0020] The plurality of dielectric crystal grains may further include Ge, Ge oxide, or a combination thereof.

[0021] The internal electrode may include a conductive metal and Ge.

[0022] The internal electrode may include an alloy including a conductive metal and Ge.

[0023] The external electrode may include a sintered metal layer in contact with the capacitor body, and the sintered metal layer may include a conductive metal and Ge.

[0024] An average thickness of the internal electrode may be about 0.05  $\mu m$  to about 2  $\mu m$ .

[0025] An average thickness of the dielectric layer may be about 0.05  $\mu m$  to about 10  $\mu m$ .

[0026] A multilayered ceramic capacitor according to yet another embodiment includes a capacitor body including a dielectric layer and an internal electrode, and an external electrode disposed on an outer surface of the capacitor body, wherein the dielectric layer comprises Ti and Ge, and the internal electrode comprises Ni and Ge, when an average content (mole) of Ge in the internal electrode relative to 100 moles of Ni in the internal electrode is X, an average content (mole) of Ge in the dielectric layer relative to 100 moles of Ti in the dielectric layer is Y, and a relationship between X and Y satisfies Equation 1:

 $[00002] X/Y \ge 1$ . [Equation1]

[0027] The dielectric layer may include Ge in a form of Ge oxide, and the internal electrode include Ge in a form of an alloy. [0028] In the multilayered ceramic capacitor, a content of Ge based on 100 moles of Ti may be about 0.01 moles to about 20 moles.

[0029] The external electrode may include Ge.

[0030] A method of manufacturing a multilayered ceramic capacitor according to still another embodiment includes applying a conductive paste on a dielectric green sheet to form an electrode pattern on the dielectric green sheet, stacking a plurality of the dielectric green sheets on which the electrode pattern is formed to form a dielectric green sheet stack, and sintering the dielectric green sheet stack at an oxygen partial pressure of about 1.0×10.sup.-14 MPa to about 1.0×10.sup.-10 MPa to form a capacitor body.

[0031] The method may further include annealing the capacitor body at an oxygen partial pressure of about  $1.0 \times 10.\sup.-9$  MPa to about  $1.0 \times 10.\sup.-5$  MPa.

[0032] The conductive paste may include Ge oxide and/or an alloy that includes Ge.

[0033] The multilayered ceramic capacitor may include Ti, and in the multilayered ceramic capacitor, a content of Ge based on 100 moles of Ti may be about 0.01 moles to about 20 moles.

[0034] The multilayered ceramic capacitor according to the embodiment has the advantages of improved capacitance, reliability, and temperature characteristics.

[0035] However, the various and beneficial advantages and effects of the present disclosure are not limited to the aforementioned descriptions, and may be more easily understood in the process of explaining specific embodiments of the present disclosure.

# Description

#### BRIEF DESCRIPTION OF THE DRAWINGS

[0036] FIG. 1 is a perspective view showing a multilayered ceramic capacitor according to an embodiment.

[0037] FIG. 2 is a cross-sectional view of the multilayered ceramic capacitor taken along line I-I' in FIG. 1.

[0038] FIG. **3** is an exploded perspective view showing the stacked structure of internal electrodes in the capacitor body of FIG. **1**. DETAILED DESCRIPTION

[0039] Hereinafter, example embodiments of the present disclosure will be described in detail with reference to the accompanying drawings such that those skilled in the art can easily implement them. The drawings and description are to be regarded as illustrative in nature and not restrictive. Like reference numerals designate like elements throughout the specification. Further, the accompanying drawings are provided for helping to easily understand embodiments disclosed in the present specification, and the technical spirit disclosed in the present specification is not limited by the accompanying drawings, and it will be appreciated that the present disclosure includes all of the modifications, equivalent matters, and substitutes included in the spirit and the technical scope of the present disclosure.

[0040] Terms including an ordinary number, such as first and second, are used for describing various constituent elements, but the constituent elements are not limited by the terms. The terms are used only to discriminate one constituent element from another constituent element.

[0041] When a constituent element is referred to as being "connected" or "coupled" to another constituent element, it will be appreciated that it may be directly connected or coupled to the other constituent element, or face the other constituent element, or intervening other constituent elements may be present. In contrast, when a constituent element is referred to as being "directly connected" or "directly coupled" to another constituent element, it will be appreciated that there are no intervening other constituent elements present.

[0042] In the present specification, it will be appreciated that terms "including" and "having" are intended to designate the existence of characteristics, numbers, steps, operations, constituent elements, and components described in the specification or a combination thereof, and do not exclude a possibility of the existence or addition of one or more other characteristics, numbers, steps, operations, constituent elements, and components, or a combination thereof in advance. Accordingly, unless explicitly described to the contrary, the word "comprise," and variations such as "comprises" or "comprising," will be understood to imply the inclusion of stated elements but not the exclusion of any other elements.

[0043] As used herein, the terms "about" and "approximately" may provide an industry-accepted tolerance for their corresponding terms and/or relativity between items, such as a tolerance of +1%, +5%, or +10% of the actual value stated, and other suitable tolerances

[0044] Hereinafter, various embodiments and exemplary variations are explained in detail with reference to drawings.

[0045] FIG. **1** is a perspective view showing a multilayered ceramic capacitor **100** according to an embodiment, FIG. **2** is a cross-sectional view of the multilayered ceramic capacitor **100** taken along line I-l' of FIG. **1**, and FIG. **3** is an exploded perspective view showing the stacked structure of internal electrodes **121** and **122** in the capacitor body of FIG. **1**.

[0046] To clearly describe the present embodiment, directions are defined as follow: the L axis, the W axis, and the Taxis shown in the drawings represent the longitudinal direction, width direction, and thickness direction of the capacitor body 110, respectively. Herein, the thickness direction (T-axis direction) may be a direction perpendicular to wide surfaces (main surfaces) of sheet-shaped constituent elements, and may be used, for example, as the same concept as the stacking direction in which dielectric layers 111 are stacked. The longitudinal direction (L-axis direction) may be a direction extending in parallel with the wide surfaces (main surfaces) of the sheet-shaped constituent elements and be a direction appropriately perpendicular to the thickness direction (T-axis direction), and may be, for example, a direction in which a first external electrode 131 and a second external electrode 132 are positioned on both sides. The width direction (W-axis direction) may be a direction extending in parallel with the wide surfaces (main surfaces) of the sheet-shaped constituent elements and be a direction appropriately perpendicular to the thickness direction (T-axis direction) and the longitudinal direction (L-axis direction), and the lengths of the sheet-shaped constituent elements in the longitudinal direction (L-axis direction) may be longer than their lengths in the width direction (W-axis direction).

[0047] Referring to FIGS. **1** to **3**, the multilayered ceramic capacitor **100** according to the embodiment may include the capacitor body **110**, and the first external electrode **131** and the second external electrode **132** that are disposed on both ends of the capacitor body **110** facing each other in the longitudinal direction (L-axis direction).

[0048] A multilayered ceramic capacitor **100** according to an embodiment includes a capacitor body **110** including a dielectric layer **111**, and internal electrodes **121** and **122**, and external electrodes **131** and **132** arranged on the outside of the capacitor body **110**. The multilayered ceramic capacitor **100** includes Ti and Ge, and in the multilayered ceramic capacitor **100**, a content of Ge based on 100 moles of Ti is about 0.01 mole to about 20 moles.

[0049] The present disclosure has the advantage of improving the capacitance, reliability, and temperature characteristics of a multilayered ceramic capacitor by optimizing the content of Ge in the multilayered ceramic capacitor **100**.

[0050] If the content of Ge per 100 moles of Ti in the multilayered ceramic capacitor **100** is less than about 0.01 moles, the temperature characteristics of the capacitor cannot be sufficiently improved, and if it exceeds about 20 moles, it may be difficult to sufficiently improve the reliability of the capacitor.

[0051] In a multilayered ceramic capacitor **100** according to an embodiment, the dielectric layer **111** includes a plurality of dielectric crystal grains; and a grain boundary between at least two of the dielectric crystal grains, wherein the grain boundary includes Ge, Ge oxide, or a combination thereof.

[0052] For example, the dielectric crystal grains may include a main component and a subcomponent, and the dielectric crystal grains may further include Ge, Ge oxide, or a combination thereof. The main components and subcomponents included in the dielectric crystal grains are described below.

[0053] For example, the internal electrodes **121** and **122** may include a conductive metal and Ge, and as a specific example, the internal electrodes **121** and **122** may include an alloy of the conductive metal and Ge.

[0054] For example, the external electrode may include a sintered metal layer in contact with the capacitor body **110**, and the sintered metal layer may include a conductive metal and Ge.

[0055] Ge (germanium) is an element with a stronger oxidation tendency than Ni, which is the main material of the internal electrodes **121** and **122**.

[0056] When such Ge is added to a conductive paste for forming internal electrodes during the manufacture of a multilayered ceramic capacitor and fired in a reducing atmosphere together with Ni, some of the Ge may exist evenly in the form of a Ni—Ge alloy within the internal electrodes **121** and **122**.

[0057] The Ni—Ge alloy can reduce the grain boundary energy and surface tension of Ni, thereby improving the smoothness and connectivity of the internal electrodes **121** and **122**. If the smoothness of the internal electrodes **121** and **122** is improved, the intensity of the electric field applied per dielectric layer may be distributed even if the thickness of the dielectric layer **111** is reduced.

[0058] In addition, by alloying Ge, a semi-metal, with Ni, the insulation of the interface between the dielectric layer **111** and the internal electrodes **121** and **122** can be improved, thereby improving reliability. In addition, during the alloying process with Ge, Ni has a delayed sintering rate, which further improves electrode connectivity and enables implementation of a capacitor with higher capacitance.

[0059] Additionally, the remaining Ge can diffuse toward the dielectric layer **111** in the form of Ge or Ge oxide (GeO.sub.2), and at this time, Ge or Ge oxide can evenly diffuse along the grain boundaries within the dielectric layer **111**. Additionally, some of the Ge or Ge oxide may diffuse into the dielectric crystal grains.

[0060] At this time, since Ge oxide has a lower melting point than BaTiO.sub.3, which is the main component constituting the dielectric crystal grains, Ge oxide can be liquefied during the firing process of the capacitor. The liquefied Ge oxide can increase the dielectric constant of the capacitor by promoting grain growth of dielectric crystals.

[0061] In addition, the dielectric crystal grains may have a core-shell structure, and in this case, the liquefied Ge oxide may improve the temperature-dependent capacitance change rate characteristics of the capacitor by increasing the shell fraction within the dielectric crystal grains.

[0062] A method for measuring the content of Ge relative to Ti in a multilayered ceramic capacitor **100** is as follows.

[0063] First, a sample of a multilayered ceramic capacitor  $\bf 100$  is prepared, 0.1 g of the sample is weighed and placed in a pressure bottle, and a mixture of 6 ml of hydrochloric acid and 2 ml of nitric acid is prepared. The mixture is then heat-treated at about  $180^{\circ}$  C. for about 1 hour, and the dissolved sample is prepared through additional sonication. After filtering the dissolved sample through a  $0.45~\mu m$  filter, the content (weight %) of Ti and Ge in the sample is analyzed using an inductively coupled plasma-optical emission spectrometer (ICP-OES). Then, by converting the weight % of each element into mol %, and then converting the mol % of Ge into per 100~moles of Ti, the Ge content in the multilayered ceramic capacitor  $\bf 100~moles$  of ordinary skill in the art, even if not described in the present disclosure, may also be used.

[0064] The capacitor body **110** may have, for example, an approximate hexahedral shape.

[0065] In the present embodiment, for ease of explanation, in the capacitor body **110**, two surfaces facing each other in the thickness direction (T-axis direction) are defined as a first surface and a second surface, and two surfaces that are coupled to the first surface and the second surface and face each other in the longitudinal direction (L-axis direction) are defined as a third surface and a fourth surface, and two surfaces that are coupled to the first surface and the second surface, are coupled to the third surface and the fourth surface, and face each other in the width direction (W-axis direction) are defined as a fifth surface and a sixth surface.

[0066] As an example, the first surface which is the lower surface may be a surface oriented to the mounting direction. Further, the first surface to the sixth surface may be flat; however, the present embodiment is not limited thereto, and for example, the first surface to the sixth surface may be curved surfaces with convex center portions, and the border of each surface, i.e., the edge may be rounded.

[0067] The shape, dimensions, and number of stacked dielectric layers **111** of the capacitor body **110** are not limited to those shown in the drawings of this embodiment.

[0068] The capacitor body **110** is formed by stacking a plurality of dielectric layers **111** in the thickness direction (T-axis direction) and firing them, and includes the plurality of dielectric layers **111**, and first internal electrodes **121** and second internal electrodes **122** that are alternately disposed in the thickness direction (T-axis direction) with the dielectric layers **111** interposed therebetween. [0069] In this case, adjacent dielectric layers **111** in the capacitor body **110** may be so integrated that it is difficult to see the boundaries between the dielectric layers without the use of a scanning electron microscope (SEM).

[0070] Further, the capacitor body 110 may include an active region and cover regions 112 and 113.

[0071] The active region is a portion that contributes to the formation of the capacitance of the multilayered ceramic capacitor **100**. As an example, the active region may be the region where the first internal electrodes **121** and the second internal electrodes **122** that are stacked along the thickness direction (T-axis direction) overlap.

[0072] The cover regions **112** and **113** are margin portions in the thickness direction, and may be positioned on the first surface side and second surface side of the active region in the thickness direction (T-axis direction). These cover regions **112** and **113** may be stacked on the upper surface and lower surface of the active region, respectively, and each may consist of a single dielectric layer **111** or two or more dielectric layers **111**.

[0073] Also, the capacitor body **110** may further include side cover regions. The side cover regions are margin portions in the width direction, and may be positioned on the fifth surface side and sixth surface side of the active region in the width direction (W-axis direction), respectively. These side cover regions may be formed by stacking dielectric green sheets with conductive paste for forming internal electrodes and firing them. When the conductive paste layers are formed on the surfaces of the dielectric green sheets, the conductive paste may be coated only on some portions of the surfaces of the dielectric green sheets and may not be coated on both side surfaces of the surfaces of the dielectric green sheets.

[0074] The cover regions **112** and **113** and the side cover regions serve to prevent damage to the first internal electrodes **121** and the second internal electrodes **122** by physical or chemical stress.

Dielectric Layer

[0075] The dielectric layer **111** may include a dielectric, and the dielectric may include a main component and a subcomponent. [0076] The main component is a dielectric matrix, has a high dielectric constant, and contributes to forming a dielectric constant of

the multilayered ceramic capacitor **100**.

[0077] The dielectric layer **111** may include a plurality of dielectric crystal grains; and a grain boundary between at least two of the dielectric crystal grains, wherein the grain boundary includes Ge, Ge oxide, or a combination thereof.

[0078] For example, the dielectric crystal grains may include a main component and a subcomponent, and the dielectric crystal grains may further include Ge, Ge oxide, or a combination thereof.

[0079] For example, the main component may be a barium titanate-based compound, and may be a dielectric material including, for example, Ba.sub.mTiO.sub.3 (0.995 $\le$ m $\le$ 1.010), (Ba.sub.1-XCa.sub.x).sub.m(Ti.sub.1-yZr.sub.y)O.sub.3 (0.995 $\le$ m $\le$ 1.010, 0 $\le$ y $\le$ 0.20), Ba.sub.m(Ti.sub.1-xZr.sub.x)O.sub.3 (0.995 $\le$ m $\le$ 1.010, x $\le$ 0.10), (Ba.sub.1-XCa.sub.x).sub.m(Ti.sub.1-ySn.sub.y)O.sub.3 (0.995 $\le$ m $\le$ 1.010, 0 $\le$ y $\le$ 0.20), or a combination thereof.

[0080] As an example, the main component may include BaTiO.sub.3, Ba(Ti, Zr) O.sub.3, Ba(Ti, Sn) O.sub.3, (Ba, Ca) TiO.sub.3, (Ba, Ca) (Ti, Zr) O.sub.3, (Ba, Ca) (Ti, Sn) O.sub.3, (Ba, Sr) TiO.sub.3, (Ba, Sr) (Ti, Zr) O.sub.3, (Ba, Sr) (Ti, Sn) O.sub.3, or a combination thereof.

[0081] For example, the subcomponent may include germanium (Ge), dysprosium (Dy), vanadium (V), manganese (Mn), chromium (Cr), silicon (Si), aluminum (Al), magnesium (Mg), tin (Sn), antimony (Sb), gallium (Ga), indium (In), barium (Ba), lanthanum (La), yttrium (Y), actinium (Ac), cerium (Ce), praseodymium (Pr), neodymium (Nd), promethium (Pm), samarium (Sm), europium (Eu), gadolinium (Gd), terbium (Tb), holmium (Ho), erbium (Er), thulium (Tm), ytterbium (Yb), lutetium (Lu), hafnium (Hf), or a combination thereof.

[0082] The dielectric may further include a ceramic additive, an organic solvent, a binder, a dispersant, or a combination thereof. [0083] For example, at least one of the plurality of dielectric crystal grains may have a core-shell structure.

[0084] A dielectric crystal grain having a core-shell structure includes a dielectric core and a shell surrounding at least a portion of the core within one dielectric crystal grain. For example, Ge or Ge oxide may be mainly included in grain boundaries, but some of it may diffuse and be located into the shell within the dielectric crystal grains.

[0085] The core and shell have different molar ratios of the subcomponent to the main component, and for example, the molar ratio of the subcomponent to the main component may change drastically at the boundary between the core and shell. Accordingly, the boundary between the core and shell may be easily distinguished and confirmed through transmission electron microscopy-energy-dispersive X-ray analysis (TEM-EDS).

[0086] For example, the core may include no or only trace amounts of subcomponents. Therefore, the core may be composed of only pure main components without impurities, and pure main components may generally have higher dielectric constant than main components doped with impurity elements. Accordingly, the core may perform the role of maintaining the dielectric constant. [0087] The shell includes more subcomponents than the core. The subcomponent doped into the B-site of the main component (perovskite ABO.sub.3 structure) in the shell has the effect of increasing the band gap energy through which other rare earth elements and doping elements diffuse into the dielectric crystal grains. Accordingly, it can act as a barrier to suppress diffusion of other rare earth and doping elements into the dielectric crystal grains. The shell can play a role in suppressing the growth of dielectric crystal grains, thereby contributing to the refinement of dielectric crystal grains. Additionally, the subcomponent doped into the A-site of the main component in the shell may play a role in improving reliability and dielectric constant.

[0088] For example, the average thickness of the dielectric layer 111 may be greater than or equal to about 0.05  $\mu$ m, greater than or equal to about 0.1  $\mu$ m, or greater than or equal to about 0.2  $\mu$ m, and less than or equal to about 10  $\mu$ m, less than or equal to about 2.5  $\mu$ m, or less than or equal to about 2.0  $\mu$ m.

[0089] The average thickness of the dielectric layer **111** may be measured by the following method.

[0090] First, a scanning electron microscope (SEM) image obtained by observing a cross-sectional sample with a scanning electron microscope is prepared.

[0091] It may be an arithmetic mean value of the thicknesses of the dielectric layer **111** at 10 points spaced at predetermined intervals from a reference point in the SEM image of the cross-sectional sample, when the center point in the length direction (L-axis direction) or the width direction (W-axis direction) of the dielectric layer **111** is used as a reference point.

[0092] The intervals between the 10 points may be adjusted according to the scale of the SEM image, and may be, for example, an interval of about 1  $\mu$ m to about 100  $\mu$ m, about 1  $\mu$ m to about 10  $\mu$ m.

[0093] In this case, all 10 points should be located within the dielectric layers **111**, and when all 10 points are not located within the dielectric layers **111**, the position of the reference point may be changed or the interval of 10 points may be adjusted. Other methods and/or tools appreciated by one of ordinary skill in the art, even if not described in the present disclosure, may also be used. Internal Electrode

[0094] The internal electrode may include a first internal electrode **121** and a second internal electrode **122**. The first internal electrode **121** and the second internal electrode **122** are electrodes having different polarities and are alternately arranged to face each other along the T-axis direction with the dielectric layer **111** interposed between them, and one end can be exposed through the third and fourth surfaces of the capacitor body **110**, respectively.

[0095] The first internal electrodes 121 and the second internal electrodes 122 may be electrically insulated from each other by the

dielectric layers 111 disposed therebetween.

[0096] The end portions of the first internal electrodes **121** and the second internal electrodes **122** that are alternately exposed from the third and fourth surfaces of the capacitor body **110** may be electrically coupled to the first external electrode **131** and the second external electrode **132**, respectively.

[0097] In an embodiment, the first internal electrode **121** and the second internal electrode **122** may include a conductive metal and Ge, and as a specific example, may include an alloy of the conductive metal and Ge.

[0098] For example, the conductive metal may further include a metal such as Ni, Cu, Ag, Pd, or Au, or an alloy thereof, for example, an Ag—Pd alloy. For example, when the conductive metal is Ni, the first internal electrode **121** and the second internal electrode **122** may include Ni and Ge, and may include, for example, a Ni—Ge alloy.

[0099] Also, the first internal electrodes **121** and the second internal electrodes **122** may include dielectric particles of the same composition system as that of the ceramic material that is included in the dielectric layers **111**.

[0100] The first internal electrode **121** and the second internal electrode **122** may be formed using a conductive paste including a conductive metal and Ge. The printing method of the conductive paste may use a screen-printing method, a gravure printing method, or the like.

[0101] In an embodiment, the dielectric layer **111** may include Ti and Ge, and the internal electrodes **121** and **122** may include Ni and Ge, and when the average content (mole) of Ge relative to 100 moles of Ni in the internal electrodes **121** and **122** is X, and the average content (mole) of Ge relative to 100 moles of Ti in the dielectric layer **111** is Y, [0102] a relationship between X and Y may satisfy Equation 1.

 $[00003] X/Y \ge 1$  [Equation1]

[0103] For example, in Inequation 1, X/Y may be greater than about 1, for example, greater than or equal to about 1.4, or greater than or equal to about 1.6.

[0104] In Inequation 1, when the X/Y value is less than about 1, a larger amount of Ge exists in the dielectric layer than in the internal electrode, which may cause problems such as a decrease in dielectric constant.

[0105] For example, X may be about 0.1 moles to about 15 moles. As a specific example, X may be greater than or equal to about 0.25 moles, or greater than or equal to about 0.5 moles, and may be less than or equal to about 10 moles, less than or equal to about 5 moles, or less than or equal to about 3 moles.

[0106] For example, Y may be about 0.05 moles to about 10 moles. As a specific example, Y may be greater than or equal to about 0.1 moles, may be greater than or equal to about 0.2 moles, or may be greater than or equal to about 0.3 moles, and may be less than or equal to about 5 moles, less than or equal to about 2.5 moles, less than or equal to about 2 moles, or less than or equal to about 1.4 moles.

[0107] When the above numerical ranges are satisfied, a multilayered ceramic capacitor with improved capacitance, reliability, and temperature characteristics can be implemented.

[0108] The method to obtain the above X and Y values is as follows.

[0109] First, the multilayered ceramic capacitor **100** is placed in an epoxy mixture and cured, and the L-axis and T-axis direction sides of the capacitor body **110** are polished to ½ the point in a W-axis direction, then placed in a vacuum atmosphere chamber, and then, cut in the L-axis direction and the T-axis direction from the center of the W-axis direction of the capacitor body **110** to prepare a cross-sectional sample.

[0110] Then, after preparing a TEM image of a cross-sectional sample, five or more random dielectric layers **111** and five or more random internal electrodes **121** and **122** are selected from the image.

[0111] Then, five equally spaced points corresponding to the centers of the selected dielectric layers **111**, respectively, are selected, and the contents (moles) of Ti and Ge are measured through TEM (Transmission Electron Microscope)-EDS (Energy Disperse X-Ray Spectrometer) analysis at the selected points, and the arithmetic mean value of the measured values is calculated to obtain the Y value. Other methods and/or tools appreciated by one of ordinary skill in the art, even if not described in the present disclosure, may also be used.

[0112] In addition, five equally spaced points corresponding to the centers of the selected internal electrodes **121** and **122**, respectively, are selected, and the contents (moles) of Ni and Ge are measured through TEM-EDS analysis at the selected points, and the arithmetic mean value of the measured values is calculated to obtain the X value. Other methods and/or tools appreciated by one of ordinary skill in the art, even if not described in the present disclosure, may also be used.

[0113] For example, the center of the dielectric layer 111 may mean a midpoint between a point on one surface of the dielectric layer 111 and a point on the other surface of the dielectric layer 111 located at the shortest distance from the point in the L-axis direction and the T-axis direction in a cross-section cut from the center of the W-axis direction of the capacitor body 110. It can also mean not only the midpoint, but also the area within  $\pm 30\%$  in the T-axis direction based on the midpoint.

[0114] For example, the center of the internal electrodes **121** and **122** may mean a midpoint between a point on one surface of the internal electrodes **121** and **122** and a point on the other surface of the internal electrodes **121** and **122** located at the shortest distance from the point in the L-axis direction and the T-axis direction in a cross-section cut from the center of the W-axis direction of the capacitor body **110**. It can also mean not only the midpoint, but also the area within +30% in the T-axis direction based on the midpoint.

[0115] For example, the average thickness of the first internal electrode **121** and the second internal electrode **122** may be greater than or equal to about 0.05  $\mu$ m, greater than or equal to about 0.1  $\mu$ m, greater than or equal to about 0.2  $\mu$ m, or greater than or equal to about 0.25  $\mu$ m, and may be less than or equal to about 2  $\mu$ m, greater than or equal to about 1  $\mu$ m, greater than or equal to about 0.5  $\mu$ m, greater than or equal to about 0.4  $\mu$ m, or greater than or equal to about 0.3  $\mu$ m.

[0116] The average thickness of the first internal electrode **121** or the second internal electrode **122** may be measured by the following method.

[0117] It may be an arithmetic mean value of the thicknesses of the first internal electrode **121** or the second internal electrode **122** at 10 points spaced at predetermined intervals from a reference point in the SEM image of the cross-sectional sample, when the center point in the length direction (L-axis direction) or the width direction (W-axis direction) of the first internal electrode **121** or

the second internal electrode **122** is used as a reference point.

External Electrode

[0118] The intervals between the 10 points may be adjusted according to the scale of the SEM image, and may be, for example, an interval of about 1 µm to about 100 µm, about 1 µm to about 10 µm.

[0119] In this case, all 10 points should be located within the first internal electrode **121** or the second internal electrode **122**, and when all 10 points are not located within the first internal electrode **121** or the second internal electrode **122**, the position of the reference point may be changed or the interval of 10 points may be adjusted. Other methods and/or tools appreciated by one of ordinary skill in the art, even if not described in the present disclosure, may also be used.

[0120] The first external electrode **131** and the second external electrode **132** may receive voltages of different polarities, and may be electrically connected to the exposed portions of the first internal electrodes **121** and the second internal electrodes **122**, respectively.

[0121] According to the above configuration, when a predetermined voltage is applied between the first external electrode **131** and the second external electrode **132**, charge is accumulated between the first internal electrodes **121** and the second internal electrodes **122** facing each other. At this time, the capacitance of the multilayered ceramic capacitor **100** becomes proportional to the overlapped area of the first internal electrodes **121** and the second internal electrodes **122** overlapping each other along the T-axis direction in the active region.

[0122] The first external electrode **131** and the second external electrode **132** may be disposed on the third and fourth surfaces of the capacitor body **110**, respectively, and may include first and second connection portions, respectively, that are coupled to the first internal electrodes **121** and the second internal electrodes **122**, respectively, and include first and second band portions, respectively, that are disposed at the edges where the third and fourth surfaces of the capacitor body **110** meet either the first and second surfaces or the fifth and sixth surfaces.

[0123] The first and second band portions may extend from the first and second connection portions to some points of either the first and second surfaces or fifth and sixth surfaces of the capacitor body **110**. The first and second band portions may serve to improve the adhesion strength of the first external electrode **131** and the second external electrode **132**.

[0124] As an example, each of the first external electrode **131** and the second external electrode **132** may include a sintered metal layer that is in contact with the capacitor body **110**, a conductive resin layer that is disposed to cover the sintered metal layer, and a plating layer that is disposed to cover the conductive resin layer.

[0125] The sintered metal layer may include a conductive metal and Ge, and as an example, the sintered metal layer may include an alloy of the conductive metal and Ge.

[0126] The sintered metal layer may include a conductive metal such as copper (Cu), nickel (Ni), silver (Ag), palladium (Pd), gold (Au), platinum (Pt), tin (Sn), tungsten (W), titanium (Ti), lead (Pb), an alloy thereof, or a combination thereof, and copper (Cu) may include for example a copper (Cu) alloy. For example, when the conductive metal is Cu, the sintered metal layer may include Cu and Ge, and may include, for example, a Cu—Ge alloy. Additionally, when the conductive metal includes copper, a metal other than copper may be included in an amount of less than or equal to about 5 moles based on 100 moles of copper.

[0127] For example, the sintered metal layer may further include glass. As an example, the sintered metal layer may include a composition including oxides as glass, and may include, for example, one or more selected from silicon oxides, boron oxides, aluminum oxides, transition metal oxides, alkali metal oxides, and alkaline earth metal oxides. The transition metal may be selected from zinc (Zn), titanium (Ti), copper (Cu), vanadium (V), manganese (Mn), iron (Fe), and nickel (Ni), and the alkali metal may be selected from lithium (Li), sodium (Na), and potassium (K), and the alkaline earth metal may be one or more selected from magnesium (Mg), calcium (Ca), strontium (Sr), and barium (Ba).

[0128] Optionally, the conductive resin layer is formed on the sintered metal layer, and for example, may be formed to completely cover the sintered metal layer. Meanwhile, the first external electrode **131** and the second external electrode **132** may not include a sintered metal layer, and in this case, the conductive resin layer may be in direct contact with the capacitor body **110**.

[0129] The conductive resin layers may extend to the first and second surfaces or fifth and sixth surfaces of the capacitor body **110**, and the lengths of regions (i.e., band portions) where the conductive resin layers extend to the first and second surfaces or fifth and sixth surfaces of the capacitor body **110** may be longer than the lengths of regions (i.e., band portions) where the sintered metal layers extend in the first and second surfaces or fifth and sixth surfaces of the capacitor body **110**. In other words, the conductive resin layers may be formed on the sintered metal layers, and may be formed so as to completely cover the sintered metal layers. [0130] The conductive resin layers include a resin and a conductive metal.

[0131] The resin which is included in the conductive resin layers is not particularly limited as long as it has a bonding property and an impact absorption property and can be mixed with conductive metal powder to form a paste, and may include, for example, a phenolic resin, an acrylic resin, a silicone resin, an epoxy resin, or a polyimide resin.

[0132] The conductive metal that is included in the conductive resin layers serves to electrically connect the conductive resin layers to the first internal electrode **121** and the second internal electrode **122**, or the sintered metal layer.

[0133] The conductive metal that is included in the conductive resin layer may have a spherical shape, a flake shape, or a combination thereof. In other words, the conductive metal may be formed only in a flake shape, or may be formed only in a spherical shape, or may be the form of a mixture of a flake shape and a spherical shape.

[0134] Herein, the spherical shape may include a shape which is not completely spherical, and may include, for example, a shape in which a ratio of the length of the major axis to the length of the minor axis (major axis/minor axis) may be less than or equal to about 1.45. The flake-type powder refers to a powder with a flat and elongated shape, and is not particularly limited, but for example, a ratio of the length of the major axis to the length of the minor axis (major axis/minor axis) may be greater than or equal to about 1.95.

[0135] The first external electrode **131** and the second external electrode **132** may further include a plating layer disposed on the outside of the conductive resin layer.

[0136] The plating layer may include nickel (Ni), copper (Cu), tin (Sn), palladium (Pd), platinum (Pt), gold (Au), silver (Ag), tungsten (W), titanium (Ti), or lead (Pb) which may be included alone or alloys thereof. As an example, each plating layer may be a

nickel (Ni) plating layer or a tin (Sn) plating layer, or may be a form in which a nickel (Ni) plating layer and a tin (Sn) plating layer are sequentially stacked, or may be a form in which a tin (Sn) plating layer, a nickel (Ni) plating layer, and a tin (Sn) plating layer are sequentially stacked. Alternatively, each plating layer may include a plurality of nickel (Ni) plating layers and/or a plurality of tin (Sn) plating layers.

[0137] The plating layer can improve mountability to the substrate, structural reliability, durability to the outside, heat resistance, and equivalent series resistance (ESR) of the multilayered ceramic capacitor **100**.

Method of Manufacturing Multilayered Ceramic Capacitor

[0138] A method of manufacturing the multilayered ceramic capacitor according to another embodiment includes manufacturing a capacitor body including a dielectric layer and an internal electrode and then, forming an external electrode on the outside of the capacitor body.

[0139] First, the manufacturing the capacitor body is illustrated.

[0140] In the manufacturing process of the capacitor body, a dielectric paste, which will be formed into a dielectric layer after sintering, and a conductive paste, which will be formed into an internal electrode after the sintering, are prepared.

[0141] The dielectric paste is, for example, prepared in the following method. Dielectric powders are uniformly mixed through wet mixing and the like, dried, and heat-treated under predetermined conditions obtain plasticized powder. Subsequently, an organic vehicle or an aqueous vehicle is added to the plasticized powder and additionally, kneaded to prepare the dielectric paste.

[0142] The obtained dielectric paste is formed into a dielectric green sheet by using a technique such as the doctor blade method. Additionally, the dielectric paste may include additives selected from various dispersants, plasticizers, dielectrics, subcomponent compounds, or glass, if necessary.

[0143] The conductive paste for internal electrodes may be prepared by kneading a conductive powder made of a conductive metal or an alloy with a binder or solvent.

[0144] As an example, the conductive paste for the internal electrode may be manufactured including Ge. For example, the conductive paste for the internal electrode may be manufactured including a Ni—Ge alloy, or may be manufactured including a GeO.sub.2 powder.

[0145] The conductive paste for the internal electrode may include ceramic powder (e.g., barium titanate powder) as a co-material, if necessary. The co-material may act to inhibit the sintering of the conductive powder during the sintering process.

[0146] On the surface of the dielectric green sheet, a conductive paste for internal electrodes is coated in a predetermined pattern using various printing methods such as screen printing or a transfer method. Then, a dielectric green sheet stack is obtained by stacking multiple layers of dielectric green sheets forming internal electrode patterns and then pressing them in the stacking direction. At this time, the dielectric green sheets and the internal electrode pattern may be stacked so that the dielectric green sheets are positioned on the upper and lower surfaces of the dielectric green sheet stack in the stacking direction.

[0147] Optionally, the obtained dielectric green sheet stack may be cut into a predetermined size by dicing or the like.

[0148] In addition, the dielectric green sheet stack, if necessary, may be solidified and dried to remove the plasticizer and the like and then, barrel-polished by using a horizontal centrifugal barrel machine, etc. In the barrel-polishing, unnecessary parts such as burrs, etc., which are generated during the cutting, may be polished by inserting the dielectric green sheet stack with media and a polishing solution into a barrel container and then, applying rotational motion, vibration, or the like to the barrel container. In addition, after the barrel-polishing, the dielectric green sheet stack may be washed with a cleaning solution such as water and the like and dried.

[0149] The dielectric green sheet stack is subjected to binder removal and sintering treatments to obtain a capacitor body. [0150] The binder removal treatment is performed under conditions appropriately adjusted according to a main component composition of the dielectric layer and a main component composition of the internal electrode. For example, the binder removal treatment is performed by increasing a temperature at about 5° C./hour to about 300° C./hour and maintained at a support temperature of about 180° C. to about 400° C. for about 0.5 hour to about 24 hours. The binder removal is performed under an air or reducing atmosphere.

[0151] The sintering treatment may be performed under conditions appropriately adjusted according to a main component composition of the dielectric layer or a main component composition of the internal electrode. For example, the sintering treatment may be performed at about 1200° C. to about 1350° C. or about 1220° C. to about 1300° C. for about 0.5 hour to about 8 hours or about 1 hour to about 3 hours. The sintering treatment is performed under a reducing atmosphere, for example, under an atmosphere in which a mixed gas of nitrogen gas (N.sub.2) and hydrogen gas (H.sub.2) is humidified. When the internal electrode includes nickel (Ni) or a nickel (Ni) alloy, the oxygen partial pressure in the sintering atmosphere may be about 1.0×10.sup.-14 MPa to about 1.0×10.sup.-10 MPa.

[0152] After the sintering treatment, annealing may be performed. Because the annealing is a treatment to reoxidize the dielectric layer, if the sintering is performed under the reducing atmosphere, the annealing may be performed. The annealing treatment is performed under conditions appropriately adjusted according to a main component composition of the dielectric layer and the like. For example, the annealing treatment may be performed at about 950° C. to about 1150° C. for about 0 hour to about 20 hours at about 50° C./hour to about 500° C./hour. The annealing may be performed under a humidified nitrogen gas (N.sub.2) atmosphere at an oxygen partial pressure of about 1.0×10.sup.-9 MPa to about 1.0×10.sup.-5 MPa.

[0153] The humidifying nitrogen gas, mixed gas, or the like in the binder removal treatment, the sintering treatment, or the annealing treatment may be performed, for example, by using a wetter and the like, wherein a temperature of water used therein may be at about 5° C. to about 75° C. The binder removal treatment, the sintering treatment, and the annealing treatment may be performed sequentially or independently.

[0154] Optionally, the third and fourth surfaces of the capacitor body may be subjected to surface treatment such as sand blasting, laser irradiation, or barrel polishing. This surface treatment may expose ends of the first and second internal electrodes onto the outermost surfaces of the third and fourth surfaces, which may solidify electrical bonding between the first and second external electrodes and the first and second internal electrodes and easily forming alloy portions.

[0155] Subsequently, a paste for forming a sintered metal layer is coated on the outside of the obtained capacitor body and sintered

to form sintered metal layers as the external electrodes.

[0156] The paste for forming a sintered metal layer may include a conductive metal and glass. The conductive metal and the glass are the same as aforementioned above and thus will not be repetitively mentioned. In addition, the paste for forming a sintered metal layer may optionally include a subcomponent such as a binder, solvent, dispersant, plasticizer, or oxide powder. For example, the binder may be ethylcellulose, acrylic, or butyral, and the solvent may be an organic solvent such as terpineol, butyl carbitol, alcohol, methyl ethyl ketone, acetone, or toluene, or an aqueous solvent.

[0157] A method of coating the paste for forming a sintered metal layer on the outside of the capacitor body may include various printings such as dipping, or screen printing and the like, coating by using a dispenser, etc., or spraying using a spray, and the like. The paste for forming a sintered metal layer is coated at least on the third and fourth surfaces of the capacitor body and optionally, each portion of the first surface, the second surface, the fifth surface, or the sixth surface where band portions of the first and second external electrodes are formed.

[0158] Subsequently, the capacitor body, which is coated with the paste for forming a sintered metal layer, is dried and sintered at about 700° C. to about 1000° C. for about 0.1 hour to about 3 hours to form the sintered metal layers.

[0159] Optionally, on the outside of the obtained capacitor body, a paste for forming a conductive resin layer is coated and cured to form a conductive resin layer.

[0160] The paste for forming the conductive resin layer may include a resin and, optionally, a conductive metal or a non-conductive filler. Because the descriptions of the conductive metal and resin are the same as described above, repetitive description will be omitted. Additionally, the paste for forming the conductive resin layer may optionally include a subcomponent such as a binder, solvent, dispersant, plasticizer, or oxide powder. For example, the binder may be ethylcellulose, acrylic, or butyral, and the solvent may be an organic solvent such as terpineol, butyl carbitol, alcohol, methyl ethyl ketone, acetone, or toluene, or an aqueous solvent. [0161] For example, a method of forming the conductive resin layer may include dipping the capacitor body 110 in the paste for forming a conductive resin layer on the surface of the capacitor body 110 in screen printing, gravure printing, etc. or coating and coating the paste for forming a conductive resin layer on the surface of the capacitor body 110 and then, curing it.

[0162] Subsequently, the plating layer is formed on the outside of the conductive resin layer.

[0163] For example, the plating layer may be formed in a plating method, for example, by sputtering or electric deposition.

[0164] Hereinafter, specific examples of the disclosure will be presented. However, the following examples are intended only to specifically illustrate or describe the disclosure, and should not be construed as limiting the scope of the disclosure.

#### **EXAMPLES**

Example 1

[0165] A multilayered ceramic capacitor of Example 1 was manufactured by weighing Ge so that a Ge content in the multilayered ceramic capacitor was 0.05 mol per 100 mols of Ti and adjusting an oxygen partial pressure condition.

[0166] The Ge content in the multilayered ceramic capacitor was measured in the following method.

[0167] First, the multilayered ceramic capacitor according to Example 1 was prepared as a sample, and then, 0.1 g of the sample was weighed and placed in a pressure bottle, and 6 ml of hydrochloric acid and 2 ml of nitric acid were added thereto to prepare a mixture. The mixture was heat-treated at about  $180^{\circ}$  C. for about 1 hour and additionally ultrasonicated to prepare a dissolved sample. The dissolved sample was filtered with a 0.45  $\mu$ m filter and analyzed with respect to Ti and Ge contents (wt %) by using an inductively coupled plasma-optical emission spectrometer (ICP-OES). After converting wt % of each element to mol %, mol % of Ge was converted based on 100 mols of Ti to obtain the Ge content in the multilayered ceramic capacitor.

[0168] For reference, the multilayered ceramic capacitors according to Examples 2 to 4 were respectively measured with respect to wt % of each Ni, Ba, Ti, and Ge element in the ICP-OES analysis method, and the results are shown in Table 2. After converting wt % of each element to mol %, mol % of Ge was converted based on 100 mols of Ti and then, provided as 'the Ge content (mols/100 mols of Ti) in the multilayered ceramic capacitor' in Table 1.

[0169] In addition, the multilayered ceramic capacitors according to Examples 1 and 2 were measured with respect to an average content (mol) of Ge based on 100 mols of Ni and in an internal electrode and an average content (mol) of Ge based on 100 mols of Ni in a dielectric layer, and the results are shown in Table 3.

[0170] The average contents of Ge in the internal electrode and the dielectric layer may be obtained in the following method. [0171] First, after curing the multilayered ceramic capacitor according to Example 1 by placing it in an epoxy mixture, the L-axis and T-axis direction sides of the capacitor body are polished to the ½ point in a W-axis direction, and then, cut in the L-axis direction and the T-axis direction from the center of the W-axis direction of the capacitor body to prepare a cross-sectional sample. [0172] Then, after preparing a TEM image of the cross-sectional sample, any 5 or more dielectric layers and internal electrodes were respectively selected from the image.

[0173] Subsequently, 5 points at equal intervals corresponding to the centers of the selected dielectric layers, respectively, were selected and measured with respect to Ti and Ge contents (mols) through TEM (Transmission Electron Microscope)-EDS (Energy Disperse X-Ray Spectrometer) analysis, and then, an arithmetic mean of the measurements were calculated to obtain Y.

[0174] In addition, 5 points at equal intervals corresponding to the centers of the selected internal electrodes, respectively, were selected to measure Ni and Ge contents (mols) through TEM-EDS analysis, and then, an arithmetic mean of the measurements was calculated to obtain X.

Examples 2 to 9 and Comparative Examples 1 to 3

[0175] Each multilayered ceramic capacitors according to Examples 2 to 9 and Comparative Examples 1 to 3 was manufactured by weighing Ge in a molar content as shown in Table 1 and adjusting oxygen partial pressure conditions.

#### **EVALUATION EXAMPLES**

Evaluation Example 1: Capacitance Measurement

[0176] The multilayered ceramic capacitors according to Examples 1 to 9 and Comparative Examples 1 to 3 were measured with respect to capacitance under the conditions of 1 kHz and AC 0.5 V by using a LCR meter.

[0177] The capacitance of Comparative Example 1 as a reference value of 1 was used to calculate relative values of the other

examples and comparative examples were calculated, and the results are shown in Table 1.

Evaluation Example 2: MTTF (Mean Time To Failure) Measurement

[0178] The multilayered ceramic capacitors according to Examples 1 to 9 and Comparative Examples 1 to 3 were measured with respect to MTTF (Mean Time To Failure) by performing a high-temperature load test under the conditions of 125° C. and 8 V. [0179] Herein, time to failure was time when insulation resistance became  $10 \text{ k}\Omega$  or less, and MTTF of Comparative Example 1 as a reference value of 1 was used to calculate relative values of the other examples and comparative examples were calculated, and the results are shown in Table 1.

Evaluation Example 3: Evaluation of Satisfaction with Temperature Characteristics

[0180] The multilayered ceramic capacitors according to Examples 1 to 9, and Comparative Examples 1 to 3 were measured with respect to a capacity change rate by increasing a temperature by 1° C. from –55° C. to 85° C. Specifically, after maintaining the multilayered ceramic capacitors for 1 minute under the conditions of 1 kHz, 0.1 Vrms, and AC to measure capacitance, a capacitance change rate at each temperature was calculated according to Equation 2 based on 25° C. [00004]

Capacitancechangerateat  $T^{\circ}C$ . (%) = { $(C[T^{\circ}C.] - C[25^{\circ}C.]) / C[25^{\circ}C.]$ } ×  $100 * C[T^{\circ}C.]$  = Capacitancemeasuredat  $T^{\circ}C$ . [Equation 2 [0181] If the capacitance change rates at each temperature calculated according to Equation 2 were all within  $\pm 15\%$ , O (pass) was given, but if any of the capacity change rates at each temperature calculated according to Equation 2 were not within  $\pm 15\%$ , X (fail) was given, and the results are shown in Table 1.

[0182] Referring to Table 1, the multilayered ceramic capacitors of Examples 1 to 9, which had a Ge content of about 0.01 mole to about 20 moles based on 100 mols of Ti, exhibited higher capacitance than that of Comparative Example 1 but larger MTTF than that of Comparative Example 1, thereby exhibiting high reliability and all excellent temperature characteristics.

[0183] On the other hand, Comparative Example 1, which had less than 0.01 mol of a Ge content based on 100 mols of Ti in the multilayered ceramic capacitor, was confirmed to exhibit all deteriorated capacitance characteristics, reliability, and temperature characteristics, compared with the examples.

[0184] In addition, Comparative Examples 2 and 3, which had greater than 20 mols of a Ge content based on 100 mols of Ti in the multilayered ceramic capacitors, compared with the examples, exhibited low MTTF and deteriorated reliability.

TABLE-US-00002 TABLE 2 Ni (wt %) Ba (wt %) Ti (wt %) Ge (wt %) Example 2 44.0 30.0 10.3 0.074 Example 3 43.6 29.6 10.4 0.12 Example 4 43.4 29.7 10.4 0.1805

TABLE-US-00003 TABLE 3 Example 1 Example 2 Average Ge content relative to 100 moles of Ni 0.5 3 in the internal electrode (moles, X) Average Ge content relative to 100 moles of Ti 0.3 1.4 in the dielectric layer (moles, Y) X/Y 1.67 2.14 [0185] Referring to Tables 1 and 3, the multilayered ceramic capacitors of Examples 1 and 2 were all confirmed to exhibit X/Y of 1 or more, thereby all achieving excellent capacitance characteristics, reliability, and temperature characteristics. [0186] While this disclosure has been described in connection with what is presently considered to be practical example embodiments, it is to be understood that the disclosure is not limited to the disclosed example embodiments. On the contrary, it is intended to cover various modifications and equivalent arrangements included within the spirit and scope of the appended claims.

## **Claims**

- **1**. A multilayered ceramic capacitor, comprising a capacitor body including a dielectric layer and an internal electrode, and an external electrode disposed on an outer surface of the capacitor body, wherein the multilayered ceramic capacitor comprises Ti and Ge, and in the multilayered ceramic capacitor, a content of Ge based on 100 moles of Ti is about 0.01 moles to about 20 moles.
- 2. The multilayered ceramic capacitor of claim 1, wherein the dielectric layer comprises Ti and Ge, and the internal electrode comprises Ni and Ge, and when an average content (mole) of Ge in the internal electrode relative to 100 moles of Ni in the internal electrode is X, and an average content (mole) of Ge in the dielectric layer relative to 100 moles of Ti in the dielectric layer is Y, a relationship between X and Y satisfies Equation 1:  $X/Y \ge 1$ . [Equation1]
- **3**. The multilayered ceramic capacitor of claim 2, wherein X is about 0.1 moles to about 15 moles.
- **4**. The multilayered ceramic capacitor of claim 2, wherein Y is about 0.05 moles to about 10 moles.
- 5. The multilayered ceramic capacitor of claim 1, wherein the dielectric layer comprises a plurality of dielectric crystal grains; and a grain boundary between at least two of the plurality of dielectric crystal grains, the plurality of dielectric crystal grains comprise a main component and a subcomponent, and the main component comprises: Ba.sub.mTiO.sub.3 (0.995 $\le$ m $\le$ 1.010), (Ba.sub.1-XCa.sub.x).sub.m(Ti.sub.1-yZr.sub.y)O.sub.3 (0.995 $\le$ m $\le$ 1.010, 0 $\le$ x $\le$ 0.10), (Ba.sub.1-xZr.sub.x)O.sub.3 (0.995 $\le$ m $\le$ 1.010, x $\le$ 0.10), (Ba.sub.1-xCa.sub.x).sub.m(Ti.sub.1-ySn.sub.y)O.sub.3 (0.995 $\le$ m $\le$ 1.010, 0 $\le$ x $\le$ 0.10, 0 $\le$ y $\le$ 0.20), or a combination thereof.
- **6**. The multilayered ceramic capacitor of claim 5, wherein the subcomponent comprises Ge, Dy, V, Mn, Cr, Si, Al, Mg, Sn, Sb, Ga, In, Ba, La, Y, Ac, Ce, Pr, Nd, Pm, Sm, Eu, Gd, Tb, Ho, Er, Tm, Yb, Lu, Hf, or a combination thereof.
- 7. The multilayered ceramic capacitor of claim 1, wherein an average thickness of the internal electrode is about  $0.05 \mu m$  to about  $2 \mu m$ .
- **8**. The multilayered ceramic capacitor of claim 1, wherein an average thickness of the internal electrode is about  $0.05 \mu m$  to about  $10 \mu m$ .
- **9**. A multilayered ceramic capacitor, comprising a capacitor body including a dielectric layer and an internal electrode, and an external electrode disposed on an outer surface of the capacitor body, wherein the multilayered ceramic capacitor comprises Ti and

- Ge, in the multilayered ceramic capacitor, a content of Ge based on 100 moles of Ti is about 0.01 moles to about 20 moles, the dielectric layer comprises a plurality of dielectric crystal grains; and a grain boundary between at least two of the plurality of dielectric crystal grains, and the grain boundary comprises Ge, Ge oxide, or a combination thereof.
- **10.** The multilayered ceramic capacitor of claim 9, wherein the plurality of dielectric crystal grains comprise a main component and a subcomponent, and the main component comprises: Ba.sub.mTiO.sub.3 (0.995 $\le$ m $\le$ 1.010), (Ba.sub.1-XCa.sub.x).sub.m(Ti.sub.1-yZr.sub.y)O.sub.3 (0.995 $\le$ m $\le$ 1.010, 0 $\le$ x $\le$ 0.10, 0 $\le$ y $\le$ 0.20), Ba.sub.m(Ti.sub.1-xZr.sub.x)O.sub.3 (0.995 $\le$ m $\le$ 1.010, x $\ge$ 0.10), (Ba.sub.1-XCa.sub.x).sub.m(Ti.sub.1-ySn.sub.y)O.sub.3 (0.995 $\le$ m $\le$ 1.010, 0 $\le$ x $\le$ 0.10, 0 $\le$ y $\ge$ 0.20), or a combination thereof.
- **11**. The multilayered ceramic capacitor of claim 10, wherein the subcomponent comprises Ge, Zr, Mn, Cr, Si, Al, Mg, Sn, Sb, Hf, Ga, In, La, Y, Ac, Ce, Pr, Nd, Pm, Sm, Eu, Gd, Tb, Dy, Ho, Er, Tm, Yb, Lu, or a combination thereof.
- **12**. The multilayered ceramic capacitor of claim 10, wherein the plurality of dielectric crystal grains further comprise Ge, Ge oxide, or a combination thereof.
- **13**. The multilayered ceramic capacitor of claim 9, wherein the internal electrode comprises a conductive metal and Ge.
- **14**. The multilayered ceramic capacitor of claim 13, wherein the internal electrode comprises an alloy including the conductive metal and Ge.
- **15**. The multilayered ceramic capacitor of claim 9, wherein the external electrode comprises a sintered metal layer in contact with the capacitor body, and the sintered metal layer comprises a conductive metal and Ge.
- **16**. The multilayered ceramic capacitor of claim 9, wherein an average thickness of the internal electrode is about  $0.05 \mu m$  to about  $2 \mu m$ .
- 17. The multilayered ceramic capacitor of claim 9, wherein an average thickness of the dielectric layer is about  $0.05 \mu m$  to about  $10 \mu m$ .
- **18**. A multilayered ceramic capacitor, comprising a capacitor body including a dielectric layer and an internal electrode, and an external electrode disposed on an outer surface of the capacitor body, wherein the dielectric layer comprises Ti and Ge, and the internal electrode comprises Ni and Ge, and when an average content (mole) of Ge in the internal electrode relative to 100 moles of Ni in the internal electrode is X, and an average content (mole) of Ge in the dielectric layer relative to 100 moles of Ti in the dielectric layer is Y, a relationship between X and Y satisfies Equation 1:  $X/Y \ge 1$ . [Equation1]
- **19**. The multilayered ceramic capacitor of claim 18, wherein the dielectric layer comprises Ge in a form of Ge oxide, and the internal electrode comprises Ge in a form of an alloy.
- **20**. The multilayered ceramic capacitor of claim 19, wherein, in the multilayered ceramic capacitor, a content of Ge based on 100 moles of Ti is about 0.01 moles to about 20 moles.
- **21**. The multilayered ceramic capacitor of claim 20, wherein the external electrode includes Ge.
- **22.** A method of manufacturing a multilayered ceramic capacitor comprising: applying a conductive paste on a dielectric green sheet to form an electrode pattern on the dielectric green sheet, stacking a plurality of the dielectric green sheets on which the electrode pattern is formed to form a dielectric green sheet stack, and sintering the dielectric green sheet stack at an oxygen partial pressure of about 1.0×10.sup.-14 MPa to about 1.0×10.sup.-10 MPa to form a capacitor body.
- **23**. The multilayered ceramic capacitor of claim 22, further comprising annealing the capacitor body at an oxygen partial pressure of about 1.0×10.sup.-9 MPa to about 1.0×10.sup.-5 MPa.
- **24**. The multilayered ceramic capacitor of claim 22, wherein the conductive paste includes Ge oxide and/or an alloy that includes Ge.
- **25**. The multilayered ceramic capacitor of claim 24, wherein the multilayered ceramic capacitor comprises Ti, and in the multilayered ceramic capacitor, a content of Ge based on 100 moles of Ti is about 0.01 moles to about 20 moles.