# US Patent & Trademark Office Patent Public Search | Text View

United States Patent Application Publication

Kind Code

A1
Publication Date

Inventor(s)

August 21, 2025

HAGIWARA; TOYOYUKI et al.

# SEMICONDUCTOR DEVICE AND METHOD FOR MANUFACTURING THE SAME

#### Abstract

A semiconductor device and a method for manufacturing the semiconductor device are provided. The semiconductor device includes a first back metal structure, a second back metal structure and a first front metal structure. The first back metal structure is formed on the back side of the wafer and extending along a first direction. The second back metal structure is formed on the back side of the wafer and extending along the first direction, wherein the second back metal structure is spaced apart from the first back metal structure along a second direction perpendicular to the first direction. The first front metal structure is formed on the front side of the wafer and extending along the first direction. The width of the first back metal structure along the second direction is greater than a width of the first front metal structure along the second direction.

Inventors: HAGIWARA; TOYOYUKI (HSINCHU, TW), LIU; HUI WEN (HSINCHU

COUNTY, TW), CHEN; CHIEN-YING (CHIAYI COUNTY, TW), LIN; KU-FENG (NEW TAIPEI CITY, TW), CHEN; YI-TZU (HSINCHU CITY, TW)

Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD.

(HSINCHU, TW)

Family ID: 1000007696211

Appl. No.: 18/444797

Filed: February 19, 2024

## **Publication Classification**

**Int. Cl.: H10B10/00** (20230101)

U.S. Cl.:

CPC **H10B10/12** (20230201);

# **Background/Summary**

#### **BACKGROUND**

[0001] The present disclosure relates, in general, to semiconductor devices and methods for manufacturing the same. Specifically, the present disclosure relates to semiconductor devices and methods for manufacturing semiconductor devices with super power rails for power delivery. [0002] Integrated circuits that involve semiconductor devices are essential for many modern applications. Technological advances in materials and design have produced semiconductor devices composed of smaller and more complex elements each generation. Although power consumption per element is reduced by miniaturization and reductions in voltage of elements, power consumption of the entire integrated circuit is rising due to increase in the number of elements. Therefore, a novel design with super power rails is needed to control power delivery and improve computing performance.

# **Description**

#### BRIEF DESCRIPTION OF THE DRAWINGS

[0003] Aspects of the embodiments of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It should be noted that, in accordance with standard practice in the industry, various structures are not drawn to scale. In fact, the dimensions of the various structures can be arbitrarily increased or reduced for clarity of discussion.

[0004] FIG. **1** is a schematic view of a semiconductor device on a wafer with multiple power rails, in accordance with some embodiments of the present disclosure.

[0005] FIG. **2**A is a circuit diagram of a semiconductor device, in accordance with some embodiments of the present disclosure.

[0006] FIG. **2**B is a design layout of another semiconductor device, in accordance with some embodiments of the present disclosure.

[0007] FIG. **2**C includes a schematic view and a cross-section of a semiconductor device along lines S**1** and S**2** in FIG. **2**B, in accordance with some embodiments of the present disclosure.

[0008] FIG. **2**D is a design layout of another semiconductor device, in accordance with some embodiments of the present disclosure.

[0009] FIG. **3**A is a schematic diagram of a semiconductor device, in accordance with some embodiments of the present disclosure.

[0010] FIG. **3**B is a schematic diagram of another semiconductor device, in accordance with some embodiments of the present disclosure.

[0011] FIG. **3**C is a design layout of a semiconductor device, in accordance with some embodiments of the present disclosure.

[0012] FIG. **3**D is a cross-section of a semiconductor device along line **S3** in FIG. **3**C, in accordance with some embodiments of the present disclosure.

[0013] FIG. **4**A is a schematic view of a semiconductor device, in accordance with some embodiments of the present disclosure.

[0014] FIG. **4**B is a cross-section of a semiconductor device along line S**4** in FIG. **4**A, in accordance with some embodiments of the present disclosure.

[0015] FIG. **4**C is a schematic view of another semiconductor device, in accordance with some embodiments of the present disclosure.

[0016] FIG. **5** is a flowchart of manufacturing a semiconductor device on a wafer with super power rails, in accordance with some embodiments of the present disclosure.

#### **DETAILED DESCRIPTION**

[0017] The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of elements and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features can be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.

[0018] Further, spatially relative terms, such as "beneath," "below," "lower," "above," "over," "upper," "on" and the like, can be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus can be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.

[0019] As used herein, although terms such as "first," "second" and "third" describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms may only be used to distinguish one element, component, region, layer or section from another. Terms such as "first," "second" and "third" when used herein do not imply a sequence or order unless clearly indicated by the context. [0020] Notwithstanding that the numerical ranges and parameters setting forth the broad scope of the disclosure are approximations, the numerical values set forth in the specific examples are reported as precisely as possible. Any numerical value, however, inherently contains certain errors necessarily resulting from the standard deviation found in the respective testing measurements. Also, as used herein, the terms "substantially," "approximately" and "about" generally mean within a value or range that can be contemplated by people having ordinary skill in the art. Alternatively, the terms "substantially," "approximately" and "about" mean within an acceptable standard error of the mean when considered by one of ordinary skill in the art. People having ordinary skill in the art can understand that the acceptable standard error may vary according to different technologies. Other than in the operating/working examples, or unless otherwise expressly specified, all of the numerical ranges, amounts, values and percentages such as those for quantities of materials, durations of times, temperatures, operating conditions, ratios of amounts, and the likes thereof disclosed herein should be understood as modified in all instances by the terms "substantially," "approximately" or "about." Accordingly, unless indicated to the contrary, the numerical parameters set forth in the present disclosure and attached claims are approximations that can vary as desired. At the very least, each numerical parameter should at least be construed in light of the number of reported significant digits and by applying ordinary rounding techniques. Ranges can be expressed herein as from one endpoint to another endpoint or between two endpoints. All ranges disclosed herein are inclusive of the endpoints, unless specified otherwise.

[0021] FIG. **1** is a schematic view of a semiconductor device **10** on a wafer **10**W with multiple power rails, in accordance with some embodiments of the present disclosure. The semiconductor device **10** can include, for example, an N-type metal-oxide-semiconductor (NMOS) device, a P-type metal-oxide-semiconductor (PMOS) device, a complementary metal-oxide-semiconductor (CMOS) device, and can be implemented using a planar field-effect transistor (FET) device, a fintype FET (FinFET) device, a gate-all-around (GAA) device, a nanowire device, a fully-depleted silicon-on-isolator (FDSOI) device, or the like. The wafer **10**W includes a semiconductor substrate

and optionally various layers formed thereon. The wafer **10**W includes a front side **10**FS and a back side **10**BS. The front side **10**FS is opposite the back side **10**BS. The semiconductor device **10** can belong to a super power rail (SPR) chip design which includes or provides a power delivery network through the front side **10**FS and the back side **10**BS of the wafer **10**W.

[0022] Referring to FIG. **1**A, the semiconductor device **10** spans the front side **10**FS and the back side **10**BS. The semiconductor device **10** includes an active region OD, a metal layer structure MD, a gate structure PO, several via structures VD, VG, VB, and multiple metal structures MT**1** to BMT. The metal structures MT**1** to BMT, the metal layer structure MD, and the via structures VB to VG can be made of metal, such as copper, aluminum, tungsten, titanium, tantalum, an alloy thereof or the like, and are electrically insulated by dielectric materials (not separately shown) such as oxide, nitride, oxynitride and the like.

[0023] The active region OD extends along an X direction. The active region OD can be referred to herein as oxide-diffusion ("OD") regions. The active region OD can be an N-type active region. The active region OD can be a P-type active region. The active region may be used to form source/drain regions and a channel region between the source/drain regions of a transistor device. [0024] In some embodiments, the metal layer structure MD and the gate structure PO are disposed in the front side **10**FS and formed above the active region OD along the Z direction, which is perpendicular to the X direction. The metal structures M**01**, M**02**, M**11**, M**12**, MT**1**, and MT**2** are disposed in the front side **10**FS, and formed above the metal layer structure MD or the gate structure PO along the Z direction. The metal structures M**01**, M**02**, M**11**, M**12**, MT**1**, and MT**2** can be provided in different layers stacking along the Z direction. The metal structures BM**0** and BMT are disposed in the back side **10**BS, and they are provided below the active region OD along the Z direction.

[0025] FIG. **2**A is a circuit diagram of a semiconductor device **20**A, in accordance with some embodiments of the present disclosure. The semiconductor device **20**A of FIG. **2**A can correspond to the semiconductor device **10** of FIG. **1**.

[0026] As shown in FIG. 2A, the semiconductor device 20A includes three circuits C21, C22 and C23. The circuits C21 and C22 can correspond to or function as static random-access memory (SRAM) devices. The circuits C21 and C22 are powered by multiple power lines, such as the voltage sources VDD and VSS. The circuit C21 can be operated in response to various signal lines, including the bit line BL, the bit line bar BLB and the word line WL1. The circuit C22 can be operated in response to various signal lines, including the bit line BL, the bit line bar BLB (which is reverse to the bit line BL) and the word line WL2. The circuit C23 electrically connects the circuits C21 and C22. The circuit C23 can be powered by the voltage source VSS and operated in response to various signal lines, including the match line ML, the search line SL and the search line bar SLB (which is reverse to the search line SL). The circuit C23 can operate as a comparator to determine whether the input data matches the stored data.

[0027] FIG. **2**B is a design layout of the semiconductor devices **20**B**1** and **20**B**2**, in accordance with some embodiments of the present disclosure. The semiconductor devices **20**B**1** and **20**B**2** can correspond to the semiconductor device **20**A of FIG. **2**A and the semiconductor device **10** of FIG. **1**. In particular, the semiconductor device **20**B**1** can be formed on or correspond to the front side **10**FS in FIG. **1**, and the semiconductor device **20**B**2** can be formed on or correspond to the back side **10**BS in FIG. **1**.

[0028] Regarding the semiconductor device **20**B**1**, the metal structures M**01**A, M**01**B, M**02**, M**03**, M**04**, M**05**, M**06** and M**07** extend along the X direction. The metal structures M**11**, M**12**, M**13**, M**14** and M**15** extend along the Y direction. The metal structures M**11** to M**15** can be formed above the metal structures M**01**A, M**01**B, M**02**, M**03**, M**04**, M**05**, M**06** and M**07** from a top-view perspective of the design layout. The active regions OD**1** and OD**2** extend along an X direction. The metal layer structures MD**1**, MD**2** and MD**3** extend along a Y direction. The gate structures PO**1**, PO**2**, PO**3** and PO**4** extend along a Y direction. The metal structure M**07** has a width W**1** 

along the Y direction.

[0029] As shown in FIG. 2B, the word line WL1 intersects with the metal structure M01A and the gate structure P02. The word line WL2 intersects with the metal structure M01B and the gate structure P03. The two bit lines BL intersect with the two ends of the metal structure M03. The bit line bar BLB intersects with the metal structure M04 and the metal layer structure MD3. The search line SL intersects with the metal structure M06 and the gate structure PO4. The search line bar SLB intersects with the metal structure M05 and the gate structure PO3. The metal structure M07 is electrically connected the voltage source VSS. The metal structures M11 and M15 are electrically connected the voltage source VSS. The metal structures M12 and M14 are electrically connected to the word line WL1. The metal structure M13 is electrically connected to the voltage source VDD.

[0030] In some embodiments, the metal structure M02 overlaps with the active region OD1 from a top-view perspective of the design layout. The width of the metal structure M02 is shorter than the width of the active region OD1 along a Y direction. The two metal structures M01A and M01B are spaced apart by the metal layer structure MD1. The active region OD2 is void of overlapping with all of the metal structures M01 to M07 from a top-view perspective of the design layout. The width W1 of the metal structure M07 can exceed those of the metal structures M01 to M06. [0031] Regarding the semiconductor device 20B2, the metal structures BM01, BM02, BM03 and BM04 extend along an X direction. The active regions OD3 and OD4 extend along an X direction.

The metal layer structures MD4 and MD5 extend along a Y direction. The gate structures PO5, PO6 and PO7 extend along a Y direction. The metal structure BM01 overlaps with the active region OD3 from a top-view perspective of the design layout. The active region OD3 can be within the metal structure BM01 from a top-view perspective of the design layout.

[0032] The metal structure BM**04** overlaps with the active region OD**4** from a top-view perspective of the design layout. The width of the metal structure BM**04** is greater than the width of the active region OD**4** along a Y direction. The metal structure BM**04** is shorter than the active region OD**4** along an X direction.

[0033] The metal structure BM**01** can be electrically connected to the voltage source VSS. The metal structure BM02 can be electrically connected to the voltage source VDD. The metal structure BM**03** can be electrically connected to the voltage source VSS. The metal structure BM**04** can be electrically connected to the match line ML. In some embodiments, one of the metal structure BM**01** to BM**04** can be used to electrically connect the read bit line RBL. One of the metal structures BM**01** to BM**04** can be used to electrically connect the read bit line bar RBLB. The semiconductor device **20**B**2** is not electrically connected to the word line WL and the bit line BL. The word line WL and the bit line BL are electrically connected to the semiconductor device **20**B**1** on the front side. Both of the semiconductor device **20**B**1** on the front side and the semiconductor device **20**B**2** on the back side can be electrically connected to the voltage source VDD or VSS. [0034] The metal structure BM**01** has a width W**21** along a Y direction. The metal structure BM**02** has a width W22 along a Y direction. The metal structure BM03 has a width W23 along a Y direction. The metal structure BM**04** has a width W**24** along a Y direction. The widths W**21** to W**24** can be different from each other. The width W22 is greater than the widths W21, W23 and W24. Each of the widths W21 to W24 is greater than the width WI of the semiconductor device 20B1. Each of the widths W**21** to W**24** can be three to four times of the width W**1** of the semiconductor device **20**B**1**. Therefore, the resistance and the metal capacitance of the metal structures BM**01** to BM**04** can be decreased, and the electronic migration and the IR drop which is proportional to resistance can be improved.

[0035] As shown in FIG. **2**B, some of the signal lines, such as the match line ML, can be moved from the front side of the wafer to the back side of the wafer. Since the back side can have more routing space than the front side, the width W**24** of the metal structure BM**04** of the semiconductor device **20**B**2** can exceed width W**1** of the metal structure M**04** of the semiconductor device **20**B**1**.

The resistance and the metal capacitance of the metal structure BM**04** is lower than those of the metal structure M**04**. Therefore, the computing speed and the power consumption can be improved accordingly.

[0036] FIG. **2**C shows a schematic view and a cross-section of the semiconductor devices **20**C**1** and **20**C**2** along lines S**1** and S**2** in FIG. **2**B, in accordance with some embodiments of the present disclosure. The semiconductor devices **20**C**1** and **20**C**2** can correspond to the semiconductor device **20**B**2** of FIG. **2**B. The section lines S**1** and S**2** are parallel to the Y direction and the X direction respectively.

[0037] Regarding the semiconductor devices **20**C**1**, the active region OD**4** is disposed above the metal structure BM**04** along a Z direction. The gate structures PO**6** and PO**7** and the metal layer structure MD**5** are disposed above the active region OD**4** along a Z direction. The metal structures M**041** and M**042** are disposed above the gate structures PO**6** and PO**7** and the metal layer structure MD**5** along a Z direction. The metal structures M**041** and M**042** can extend along an X direction. The metal structure M**041** can be electrically connected to the search line SL. The metal structure M**042** can be electrically connected to the search line bar SLB. The metal structure M**041** can partially overlap with one side of the metal structure BM04 from a top-view perspective. The metal structure M**042** can partially overlap with another side of the metal structure BM**04** from a topview perspective. The metal structures M**041** and M**042** can be formed on the front side of the wafer. The metal structures M**041** and M**042** can be formed on the back side of the wafer. [0038] Regarding the semiconductor devices **20**C**2**, the active region OD**4** is disposed above the metal structure BM**04** along the Z direction through the via structure VB. The metal structure M**041** is disposed above the gate structure PO**6** along the Z direction through the via structure VG1. The metal structure M**042** is disposed above the gate structure PO7 along the Z direction through the via structure VG2.

[0039] FIG. **2**D is a design layout of the semiconductor device **20**D, in accordance with some embodiments of the present disclosure. The semiconductor device **20**D is formed on the front side of the wafer. The semiconductor device **20**D of FIG. **2**D can be similar to the semiconductor device **20**B**1** of FIG. **2**B, differing therefrom only as follows.

[0040] Three metal structures M051, M052 and M053 are arranged in a row along an X direction. The metal structures M051, M052 and M053 have a width W5 along a Y direction. The metal structures M051, M052 and M053 are spaced apart from each other. The metal structures M051, M052 and M053 are provided between the active region OD2 and the metal structures M11 to M15. The metal structure M051 can be electrically connected to the voltage source VSS. The metal structure M052 can be electrically connected to the match line ML. The metal structure M053 can be electrically connected to the voltage source VSS.

[0041] Please refer to FIG. **2**D. Due to the intense routing of the metal structures and active regions extending along an X direction, the space is limited and the width W**5** is minimal. In some embodiments, the width W**5** in FIG. **2**D is less than the widths W**21**, W**22**, W**23** and W**24** of FIG. **2**B. As a result, the resistance will be increased accordingly, which might deteriorate the computing speed and the power consumption of the semiconductor device **20**D.

[0042] FIG. **3**A is a schematic diagram of the semiconductor device **30**A, in accordance with some embodiments of the present disclosure. The semiconductor device **30**A of FIG. **3**A can correspond to or be similar to the semiconductor devices **20**B**1** and **20**B**2** of FIG. **2**B. In some embodiments, the semiconductor device **30**A can be a multi-port memory device, such as multi-port SRAM device, which includes 7 transistors for each bit cell. The semiconductor device **30**A can include 5 ports. As shown in FIG. **3**A, the 5 ports can be electrically connected to the read word line RWL, the word line WL, the bit lint bar BLB, the bit line BL and the read bit line RBL for operating the semiconductor device **30**A.

[0043] FIG. **3**B is a schematic diagram of the semiconductor device **30**B, in accordance with some embodiments of the present disclosure. The semiconductor device **30**B of FIG. **3**B can correspond

to or be similar to the semiconductor devices 20B1 and 20B2 of FIG. 2B. In some embodiments, the semiconductor device **30**B can be a multi-port memory device, such as multi-port SRAM device, which includes 8 transistors for each bit cell. The semiconductor device **30**B can include 7 ports. As shown in FIG. 3B, the 7 ports can be electrically connected to the read word line RWL, the word line WL, the read word line bar RWLB, the read bit lint bar RBLB, the bit lint bar BLB, the bit line BL and the read bit line RBL for operating the semiconductor device **30**B. [0044] FIG. **3**C is a schematic diagram of a design layout of the semiconductor devices **30**C**1** and **30**C**2**, in accordance with some embodiments of the present disclosure. The semiconductor devices **30**C1 and **30**C2 can correspond to the semiconductor device **30**A in FIG. **3**A or the semiconductor device **30**B in FIG. **3**B. The semiconductor device **30**C**1** can be formed on the front side of the wafer, and the semiconductor device **30**C**2** can be formed on the back side of the wafer. [0045] Regarding the semiconductor device **30**C**1**, the metal structures M**01**, M**02**, M**03** and M**04** extend along an X direction. The metal structures M02, M03 and M04 are provided in the same row extending along an X direction. The metal structure M04 is formed between the metal structures M02 and M03. The metal structures M01, M02, M03 and M04 are spaced apart from each other. The active region OD1 extends along an X direction. The gate structures PO1 and PO2 extend along a Y direction. In some embodiments, the metal structure M**01** is electrically connected to the voltage source VDD or VSS. The metal structure M**02** is electrically connected to the read word line RWL. The metal structure M03 is electrically connected to the read word line bar RWLB. [0046] Regarding the semiconductor device **30**C**2**, the metal structures BM**01** and BM**02** extend along an X direction. The metal structures BM**01** and BM**02** can be staggered with each other from a top-view perspective of the design layout. The metal structures BM01 and BM02 are spaced apart from each other from a top-view perspective of the design layout. The active region OD2 extends along an X direction. The metal layer structure MD1 extends along a Y direction. [0047] In some embodiments, the metal structure BM**01** overlaps the right portion of the active region OD2 from a top-view perspective of the design layout. The metal structure BM**02** overlaps the left portion of the active region OD2 from a top-view perspective of the design layout. The metal structure BM**02** is electrically connected to the read bit line RBL. The metal structure BM**01** is electrically connected to the read bit line bar RBLB. The widths of the metal structures BM01 and BM02 can exceed those of the metal structures M01 to M04. Therefore, the resistance and the metal capacitance of the metal structures BM01 and BM02 can be decreased, and electronic migration and IR drop proportional to resistance improved, as can, accordingly, computing speed and power consumption.

[0048] FIG. **3**D shows a cross-section of the semiconductor device **30**D along line **S3** in FIG. **3**C, in accordance with some embodiments of the present disclosure. The semiconductor device **30**D can correspond to the semiconductor device **30**C2 of FIG. **3**C. The section line **S3** is parallel to and extends opposite the Y direction. The active regions OD2, OD3 and OD4 are disposed above the metal structure BM**01** through three via structures VB.

[0049] FIG. **4**A is a schematic view of the semiconductor device **40**A, in accordance with some embodiments of the present disclosure. The semiconductor device **40**A of FIG. **4**A can be similar to or correspond to the semiconductor device **10** in FIG. **1** or the semiconductor devices **30**C**1** and **30**C**2** in FIG. **3**C. In some embodiments, the semiconductor device **40**A can be a multi-bank memory device, for example, a multi-bank SRAM device.

[0050] Similar to the semiconductor devices **30**C**1** and **30**C**2** in FIG. **3**C, the semiconductor device **40**A can include a plurality of active regions, a plurality of gate structures, and a plurality of metal structures disposed on both the front side and the back side of the wafer. As shown in FIG. **4**A, the semiconductor device **40**A includes a global input and output element GIO, two banks BK**1** and BK**2**, and two global bit lines GBL**1** and GBL**2**. The global bit lines GBL**1** and GBL**2** can extend across the banks BK**1** and BK**2** for controlling and operating the banks BK**1** and BK**2**. [0051] In addition, the bank BK**1** includes a local input and output element LIO**1**, and two arrays

AR1 and AR2. The local input and output element LIO1 can be provided between the arrays AR1 and AR2. The bank BK2 includes a local input and output element LIO2, and two arrays AR3 and AR4. The local input and output element LIO2 can be provided between the arrays AR3 and AR4. Each of the arrays AR1 to AR4 can include multiple transistors, diodes, or inverters. The array AR1 can be electrically connected to the global bit line GBL1 through the bit line BL1 for reading or writing data. The array AR2 can be electrically connected to the global bit line GBL1 through the bit line GBL1 through the bit line BL3 for reading or writing data. The array AR4 can be electrically connected to the global bit line GBL1 through the bit line BL4 for reading or writing data. The array AR1 can be electrically connected to the global bit line GBL2 through the bit line GBL3 through th

[0052] Please refer to FIGS. 1 and 4A. In some embodiments, the global bit lines GBL1 and GBL2 can be electrically connected to the metal structures on the front side 10FS of the wafer 10A, for example, the metal structures M11 and M12. The global bit lines GBL1 and GBL2 can be electrically connected to the metal structures on the back side 10BS of the wafer 10A, for example, the metal structure BM0. The bit lines BL1 to BL8 can be electrically connected to the metal structures on the front side 10FS of the wafer 10A. The local input and output elements LIO1 and LIO2 can be electrically connected to the metal structures on the front side 10FS of the wafer 10A, for example, the metal structures M01 and M02. The global input and output elements GIO can be electrically connected to the metal structures on the front side 10FS of the wafer 10A. The global input and output elements GIO can be electrically connected to the metal structures on the back side 10BS of the wafer 10A.

[0053] In some embodiments, the global bit lines GBL1 and GBL2 can be electrically connected to the metal structures on the metal structure BM0 of the back side 10BS. The widths of the metal structure BM0 can exceed those of the metal structures on the front side 10FS. Therefore, the resistance and the metal capacitance in the global bit lines GBL1 and GBL2 can be decreased and electronic migration and IR drop proportional to resistance can be improved, as can, accordingly, computing speed and power consumption.

[0054] FIG. **4**B shows a cross-section of the semiconductor device **40**B along the section line **S4** in FIG. **4**A, in accordance with some embodiments of the present disclosure. The semiconductor device **40**B can correspond to the semiconductor device **40**A of FIG. **4**A. The section line **S4** is parallel to the X direction.

[0055] The bank 1 can include the metal structure BM01 and multiple active regions OD1, OD2 and OD3. The active regions OD1, OD2 and OD3 are disposed above the metal structure BM01 through three via structures VB along a Z direction. The bank 2 can include the metal structure BM02 and several active regions OD4, OD5 and OD6. The active regions OD4, OD5 and OD6 are disposed above the metal structure BM02 through three via structures VB along a Z direction. The metal structures BM01 and BM02 are formed on the back side 10BS of the wafer 10W. [0056] FIG. 4C is a schematic view of the semiconductor device 40C, in accordance with some embodiments of the present disclosure. The semiconductor device 40C of FIG. 4C can be similar to the semiconductor device 40A of FIG. 4A, differing therefrom only as follows. In some embodiments, the semiconductor device 40C can be a multi-bank and multi-port memory device, for example, a multi-bank and multi-port SRAM device.

[0057] As shown in FIG. **4**C, the semiconductor device **40**C includes a global input and output element GIO, a write data line WDT, a local write driver LWD, two banks BK**1** and BK**2**, and two global read bit lines GRBL**1** and GRBL**2** can extend

across the banks BK1 and BK2 for controlling and operating the banks BK1 and BK2. The local write driver LWD can be formed between the banks BK1 and BK2.

[0058] Each of the arrays AR1 to AR4 can include multiple transistors, diodes, or inverters. The array AR1 can be electrically connected to the global read bit line GRBL1 through the read bit line RBL1 for reading or writing data. The array AR2 can be electrically connected to the global read bit line GRBL1 through the read bit line RBL2 for reading or writing data. The array AR3 can be electrically connected to the global read bit line GRBL1 through the read bit line GRBL1 through the read bit line GRBL1 through the read bit line RBL4 for reading or writing data. The array AR1 can be electrically connected to the global read bit line RBL5 for reading or writing data. The array AR2 can be electrically connected to the global read bit line GRBL2 through the read bit line RBL6 for reading or writing data. The array AR3 can be electrically connected to the global read bit line GRBL2 through the read bit line GRBL3 t

[0059] Please refer to FIGS. 1 and. 4A. In some embodiments, the global read bit lines GRBL1 and GRBL2 can be electrically connected to the metal structures on the front side 10FS of the wafer 10A, for example, the metal structures M11 and M12. The global read bit lines GRBL1 and GRBL2 can be electrically connected to the metal structures on the back side 10BS of the wafer 10A, for example, the metal structure BM0. The read bit lines RBL1 to RBL8 can be electrically connected to the metal structures on the back side 10BS of the wafer 10A. The write data line WDT can be electrically connected to the metal structures on the back side 10BS of the wafer 10A. The write bit line WBL can be electrically connected to the metal structures on the back side 10BS of the wafer 10A.

[0060] The widths of the metal structures on the back side **10**BS can exceed those of the metal structures on the front side **10**FS. Therefore, the resistance and the metal capacitance in the global read bit lines GRBL**1** and GRBL**2**, the read bit lines RBL**1** to RBL**8**, the write data line WDT and the write bit line WBL can be decreased and electronic migration and IR drop proportional to resistance can be improved, as can, accordingly, computing speed and power consumption. [0061] FIG. **5** is a flowchart **50** of manufacturing a semiconductor device on a wafer with super power rails, in accordance with some embodiments of the present disclosure. The flowchart **50** can correspond to the semiconductor device **10** of FIG. **1**.

[0062] The flowchart **50** includes at least three operations **502**, **504** and **506**. In the operation **502**, a first back metal structure is formed on a back side **10**BS of the wafer **10**A and extends along the first direction (X direction). In some embodiments, forming a metal structure includes performing one or more of lithography, deposition, etching, planarizing, or other suitable process. [0063] In the operation **504**, a second back metal structure is formed on the back side **10**BS of the wafer **10**A and extends along the X direction. In some embodiments, the second back metal structure is spaced apart from the first back metal structure along a second direction (Y direction) perpendicular to the X direction. In the operation **506**, a first front metal structure is formed on the front side **10**FS of the wafer **10**A and extends in the X direction. In some embodiments, the first back metal structure and the first front metal structure are electrically connected to the power line. The second back metal structure is electrically connected to a signal line. The width of the first back metal structure along the second direction exceeds that of the first front metal structure along the second direction.

[0064] While disclosed methods (e.g., flowchart **50**) are illustrated and described below as a series of acts or events, it will be appreciated that the illustrated ordering of such acts or events are not to be interpreted in a limiting sense. For example, some operations may occur in different orders and/or concurrently with other acts or events apart from those illustrated and/or described herein. In addition, not all illustrated acts may be required to implement one or more aspects or embodiments

of the description herein. Further, one or more of the acts depicted herein may be carried out in one or more separate acts and/or phases.

[0065] Some embodiments of the present disclosure provide a semiconductor device formed on a wafer having a front side and a back side. The semiconductor device includes a first back metal structure, a second back metal structure and a first front metal structure. The first back metal structure is formed on the back side of the wafer and extending along a first direction. The second back metal structure is formed on the back side of the wafer and extending along the first direction, wherein the second back metal structure is spaced apart from the first back metal structure along a second direction perpendicular to the first direction. The first front metal structure is formed on the front side of the wafer and extending along the first direction. The first back metal structure and the first front metal structure are electrically connected to a power line for providing power to the semiconductor device, and the second back metal structure is electrically connected to a signal line for operating the semiconductor device. The width of the first back metal structure along the second direction is greater than a width of the first front metal structure along the second direction. [0066] Some embodiments of the present disclosure provide a semiconductor device formed on a wafer having a front side and a back side. The semiconductor device includes a first global back metal structure and a plurality of banks. The first global back metal structure is formed on the back side of the wafer and extending along a first direction. Each of the banks comprises a plurality of arrays. Each of the arrays includes a plurality of first front metal structures and a plurality of active regions. The first front metal structures are formed on the front side of the wafer and extending along the first direction. The first global back metal structure extends across the banks along the first direction, and the first global back metal structure is electrically connected to the first front metal structures. The active regions extends along the first direction.

[0067] Some embodiments of the present disclosure provide a method for manufacturing a semiconductor device. The method includes forming a first back metal structure on a back side of the wafer and extending along a first direction; forming a second back metal structure on the back side of the wafer and extending along the first direction, wherein the second back metal structure is spaced apart from the first back metal structure along a second direction perpendicular to the first direction; and forming a first front metal structure on a front side of the wafer and extending along the first direction, wherein the first back metal structure and the first front metal structure are electrically connected to a power line, the second back metal structure is electrically connected to a signal line, and a width of the first back metal structure along the second direction is greater than a width of the first front metal structure along the second direction.

[0068] The foregoing outlines structures of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.

## **Claims**

1. A semiconductor device formed on a wafer having a front side and a back side, comprising: a first back metal structure formed on the back side of the wafer and extending along a first direction; a second back metal structure formed on the back side of the wafer and extending along the first direction, wherein the second back metal structure is spaced apart from the first back metal structure along a second direction perpendicular to the first direction; and a first front metal structure formed on the front side of the wafer and extending along the first direction, wherein the

first back metal structure and the first front metal structure are electrically connected to a power line for providing power to the semiconductor device, the second back metal structure is electrically connected to a signal line for operating the semiconductor device, and a width of the first back metal structure along the second direction is greater than a width of the first front metal structure along the second direction.

- **2.** The semiconductor device of claim 1, wherein a width of the second back metal structure along the second direction is greater than the width of the first front metal structure along the second direction.
- **3.** The semiconductor device of claim 1, further comprising: an active region extending along the first direction; and a metal layer structure, extending along the second direction, wherein the active region is formed between the metal layer structure and the second back metal structure along a third direction perpendicular to the first and the second axes.
- **4.** The semiconductor device of claim 3, wherein the semiconductor device is a memory device, and the second back metal structure is electrically connected to a match line for operating the memory device.
- **5.** The semiconductor device of claim 4, further comprising: a second front metal structure, extending in the second direction, wherein the second front metal structure is electrically connected to a search line or a search line bar for operating the memory device.
- **6**. The semiconductor device of claim 5, wherein the second front metal structure is formed on the back side of the wafer.
- **7**. The semiconductor device of claim 5, wherein the second front metal structure is formed on the front side of the wafer.
- **8.** The semiconductor device of claim 3, wherein the semiconductor device is a multi-port memory device, and the second back metal structure is electrically connected to a read bit line for operating the memory device.
- **9**. The semiconductor device of claim 8, further comprising a third back metal structure, extending along the first direction and formed on the back side of the wafer, wherein the third back metal structure is electrically connected to a read bit line or a read bit line bar for operating the memory device.
- **10.** The semiconductor device of claim 9, further comprising a third front metal structure, extending along the first direction and formed on the front side of the wafer, wherein the third front metal structure is electrically connected to a read word line or a read word line bar for operating the memory device.
- **11**. A semiconductor device formed on a wafer having a front side and a back side, comprising: a first global back metal structure, formed on the back side of the wafer and extending along a first direction; and a plurality of banks, wherein each of the banks comprises a plurality of arrays, and each of the arrays comprises: a plurality of first front metal structures, formed on the front side of the wafer and extending along the first direction, wherein the first global back metal structure extends across the banks along the first direction, and the first global back metal structure is electrically connected to the first front metal structures; and a plurality of active regions, extending along the first direction.
- **12**. The semiconductor device of claim 11, wherein each of the banks comprises a local input and output element formed on the front side of the wafer, and the local input and output element is formed between two adjacent arrays along the first direction.
- **13**. The semiconductor device of claim 11, wherein the first global back metal structure is electrically connected to a global bit line, and each of the first front metal structures is electrically connected to a bit line.
- **14**. The semiconductor device of claim 11, further comprising: a second global back metal structure, formed on the back side of the wafer and extending along the first direction, wherein the second global back metal structure extends across the banks along the first direction; and a third

- global back metal structure, formed on the back side of the wafer and extending along the first direction, wherein the third global back metal structure extends across the banks along the first direction.
- **15**. The semiconductor device of claim 14, wherein each of the arrays further comprises a plurality of second front metal structures, formed on the back side of the wafer and extending along the first direction, wherein the second global back metal structure is electrically connected to the second front metal structures.
- **16**. The semiconductor device of claim 15, wherein the second global back metal structure is electrically connected to a global read bit line, the third global back metal structure is electrically connected to a write bit line, and each of the second front metal structures is electrically connected to a read bit line.
- 17. A method for manufacturing a semiconductor device on a wafer, comprising: forming a first back metal structure on a back side of the wafer and extending along a first direction; forming a second back metal structure on the back side of the wafer and extending along the first direction, wherein the second back metal structure is spaced apart from the first back metal structure along a second direction perpendicular to the first direction; and forming a first front metal structure on a front side of the wafer and extending along the first direction, wherein the first back metal structure and the first front metal structure are electrically connected to a power line, the second back metal structure is electrically connected to a signal line, and a width of the first back metal structure along the second direction is greater than a width of the first front metal structure along the second direction.
- **18**. The method of claim 17, further comprising: forming an active region on the wafer extending along the first direction; and forming a metal layer structure on the front side of the wafer, extending in the second direction, wherein the active region is formed between the metal layer structure and the second back metal structure along a third direction perpendicular to the first direction and the second direction.
- **19**. The method of claim 18, wherein the semiconductor device is a memory device, and the second back metal structure is electrically connected to a match line for operating the memory device. **20**. The method of claim 19, further comprising forming a second front metal structure on the front side of the wafer, extending along the second direction, wherein the second front metal structure is

electrically connected to a search line or a search line bar for operating the memory device.