## US Patent & Trademark Office Patent Public Search | Text View

United States Patent Application Publication

Kind Code

A1

Publication Date

Inventor(s)

August 21, 2025

LU; HSIANG-TAI et al.

# SEMICONDUCTOR STRUCTURE AND MANUFACTURING METHOD THEREOF

## Abstract

A semiconductor structure, comprising a redistribution layer (RDL) including a dielectric layer and a conductive trace within the dielectric layer; a first conductive member disposed over the RDL and electrically connected with the conductive trace; a second conductive member disposed over the RDL and electrically connected with the conductive trace; a first die disposed over the RDL; a second die disposed over the first die, the first conductive member and the second conductive member; and a connector disposed between the second die and the second conductive member to electrically connect the second die with the conductive trace, wherein the first conductive member is electrically isolated from the second die.

Inventors: LU; HSIANG-TAI (HSINCHU COUNTY, TW), CHEN; SHUO-MAO (NEW

TAIPEI CITY, TW), WANG; MILL-JER (HSINCHU CITY, TW), HSU; FENG-CHENG (NEW TAIPEI CITY, TW), YANG; CHAO-HSIANG (HSINCHU CITY, TW), JENG; SHIN-PUU (HSINCHU, TW), HONG; CHENG-YI (HSINCHU CITY, TW), LIN; CHIH-HSIEN (TAI-CHUNG CITY, TW), CHEN; DAI-JANG

(NEW TAIPEI CITY, TW), LIN; CHEN-HUA (YUNLIN COUNTY, TW)

Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD.

(HSINCHU, TW)

Family ID: 1000008586846

Appl. No.: 19/203235

Filed: May 09, 2025

## **Related U.S. Application Data**

parent US continuation 16937343 20200723 parent-grant-document US 11335672 child US 17743455

parent US division 18518636 20231124 parent-grant-document US 12322742 child US 19203235 parent US division 17743455 20220513 parent-grant-document US 11855066 child US 18518636

parent US division 15725766 20171005 parent-grant-document US 10741537 child US 16937343 us-provisional-application US 62447633 20170118

## **Publication Classification**

Int. Cl.: H01L25/00 (20060101); H01L21/48 (20060101); H01L21/56 (20060101); H01L21/66 (20060101); H01L23/00 (20060101); H01L23/053 (20060101); H01L23/31 (20060101); H01L23/498 (20060101); H01L23/522 (20060101); H01L23/538 (20060101); H01L25/10 (20060101)

#### **U.S. Cl.:**

CPC H01L25/50 (20130101); H01L21/4853 (20130101); H01L21/486 (20130101); H01L21/565 (20130101); H01L22/20 (20130101); H01L22/32 (20130101); H01L23/3135 (20130101); H01L23/3185 (20130101); H01L23/5386 (20130101); H01L24/19 (20130101); H01L24/20 (20130101); H01L25/105 (20130101); H01L21/4857 (20130101); H01L21/563 (20130101); H01L22/14 (20130101); H01L23/053 (20130101); H01L23/3128 (20130101); H01L23/49827 (20130101); H01L23/49838 (20130101); H01L23/5226 (20130101); H01L23/5383 (20130101); H01L23/5384 (20130101); H01L23/5389 (20130101); H01L23/562 (20130101); H01L24/23 (20130101); H01L24/24 (20130101); H01L2224/02379 (20130101); H01L2224/16225 (20130101); H01L2224/214 (20130101); H01L2224/32225 (20130101); H01L2224/73204 (20130101); H01L2225/06548 (20130101); H01L2225/1035 (20130101); H01L2225/1058 (20130101); H01L2924/15311 (20130101); H01L2924/18161 (20130101); H01L2924/3511 (20130101); Y02P80/30 (20151101)

## **Background/Summary**

PRIORITY CLAIM AND CROSS-REFERENCE [0001] This application is a divisional application of U.S. Non-Provisional application Ser. No. 18/518,636 filed on Nov. 24, 2023 entitled "SEMICONDUCTOR STRUCTURE AND MANUFACTURING METHOD THEREOF," which is divisional application of U.S. Non-Provisional application Ser. No. 17/743,455 filed on May 13, 2022 entitled "SEMICONDUCTOR STRUCTURE AND MANUFACTURING METHOD THEREOF," which is a continuation application of U.S. Non-Provisional application Ser. No. 16/937,343 filed on Jul. 23, 2020 entitled "SEMICONDUCTOR STRUCTURE AND MANUFACTURING METHOD THEREOF," which is a divisional application of U.S. Non-Provisional application Ser. No. 15/725,766 filed on Oct. 5, 2017 entitled "SEMICONDUCTOR STRUCTURE AND MANUFACTURING METHOD THEREOF," which claims the benefit of U.S. provisional Application No. 62/447,633 filed on Jan. 18, 2017, entitled "SEMICONDUCTOR STRUCTURE AND A MANUFACTURING METHOD THEREOF," which are hereby incorporated herein by reference.

#### BACKGROUND

[0002] Electronic equipments using semiconductor devices are essential for many modern applications. With the advancement of electronic technology, the semiconductor devices are becoming increasingly smaller in size while having greater functionality and greater amounts of integrated circuitry. Due to the miniaturized scale of the semiconductor device, a wafer level packaging (WLP) is widely used for its low cost and relatively simple manufacturing operations.

During the WLP operation, a number of semiconductor components are assembled on the semiconductor device. Furthermore, numerous manufacturing operations are implemented within such a small semiconductor device.

[0003] However, the manufacturing operations of the semiconductor device involve many steps and operations on such a small and thin semiconductor device. The manufacturing of the semiconductor device in a miniaturized scale becomes more complicated. An increase in a complexity of manufacturing the semiconductor device may cause deficiencies such as poor electrical interconnection, delamination of components, or other issues, resulting in a high yield loss of the semiconductor device. As such, there are many challenges for modifying a structure of the semiconductor devices and improving the manufacturing operations.

## **Description**

#### BRIEF DESCRIPTION OF THE DRAWINGS

[0004] Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is emphasized that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.

[0005] FIG. **1** is a schematic cross sectional view of a semiconductor structure in accordance with some embodiments of the present disclosure.

[0006] FIG. **2** is a schematic cross sectional view of a semiconductor structure in accordance with some embodiments of the present disclosure.

[0007] FIG. **3** is a schematic cross sectional view of a semiconductor structure in accordance with some embodiments of the present disclosure.

[0008] FIG. **4** is a schematic cross sectional view of a semiconductor structure in accordance with some embodiments of the present disclosure.

[0009] FIGS. **5-8** are schematic cross sectional views of conductive members in various arrangements.

[0010] FIG. **9** is a flow diagram of a method of manufacturing a semiconductor structure in accordance with some embodiments of the present disclosure.

[0011] FIGS. **9**A-**9**J are schematic views of manufacturing a semiconductor structure by a method of FIG. **9** in accordance with some embodiments of the present disclosure.

[0012] FIG. **10** is a flow diagram of a method of manufacturing a semiconductor structure in accordance with some embodiments of the present disclosure.

[0013] FIGS. **10**A-**10**H are schematic views of manufacturing a semiconductor structure by a method of FIG. **10** in accordance with some embodiments of the present disclosure.

### DETAILED DESCRIPTION OF THE DISCLOSURE

[0014] The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.

[0015] Further, spatially relative terms, such as "beneath," "below," "lower," "above," "upper" and

the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.

[0016] Other features and processes may also be included. For example, testing structures may be included to aid in the verification testing of the 3D packaging or 3DIC devices. The testing structures may include, for example, test pads formed in a redistribution layer or on a substrate that allows the testing of the 3D packaging or 3DIC, the use of probes and/or probe cards, and the like. The verification testing may be performed on intermediate structures as well as the final structure. Additionally, the structures and methods disclosed herein may be used in conjunction with testing methodologies that incorporate intermediate verification of known good dies to increase the yield and decrease costs.

[0017] A die is fabricated and singulated from a semiconductive wafer. After singulation, the die is packaged to become a semiconductor package and integrated with another die or package. The die is encapsulated by a molding, and I/O terminals of the die are routed out through conductive lines disposed within a dielectric layer, and the die is electrically connected to another dies or packages by a via extending through the molding or a connector between the dies or packages. However, such configuration may not be feasible for identifying failure of dies or electrical interconnections at an earlier manufacturing stage or before completion of the manufacturing. For example, an electrical testing can only be performed when the package is completed.

[0018] In the present disclosure, a semiconductor structure is disclosed. The semiconductor structure includes a dummy conductive member for electrical testing during the manufacturing of the semiconductor structure. The dummy conductive member is formed during the manufacturing, and a die or an electrical interconnection in the semiconductor structure can be tested through the dummy conductive member during the manufacturing or before the completion of the semiconductor structure. As such, failure of die or electrical interconnection can be identified at an earlier manufacturing stage. Therefore, wastage of material can be minimized and a yield of the semiconductor structure can be increased or improved.

[0019] FIG. 1 is a schematic cross sectional view of a semiconductor structure 100 in accordance with various embodiments of the present disclosure. In some embodiments, the semiconductor structure 100 includes a redistribution layer (RDL) 101, a molding 102, conductive members 103, a first die 104, a second die 105, a second underfill material 106 and a conductive bump 107. [0020] In some embodiments, the semiconductor structure 100 is a semiconductor package. In some embodiments, the semiconductor structure 100 is an integrated fan out (InFO) package, where I/O terminals of the first die 104 or the second die 105 are fanned out and redistributed over a surface of the first die 104 or the second die 105 in a greater area. In some embodiments, the semiconductor structure 100 is a package on package (PoP), that dies or packages are stacked over each other.

[0021] In some embodiments, the RDL **101** re-routes a path from the first die **104** or the second die **105** so as to redistribute I/O terminals of the first die **104** or the second die **105** over the molding **102**. In some embodiments, the RDL **101** is a post passivation interconnection (PPI). In some embodiments, the RDL **101** includes a first side **101***b* and a second side **101***c* opposite to the first side **101***b*. In some embodiments, the RDL **101** includes one or more dielectric layers **101***a* and one or more conductive traces (**101***d* and **101***e*) disposed within and surrounded by the dielectric layer(s) **101***a*.

[0022] In some embodiments, the dielectric layer **101***a* includes dielectric material such as silicon oxide, silicon nitride, silicon oxynitride, polymer, polybenzoxazole (PBO), polyimide, benzocyclobutene (BCB), or the like. In some embodiments, the conductive traces

(**101***d* and **101***e*) includes conductive material such as gold, silver, copper, nickel, tungsten, aluminum, palladium and/or alloys thereof.

[0023] In some embodiments, the conductive trace includes a land portion **101***d* and a via portion **101***e* disposed within the dielectric layer **101***a*. In some embodiments, the land portion **101***d* is laterally extended in the dielectric layer **101***a*. In some embodiments, the land portion **101***d* is electrically coupled with the via portion **101***e*. In some embodiments, the land portion **101***d* is disposed over the second side **101***c* of the dielectric layer **101**. In some embodiments, the land portion **101***d* is configured to receive or couple with external conductive structure. In some embodiments, the via portion **101***e* is protruded from the land portion **101***d*. In some embodiments, the via portion **101***e* is vertically extended between the first side **101***b* and the second side **101***c* of the dielectric layer **101***a*. In some embodiments, the via portion **101***e* is disposed or extended between two of the land portions **101***d*.

[0024] In some embodiments, the molding **102** is disposed over the RDL **101**. In some embodiments, the molding **102** is disposed over the dielectric layer **101***a*. In some embodiments, the molding **102** is disposed over the first side **101***b* of the dielectric layer **101***a*. In some embodiments, the molding **102** is in contact with the dielectric layer **101***a*. In some embodiments, the molding **102** can be a single layer film or a composite stack. In some embodiments, the molding **102** includes various materials, such as molding compound, molding underfill, epoxy, resin, or the like. In some embodiments, the molding **102** has a high thermal conductivity, a low moisture absorption rate and a high flexural strength.

[0025] In some embodiments, conductive members (**103***a*, **103***b* or **103***c*) are disposed over or surrounded by the dielectric layer **101***a*. In some embodiments, In some embodiments, the conductive members (**103***a*, **103***b* or **103***c*) includes conductive material such as gold, silver, copper, nickel, tungsten, aluminum, palladium and/or alloys thereof. In some embodiments, the conductive members (**103***a*, **103***b* or **103***c*) are electrically connected to the conductive traces (**101***d* and **101***e*). In some embodiments, each of the conductive members (**103***a*, **103***b* or **103***c*) can be in different configurations or shapes such as a pillar, a post, a bond pad, etc.

[0026] In some embodiments, the conductive members (103a, 103b or 103c) includes a first conductive member 103a, a second conductive member 103b and a third conductive member 103c. In some embodiments, the first conductive member 103a is disposed over the RDL 101 and electrically connected to the conductive traces (101d and 101e). In some embodiments, the first conductive member 103a is electrically coupled with the land portion 101d. In some embodiments, the first conductive member 103a is directly contacted with the land portion 101d. In some embodiments, the first conductive member 103a is extended from the land portion 101d. In some embodiments, the first conductive member 103a is extended through the molding 102. In some embodiments, the first conductive member 103a is a dummy conductive member. In some embodiments, the first conductive member 103a is served as a testing terminal for testing the first die 104 or an interconnection of the conductive trace (101d, 101e). In some embodiments, the first conductive member 103a is a via, a pillar, a post, a connector or the like. In some embodiments, the first conductive member 103a is a through integrated fan out via (TIV) or through molding via (TMV).

[0027] In some embodiments, the second conductive member **103***b* is disposed over the RDL **101** and electrically connected to the conductive traces (**101***d* and **101***e*). In some embodiments, the second conductive member **103***b* is disposed within or surrounded by the molding **102**. In some embodiments, the second conductive member **103***b* is electrically coupled with the land portion **101***d*. In some embodiments, the second conductive member **103***b* is directly contacted with the land portion **101***d*. In some embodiments, the second conductive member **103***b* is extended from the land portion **101***d*. In some embodiments, the second conductive member **103***b* is extended through the molding **102**. In some embodiments, the first conductive member **103***a* is disposed

between the first die **104** and the second conductive member **103**b. In some embodiments, the second conductive member **103**b is a via, a pillar, a post, a connector or the like. In some embodiments, the second conductive member **103**b is a through integrated fan out via (TIV) or through molding via (TMV). In some embodiments, the second conductive member **103**b has similar configuration as the first conductive member **103**a.

[0028] In some embodiments, the third conductive member **103***c* is disposed over or partially surrounded by the dielectric layer **101***a*. In some embodiments, the third conductive member **103***c* is partially surrounded by the molding **102**. In some embodiments, the third conductive member **103***c* is surrounded by the dielectric layer **101***a* and the molding **102**. In some embodiments, the third conductive member **103***c* is electrically connected to the conductive traces (**101***d* and **101***e*). In some embodiments, the third conductive member **103***c* is electrically coupled with the land portion **101***d*. In some embodiments, the third conductive member **103***c* is extended from the molding **102** to the dielectric layer **101***a*. In some embodiments, the third conductive member **103***c* is a pad, a bond pad or the like.

[0029] In some embodiments, the third conductive member  $\mathbf{103}c$  is extended between the land portion  $\mathbf{101}d$  and the first conductive member  $\mathbf{103}a$  or the second conductive member  $\mathbf{103}b$ . In some embodiments, the third conductive member  $\mathbf{103}c$  is disposed between the first conductive member  $\mathbf{103}a$  and the land portion  $\mathbf{101}d$ . In some embodiments, the first conductive member  $\mathbf{103}a$  is electrically connected to the land portion  $\mathbf{101}d$  through the third conductive ember  $\mathbf{103}c$ . In some embodiments, the first conductive member  $\mathbf{103}c$  is bonded with the land portion  $\mathbf{101}d$  by the third conductive member  $\mathbf{103}c$ . In some embodiments, the first conductive member  $\mathbf{103}c$  is extended from the third conductive member  $\mathbf{103}c$ .

[0030] In some embodiments, the first die **104** is disposed over the RDL **101**. In some embodiments, the first die **104** is surrounded by the molding **102**. In some embodiments, the first die **104** is fabricated with a predetermined functional circuit within the first die **104**. In some embodiments, the first die **104** is singulated from a semiconductive wafer by a mechanical or laser blade. In some embodiments, the first die **104** comprises a variety of electrical circuits suitable for a particular application. In some embodiments, the electrical circuits include various devices such as transistors, capacitors, resistors, diodes and/or the like.

[0031] In some embodiments, the first die **104** comprises of any one of various known types of semiconductor devices such as memories (such as DRAM, SRAMS, flash memories, etc.), microprocessors, application-specific integrated circuits (ASICs), or the like. In some embodiments, the first die **104** is a logic device die, central computing unit (CPU) die, or the like. In some embodiments, the first die **104** is a system on chip (SOC) that integrates all electronic components into a single die. In some embodiments, the first die **104** is a die, a chip or a package. In some embodiments, the first die **104** has a top cross section (a cross section from the top view of the semiconductor structure **100** as shown in FIG. **1**) in a quadrilateral, a rectangular or a square shape.

[0032] In some embodiments, the first die **104** includes a substrate which comprises semiconductive materials such as silicon. In some embodiments, the substrate of the first die **104** includes several circuitries and electrical components disposed thereon. In some embodiments, the substrate of the first die **104** is a silicon substrate. In some embodiments, the first die **104** includes a first surface **104***a* and a second surface **104***b* opposite to the first surface **104***a*. In some embodiments, the first surface **104***b* is a back side or active side of the first die **104**. In some embodiments, the second surface **104***b* of the first die **104** is exposed from the molding **102**. In some embodiments, the first die **104** includes a sidewall **104***f* disposed between the first surface **104***a* and the second surface **104***b*. In some embodiments, the sidewall **104***f* is vertically extended between the first surface **104***a* and the second surface **104***b*. In some embodiments, the sidewall **104***f* is processed by singulation, die sawing, laser cutting or similar operations. In some

embodiments, the sidewall **104***f* has roughness caused by the singulation operations. In some embodiments, a roughness of the first surface **104***a* or the second surface **104***b* is substantially less than the roughness of the sidewall **104***f*. In some embodiments, the first surface **104***a* and the sidewall **104***f* of the first die **104** are in contact with the molding **102**.

[0033] In some embodiments, a first die pad **104***c* is disposed over the first die **104**. In some embodiments, the first die pad **104***c* is disposed over or within the first surface **104***a* of the first die **104**. In some embodiments, the first die pad **104***c* is electrically connected to a circuitry external to the first die **104**, such that a circuitry of the first die **104** is electrically connected to the circuitry external to the first die **104** through the first die pad **104***c*. In some embodiments, the first die pad **104***c* is configured to electrically couple with a conductive structure. In some embodiments, the first die pad **104***c* includes gold, silver, copper, nickel, tungsten, aluminum, palladium and/or alloys thereof.

[0034] In some embodiments, a first connector **104***d* is disposed over and electrically connected with the conductive trace (**101***d*, **101***e*). In some embodiments, the first connector **104***d* is disposed between the first die **104** and the land portion **101***d*. In some embodiments, the first connector **104***d* is disposed between the first die **104** and the third conductive member **103***c*. In some embodiments, the first connector **104***d* is configured to electrically connect to a circuitry or a conductive structure. In some embodiments, the first die **104** is electrically connected to the land portion **101***d* through the first connector **104***d*. In some embodiments, the first connector **104***d* includes conductive material such as includes solder, copper, nickel, gold or etc. In some embodiments, the first connector **104***d* is a conductive bump, a solder ball, a ball grid array (BGA) ball, controlled collapse chip connection (C4) bump, microbump, a pillar, a post or the like. In some embodiments, the first connector **104***d* is in a spherical, hemispherical or cylindrical shape.

[0035] In some embodiments, a first underfill material **104***e* is disposed over the RDL **101** to surround the first connector **104***d* and partially surround the first die **104**. In some embodiments, the first underfill material **104***e* is in contact with the second surface **104***b* and the sidewall **104***f* of the first die **104** and the first connector **104***d*. In some embodiments, the first underfill material **104***e* is an electrically insulated adhesive for securing a bonding between the first die **104** and the third conductive member **103***c*. In some embodiments, the first underfill material **104***e* includes epoxy resin, epoxy molding compounds or etc.

[0036] In some embodiments, the second die **105** is disposed over the first die **104**. In some embodiments, the second die **105** is disposed over the RDL **101**, the molding **102**, the first conductive member **103***a* or the second conductive member **103***b*. In some embodiments, a dimension of the second die **105** is substantially greater than a dimension of the first die **104**. In some embodiments, a width of the second die **105** is substantially greater than a width of the first die **104**.

[0037] In some embodiments, the second die **105** is fabricated with a predetermined functional circuit within the second die **105**. In some embodiments, the second die **105** comprises a variety of electrical circuits suitable for a particular application. In some embodiments, the electrical circuits include various devices such as transistors, capacitors, resistors, diodes and/or the like. In some embodiments, the second die **105** comprises of any one of various known types of semiconductor devices such as memories (such as DRAM, SRAMS, flash memories, etc.), microprocessors, application-specific integrated circuits (ASICs), central computing unit (CPU) or the like. In some embodiments, the second die **105** is a die, a chip or a package. In some embodiments, the second die **105** has a top cross section (a cross section from the top view of the semiconductor structure **100** as shown in FIG. **1**) in a quadrilateral, a rectangular or a square shape.

[0038] In some embodiments, the second die **105** includes a substrate which comprises semiconductive materials such as silicon. In some embodiments, the substrate of the second die **105** includes several circuitries and electrical components disposed thereon. In some embodiments, the substrate of the second die **105** is a silicon substrate. In some embodiments, the second die **105** 

includes a third surface **105***a* and a fourth surface **105***b* opposite to the third surface **105***a*. In some embodiments, the third surface **105***a* is a front side or active side of the second die **105**. In some embodiments, the fourth surface **105***b* is a back side or inactive side of the second die **105**. [0039] In some embodiments, a second connector **105***c* is disposed over and electrically connected to the second conductive member **103***b*. In some embodiments, the second connector **105***c* is disposed between the second die **105** and the second conductive member **103***b*. In some embodiments, the second connector **105***c* disposed over the first conductive member **103***a* is absent. In some embodiments, the second connector **105***c* is only disposed over the second conductive member **103***a*. In some embodiments, the second connector **105***c* is isolated from the first conductive member **103***a*. In some embodiments, the second die **105** is electrically connected to the conductive trace (**101***d*, **101***e*), the first die **104** or the second conductive member **103***a* is electrically isolated from the second die **105**.

[0040] In some embodiments, the second connector **105***c* includes conductive material such as includes solder, copper, nickel, gold or etc. In some embodiments, the second connector **105***c* is a conductive bump, a solder ball, a ball grid array (BGA) ball, controlled collapse chip connection (C4) bump, microbump, a pillar, a post or the like. In some embodiments, the second connector **105***c* is in a spherical, hemispherical or cylindrical shape.

[0041] In some embodiments, a second underfill material **106** is disposed between the second die **105** and the molding **102**. In some embodiments, the second underfill material **106** is in contact with an outer surface of the second connector **105***c*. In some embodiments, the second underfill material **106** is disposed between the third surface **105***a* and the molding **102**. In some embodiments, the second underfill material **106** surrounds the third surface **105***a*. In some embodiments, the second underfill material **106** is in contact with a sidewall of the second die **105**. In some embodiments, the fourth surface **105***b* of the second die **105** is exposed from the second underfill material **106**. In some embodiments, a portion of the second underfill material **106** is disposed over or is in contact with the first conductive member **103***a*. In some embodiments, the second underfill material **106** is an electrically insulated adhesive for securing a bonding between the second die **105** and the second conductive member **103***b*. In some embodiments, the second underfill material **106** includes epoxy resin, epoxy molding compounds or etc.

[0042] In some embodiments, the conductive bump **107** is disposed over the RDL **101**. In some embodiments, the conductive bump **107** is electrically connected to the conductive trace (**101***d*, **101***e*), the first conductive member **103***a*, the second conductive member **103***b*, the third conductive member **103***c*, the first die **104**, the second connector **105***c* or the second die **105**. In some embodiments, the conductive bump **107** is bonded with the land portion **101***d* disposed over the second side **101***c* of the RDL **101**. In some embodiments, the conductive bump **107** is configured to bond with a conductive structure. In some embodiments, the conductive bump **107** is configured to electrically connect to a printed circuit board (PCB). In some embodiments, the conductive bump **107** includes conductive material such as includes solder, copper, nickel, gold or etc. In some embodiments, the conductive bump **107** is a conductive bump, a solder ball, a ball grid array (BGA) ball, controlled collapse chip connection (C4) bump, microbump, a pillar, a post or the like. In some embodiments, the conductive bump **107** is in a spherical, hemispherical or cylindrical shape.

[0043] FIG. **2** is a schematic cross sectional view of a semiconductor structure **200** in accordance with various embodiments of the present disclosure. In some embodiments, the semiconductor structure **200** includes a RDL **101**, a first die **104**, a second die **105** and a conductive bump **107**, which have similar configuration as those described above or illustrated in FIG. **1**. [0044] In some embodiments, the RDL **101** includes a dielectric layer **101***a*, a land portion **101***d* and a via portion **101***e*, which have similar configuration as those described above or illustrated in

FIG. **1**. In some embodiments, the first die **104** is disposed over the RDL **101** and electrically connected to the land portion **101***d*, the via portion **101***e* or the conductive bump **107** through a first connector **104***d*. In some embodiments, the first connector **104***d* has similar configuration as the one described above or illustrated in FIG. **1**.

[0045] In some embodiments, a third conductive member (**103***c***-1**, **103***c***-2**) is disposed over or electrically coupled with the land portion **101***d* of the RDL **101**. In some embodiments, the third conductive member **103***c* is a pad, a bond pad or the like. In some embodiments, the third conductive member **103***c* is partially disposed over the dielectric layer **101***a* and partially surrounded by the dielectric layer **101***a*. In some embodiments, In some embodiments, the third conductive member (**103***c***-1**, **103***c***-2**) includes conductive material such as gold, silver, copper, nickel, tungsten, aluminum, palladium and/or alloys thereof.

[0046] In some embodiments, a second underfill material **106** is disposed over the RDL **101**. In some embodiments, the second underfill material **106** is disposed over the dielectric layer **101***a*. In some embodiments, the second underfill material **106** surrounds the first die **104**. In some embodiments, the second underfill material **106** covers or surrounds the third conductive member **103***c*-**1**. In some embodiments, a top surface or a side surface of the third conductive member **103***c*-**1** is in contact with the second underfill material **106**. In some embodiments, the third conductive member **103***c*-**1** is a dummy pad. In some embodiments, the third conductive member **103***c*-**1** is served as a testing terminal for testing the first die **104**, the land portion **101***d* or the via portion **101***e*.

[0047] In some embodiments, the first connector **104***d* is surrounded by the second underfill material **106**. In some embodiments, the first surface **104***a*, the second surface **104***b* and the sidewall **104***f* of the first die **104** are in contact with the second underfill material **106**. In some embodiments, the first connector **104***d* is in contact with the second underfill material **106**. In some embodiments, the second underfill material **106** includes epoxy resin, epoxy molding compounds or etc.

[0048] In some embodiments, the second die **105** is disposed over the RDL **101**, the first die **104** and the second underfill material **106**. In some embodiments, the second die **105** is electrically connected to the first die **104**, the land portion **101***d*, the via portion **101***e* or the conductive bump **107** through a second connector **105***c*. In some embodiments, the second die **105** has similar configuration as the one described above or illustrated in FIG. **1**.

[0049] In some embodiments, the second underfill material **106** surrounds the second connector **105***c*. In some embodiments, the second connector **105***c* is disposed over the third conductive member **103***c***-1** is electrically isolated from the second die **105**. In some embodiments, the second connector **105***c* disposed over the third conductive member **103***c***-1** is absent. In some embodiments, the second connector **105***c* is only disposed over the third conductive member **103***c***-2**. In some embodiments, the second underfill material **106** is an electrically insulated adhesive for securing a bonding between the second die **105** and the third conductive member **103***c***-2**. In some embodiments, the second connector **105***c* includes conductive material such as includes solder, copper, nickel, gold or etc. In some embodiments, the second connector **105***c* is a conductive bump, a solder ball, a ball grid array (BGA) ball, controlled collapse chip connection (C4) bump, microbump, a pillar, a post or the like. In some embodiments, the second connector **105***c* is in a spherical, hemispherical or cylindrical shape.

[0050] In some embodiments, the second underfill material **106** is in contact with an outer surface of the second connector **105***c*. In some embodiments, the second underfill material **106** is disposed between the third surface **105***a* and the dielectric layer **101***a*. In some embodiments, the second underfill material **106** surrounds the third surface **105***a*. In some embodiments, the second underfill material **106** is in contact with a sidewall of the second die **105**. In some embodiments, a portion of the second underfill material **106** is disposed over or is in contact with the third conductive member

**103***c***-1**. In some embodiments, the second underfill material **106** includes epoxy resin, epoxy molding compounds or etc.

[0051] FIG. **3** is a schematic cross sectional view of a semiconductor structure **300** in accordance with various embodiments of the present disclosure. In some embodiments, the semiconductor structure **300** includes a first RDL **101**, a first molding **102**, a first conductive member **103***a*, a second conductive member **103***b*, a third conductive member **103***c*, a first die **104**, a second underfill material **106** and a first conductive bump **107**, which have similar configuration as those described above or illustrated in FIG. **1** or **2**.

[0052] In some embodiments, a third connector **108** is disposed over the second conductive member **103***b*. In some embodiments, the third connector **108** is surrounded by the second underfill material **106**. In some embodiments, a third connector **108** is disposed over and electrically connected to the second conductive member **103***b*. In some embodiments, the third connector **108** disposed over the first conductive member **103***a* is absent. In some embodiments, the third connector **108** is only disposed over the second conductive member **103***a*. In some embodiments, the third connector **108** is isolated from the first conductive member **103***a*. In some embodiments, the third connector **108** includes conductive material such as includes solder, copper, nickel, gold or etc. In some embodiments, the third connector **108** is a conductive bump, a solder ball, a ball grid array (BGA) ball, controlled collapse chip connection (C4) bump, microbump, a pillar, a post or the like. In some embodiments, the third connector **108** is in a spherical, hemispherical or cylindrical shape.

[0053] In some embodiments, a second RDL **110** is disposed over the underfill **106**, the molding **102** and the first RDL **101**. In some embodiments, the second RDL **110** includes a second dielectric layer **110***a*, a second land portion **110***d* and a second via portion **110***e*. In some embodiments, the second RDL **110**, the second dielectric layer **110***a*, the second land portion **110***d* and the second via portion **110***e* have similar configuration as the first RDL **101**, the first dielectric layer **101***a*, the first land portion **101***d* and the first via portion **101***e* respectively described above or illustrated in FIG. **1** or **2**.

[0054] In some embodiments, a second molding **112** is disposed over the second RDL **110**. In some embodiments, the second molding **112** has similar configuration as the first molding **102** described above or illustrated in FIG. **1** or **2**.

[0055] In some embodiments, a fourth conductive member **113***a* and a fifth conductive member **113***b* are extended through the second molding **112**. In some embodiments, a sixth conductive member (113*c*-1, 113*c*-2) is extended from the second molding 112 to the second dielectric layer **110***a*. In some embodiments, the fourth conductive member **113***a*, the fifth conductive member **113**b and the sixth conductive member (**113**c**-1**, **113**c**-2**) have similar configuration as the first conductive member **103***a*, the second conductive member **103***b* and the third conductive member (**103***c***-1**, **103***c***-2**) respectively described above or illustrated in FIG. **1** or **2**. In some embodiments, the sixth conductive member **113***c***-1** is covered by the second molding **112**. In some embodiments, a top surface of the sixth conductive member **113***c***-1** is in contact with the second molding **112**. [0056] In some embodiments, a third die **114** is disposed over the second RDL **110**. In some embodiments, the third die **114** is surrounded by the second molding **112**. In some embodiments, the third die **114** is electrically connected to the first land portion **101***d* or the first via portion **101***e* through a fourth connector **114***d*. In some embodiments, a fourth underfill material **114***e* is disposed between the third die **114** and the second RDL **110** to surround the fourth connector **114***d*. In some embodiments, the third die **114**, the fourth connector **114***d* and the fourth underfill material **114***e* have similar configuration as the first die **104**, the first connector **104***d* and the first underfill material **104***e* respectively described above or illustrated in FIG. **1** or **2**.

[0057] In some embodiments, a second die **105** is disposed over the second molding **112**, and a second connector **105***c* is disposed over the fifth conductive member **113***b* to electrically connect the second die **105** to the fifth conductive member **113***b* through the second connector **105***c*. In

some embodiments, the second die **105** and the second connector **105***c* have similar configuration as described above or illustrated in FIG. **1** or **2**. In some embodiments, the second connector **105***c* disposed over the fourth conductive member **113***a* is absent. In some embodiments, the fourth conductive member **113***a* is electrically isolated from the second die **105**. In some embodiments, the second connector **105***c* is only disposed over the fifth conductive member **113***b*. [0058] In some embodiments, a third underfill material **116** is disposed between the second die **105** and the second molding **112**. In some embodiments, the third underfill material **116** is disposed over or is in contact with the fourth conductive member **113***a*. In some embodiments, the third underfill material **116** has similar configuration as the second underfill material **106** described above or illustrated in FIG. **1** or **2**.

[0059] FIG. **4** is a schematic cross sectional view of a semiconductor structure **400** in accordance with various embodiments of the present disclosure. In some embodiments, the semiconductor structure **400** includes a first RDL **101**, a first molding **102**, a first conductive member **103***a*, a second conductive member **103***b*, a third conductive member **103***c*, a first die **104**, a first conductive bump **107**, a second RDL **110**, a third die **114** and a sixth conductive member (**113***c*-**1**, **113***c*-**2**), which have similar configuration as those described above or illustrated in any one of FIGS. **1-3**.

[0060] In some embodiments, the second RDL **110** is disposed over the second molding **102**. In some embodiments, the third die **114** is disposed over the second RDL **1110**. In some embodiments, the third die **114** is surrounded by the underfill material **106**. In some embodiments, a third surface **114***a* and a fourth surface **114***b* of the third die **114** are in contact with the underfill material **106**. In some embodiments, a second connector 105c is disposed over the sixth conductive member 113c-2. In some embodiments, the second connector **105***c* disposed over the sixth conductive member **113***c***-1** is absent. In some embodiments, the second die **105** is electrically connected to the second land portion **110***d* through the second connector **105***c*. In some embodiments, the sixth conductive member **113***c***-1** is electrically isolated from the second die **105**. In some embodiments, the sixth conductive member **113***c***-1** is covered by the underfill material **106**. In some embodiments, a top surface of the sixth conductive member 113c-1 is in contact with the underfill material 106. [0061] FIGS. **5-8** are schematic cross sectional views of a semiconductor structure (**100**, **200**, **300**, **400**) along AA', BB', CC' or DD' in FIGS. **1-4**, showing various arrangements of conductive members (**103***a*, **103***b*, **103***c*-**1**, **103***c*-**2**, **113***a*, **113***b*, **113***c*-**1**, **113***c*-**2**). In some embodiments as shown in FIG. 5, the first conductive member 103a, the third conductive member 103c-1, the fourth conductive member **113***a* or the sixth conductive member **113***c***-1** is arranged proximal to a periphery of the semiconductor structure (100, 200, 300, 400). In some embodiments as shown in FIG. **6**, the first conductive member **103***a*, the third conductive member **103***c***-1**, the fourth conductive member **113***a* or the sixth conductive member **113***c***-1** is arranged at or near a corner of the semiconductor structure (**100**, **200**, **300**, **400**).

[0062] In some embodiments as shown in FIG. **7**, the first conductive member **103***a*, the third conductive member **103***c***-1**, the fourth conductive member **113***a* or the sixth conductive member **113***c***-1** is arranged proximal to the first die **104** or the third die **114**. In some embodiments, the first conductive member **103***a*, the third conductive member **103***c***-1**, the fourth conductive member **113***c***-1** surrounds the first die **104** or the third die **114**. In some embodiments as shown in FIG. **8**, the first conductive member **103***a*, the third conductive member **103***c***-1**, the fourth conductive member **113***a* or the sixth conductive member **113***c***-1** is arranged in staggered or random manner.

[0063] In the present disclosure, a method of manufacturing a semiconductor structure (**100**, **300**, **400**) is also disclosed. In some embodiments, a semiconductor structure (**100**, **300**, **400**) is formed by a method **500**. The method **500** includes a number of operations and the description and illustration are not deemed as a limitation as the sequence of the operations. FIG. **9** is an

embodiment of the method **500** of manufacturing the semiconductor structure (**100**, **300**, **400**). The method **500** includes a number of operations (**501**, **502**, **503**, **504**, **505**, **506**).

[0064] In operation **501**, a redistribution layer (RDL) **101** is formed as shown in FIG. **9**A. In some embodiments, a carrier **109** is provided, and the RDL **101** is formed over the carrier **109**. In some embodiments, a carrier **109** is provided for temporarily supporting components subsequently disposed thereon. In some embodiments, the carrier **109** is a substrate or a wafer. In some embodiments, the carrier **109** includes silicon, glass, ceramic or the like.

[0065] In some embodiments, the RDL **101** is formed by disposing a dielectric layer **101***a* over the carrier **109**, removing some portions of the dielectric layer **101***a* to form some recesses, and disposing a conductive material into the recesses to form conductive trace (land portion **101***d*, via portion **101***e*) within the dielectric layer **101***a* and a third conductive member **103***c* partially within the dielectric layer **101***a*. In some embodiments, the third conductive member **103***c* is a conductive pad. In some embodiments, the RDL **101**, the dielectric layer **101***a*, the land portion **101***d* and the via portion **101***e* have similar configuration as those described above or illustrated in FIG. **1** or **3**. [0066] In some embodiments, the dielectric layer **101***a* is disposed by spin coating, chemical vapor deposition (CVD) or any other suitable operations. In some embodiments, the portions of the dielectric layer **101***a* are removed by photolithography, etching or any other suitable operations. In some embodiments, the conductive material is disposed by sputtering, electroplating or any other suitable operations.

[0067] In operation **502**, a first conductive member **103***a* and a second conductive member **103***b* are formed over the RDL **101** as shown in FIG. **9**B. In some embodiments, the first conductive member **103***a* and the second conductive member **103***b* are formed over the third conductive member **103***a*. In some embodiments, the first conductive member **103***a* and the second conductive member **103***b* are extended from the third conductive member **103***b*. In some embodiments, the first conductive member **103***b* are electrically connected to the conductive trace (**101***d*, **101***e*) in the RDL **101**. In some embodiments, the first conductive member **103***a* and the second conductive member **103***b* are conductive vias. In some embodiments, the first conductive member **103***a* and the second conductive member **103***b* have similar configuration as those described above or illustrated in FIG. **1** or **3**.

[0068] In some embodiments, the first conductive member **103***a* and the second conductive member **103***b* are formed by disposing a photoresist over the RDL **101**, removing some portions of the photoresist to form some recesses over the third conductive member **103***c*, and disposing a conductive material over the third conductive member **103***c*. In some embodiments, the first conductive member **103***a* and the second conductive member **103***b* are formed by sputtering, electroplating or any other suitable operations. In some embodiments, the first conductive member **103***a* and the second conductive member **103***b* are formed separately or simultaneously. [0069] In operation **503**, a first electrical test is performed as shown in FIG. **9**C. In some embodiments, the first electrical test is performed through the first conductive member **103***a*. In some embodiments, the first conductive member **103***a* is a dummy conductive member for testing. In some embodiments, the first conductive member **103***a* or the second conductive member **103***b* is exposed from the RDL **101** upon the performance of the first electrical test. In some embodiments, the first electrical test is configured to test an interconnection of the conductive trace (**101***d*, **101***e*) in the RDL **101** or identify a failure of the conductive trace (**101***d*, **101***e*) in the RDL **101** and problematic RDL **101** such as poor electrical interconnection, short circuit, crack, delamination, etc. As such, problematic RDL **101** or conductive trace (**101***d*, **101***e*) can be identified immediately after the formation of the first conductive member **103***a* or the second conductive member **103***b*. [0070] In some embodiments, the first electrical test is performed by electrically connecting a probe card **201** to the conductive trace (**101***d*, **101***e*) in the RDL **101** through the first conductive member **103***a*. In some embodiments, the probe card **201** is electrically connected to the first conductive member **103***a* through a probe card terminal **201***c*. In some embodiments, the probe

card **201** includes a power supply **201***a* and is embedded with a chip **201***b* or a functional circuitry such as a memory, a dynamic random access memory (DRAM), a flash memory, a NAND flash memory or a serial peripheral interface (SPI) memory.

[0071] In operation **504**, a first die **104** is disposed over the RDL **101** as shown in FIG. **9**D. In some embodiments, the first electrical test (the operation **503**) is performed prior to the disposing of the first die **104** (the operation **504**). In some embodiments, the first die **104** is disposed over the third conductive member **103***c*. In some embodiments, the first die **104** includes a first die pad **104***c* disposed over or within a surface of the first die **104** and a first connector **104** disposed over the first die pad **104***c* and bonded with the third conductive member **103***c*. In some embodiments, the first die **104** is surrounded by the first conductive member **103***a* or the second conductive member **103***b*. In some embodiments, the first conductive member **103***a* or the second conductive member **103***b* is electrically connected to the first die **104** through the conductive trace (**101***d*, **101***e*). In some embodiments, a first underfill material **104***e* is disposed between the RDL **101** and the first die **104** to surround the first die **104**. In some embodiments, the first die **104** includes a sidewall **104** *f* disposed between a first surface **104** *a* and a second surface **104** *b*. In some embodiments, the sidewall **104***f* is vertically extended between the first surface **104***a* and the second surface **104***b*. In some embodiments, the first die **104** is singulated from a wafer or substrate. In some embodiments, the first die **104** is formed by cutting the wafer along the sidewall **104** f. In some embodiments, the first die **104** is singulated by die sawing, laser cutting or any other suitable operations. In some embodiments, the sidewall **104** has roughness after the singulation operations. In some embodiments, a roughness of the first surface **104***a* or the second surface **104***b* is substantially less than the roughness of the sidewall **104***f*. In some embodiments, the first die **104**, the first surface **104***a*, the second surface **104***b*, the first die pad **104***c*, the first connector **104***d*, the first underfill material **104***e* and the sidewall **104***f* have similar configuration as those described above or illustrated in FIG. 1 or 3.

[0072] In operation **505**, a second electrical test is performed as shown in FIG. **9E**. In some embodiments, the second electrical test is performed through the first conductive member **103***a*. In some embodiments, the first conductive member **103***a*, the second conductive member **103***b* is exposed from the RDL **101** upon the performance of the second electrical test. In some embodiments, the first die **104** is exposed upon the performance of the second electrical test. In some embodiments, the first surface **104***a*, the second surface **104***b* or the sidewall **104** of the first die **104** is exposed to the ambient environment upon the performance of the second electrical test. In some embodiments, the second surface **104***b* and the sidewall **104** of the first die **104** are exposed to the ambient environment upon the performance of the second electrical test. In some embodiments, the second electrical test is configured to test the first die **104** or identify problematic first die **104** such as failure of the first die **104**, poor electrical interconnection in the first die **104**, short circuit in the first die **104**, etc. As such, problematic first die **104** can be identified immediately after the disposing of the first die **104**.

[0073] In some embodiments, the second electrical test is performed by electrically connecting the probe card **201** to the first die **104** through the first conductive member **103***a*. In some embodiments, the probe card **201** is electrically connected to the first die **104** through a probe card terminal **201***c*. In some embodiments, the probe card **201** includes the power supply **201***a* and is embedded with the chip **201***b* or a functional circuitry such as a memory, a dynamic random access memory (DRAM), a flash memory, a NAND flash memory or a serial peripheral interface (SPI) memory.

[0074] In some embodiments, a molding **102** is formed as shown in FIG. **9**F. In some embodiments, the molding **102** is formed after the performance of the first electrical test (the operation **503**) or the performance of the second electrical test (the operation **504**). In some embodiments, the molding **102** is formed by transfer molding, injection molding or any other suitable operations. In some embodiments, the molding **102** is disposed over the RDL **101**. In some

embodiments, the molding **102** surrounds the first die **104**, the first conductive member **103***a* and the second conductive member **103***b*. In some embodiments, the third conductive member **103***c* is partially surrounded by the molding **102**. In some embodiments, the molding **102** is in contact with the second surface **104***b* and the sidewall **104***f* of the first die **104**, an outer surface of the first conductive member **103***a* and an outer surface of the second conductive member **103***b*. In some embodiments, the molding **102** has similar configuration as the one described above or illustrated in FIG. **1** or **3**.

[0075] In operation **506**, a second die **105** is disposed over the first die **104** as shown in FIG. **9**G. In some embodiments, the second die **105** is disposed over the first conductive member **103***a* or the second conductive member **103***b*. In some embodiments, the second electrical test (the operation **505**) is performed prior to the disposing of the second die **105**. In some embodiments, the second die **105** includes a second connector **105***c* disposed over the second conductive member **103***b*. In some embodiments, the second connector **105***c* is electrically connected to the second conductive member **103***b*. In some embodiments, the second connector **105***c* and the second conductive member **103***b*. In some embodiments, the second connector **105***c* is only disposed over or electrically connected to the second conductive member **103***a* is electrically isolated from the second die **105** or the second connector **105***c*. In some embodiments, the first conductive member **103***a* is electrically isolated from the second die **105** or the second connector **105***c*. In some embodiments, the second connector **105***c* disposed over the first conductive member **103***a* is absent. In some embodiments, the second die **105** has similar configuration as the one described above or illustrated in FIG. **1** or **3**.

[0076] In some embodiments, a second underfill material **106** is disposed between the second die **105** and the molding **102** as shown in FIG. **9**H. In some embodiments, the second underfill material **106** is disposed over the first die **104**, the first conductive member **103** and the second conductive member **103***b*. In some embodiments, the second die **105** is partially surrounded by the second underfill material **106**. In some embodiments, a fourth surface **105***b* and a sidewall of the second die **105** are in contact with the second underfill material **106**. In some embodiments, a third surface **105***a* of the second die **105** is exposed from the second underfill material **106**. In some embodiments, a portion of the second underfill material **106** is in contact with the first conductive member **103***a*. In some embodiments, the first conductive member **103***a* is covered by the second underfill material **106**. In some embodiments, the second underfill material **106** is disposed by injection, flowing or any other suitable operations. In some embodiments, the second underfill material **106** has similar configuration as the one described above or illustrated in FIG. **1** or **3**. [0077] In some embodiments, the carrier **109** is removed as shown in FIG. **9**I. In some embodiments, the carrier **109** is removed after the disposing of the second die **105** or the disposing of the second underfill material **106**. In some embodiments, the carrier **109** is debonded from the RDL **101** or the dielectric layer **101***a*.

[0078] In some embodiments, a conductive bump **107** is disposed over the RDL **101** as shown in FIG. **9**J. In some embodiments, the first electrical test (the operation **503**) and the second electrical test (the operation **505**) are performed prior to the disposing of the conductive bump **107**. In some embodiments, the conductive bump **107** is disposed over a second side **101***c* of the RDL **101**. In some embodiments, the conductive bump **107** is disposed over the land portion **101***d*. In some embodiments, the conductive bump **107** is electrically connected to the conductive member **103***b*, the first die **104**, the first conductive member **103***a*, the second conductive member **103***b*, the third conductive member **103***c* or the second die **105**. In some embodiments, the conductive bump **107** is disposed by ball dropping, solder pasting, stencil printing or other suitable operations. In some embodiments, the conductive bump **107** has similar configuration as the one described above or illustrated in FIG. **1** or **3**. In some embodiments, a semiconductor structure **100** is formed which has similar configuration as the one in FIG. **1**.

[0079] In the present disclosure, a method of manufacturing a semiconductor structure (200, 300, 400) is also disclosed. In some embodiments, a semiconductor structure (200, 300, 400) is formed by a method 600. The method 600 includes a number of operations and the description and illustration are not deemed as a limitation as the sequence of the operations. FIG. 10 is an embodiment of the method 600 of manufacturing the semiconductor structure (200, 300, 400). The method 600 includes a number of operations (601, 602, 603, 604, 605).

[0080] In operation **601**, a RDL **101** is formed as shown in FIG. **10**A. In some embodiments, a third conductive member (**103***c*-**1**, **103***c*-**2**) is formed over a dielectric layer **101***a* of the RDL **101**. In some embodiments, the third conductive member (**103***c*-**1**, **103***c*-**2**) is a conductive pad disposed over the RDL **101**. In some embodiments, the operation **601** is similar to the operation **501** as shown in FIG. **9**A.

[0081] In operation **602**, a first electrical test is performed as shown in FIG. **10**B. In some embodiments, the first electrical test is performed through the third conductive member **103***c***-1**. In some embodiments, the third conductive member **103***c***-1** is a dummy conductive member for testing. In some embodiments, the third conductive member (**103***c***-1**, **103***c***-2**) is exposed from the RDL **101** upon the performance of the first electrical test. In some embodiments, the first electrical test is configured to test an interconnection of the conductive trace (**101***d*, **101***e*) in the RDL **101** or identify a failure of the conductive trace (**101***d*, **101***e*) in the RDL **101** and problematic RDL **101** such as poor electrical interconnection, short circuit, crack, delamination, etc. As such, problematic RDL **101** or conductive trace (**101***d*, **101***e*) can be identified immediately after the formation of the third conductive member (**103***c***-1**, **103***c***-2**).

[0082] In some embodiments, the first electrical test is performed by electrically connecting a probe card **201** to the conductive trace (**101***d*, **101***e*) in the RDL **101** through the third conductive member **103***c***-1**. In some embodiments, the probe card **201** is electrically connected to the third conductive member **103***c***-1** through a probe card terminal **201***c*. In some embodiments, the probe card **201** includes a power supply **201***a* and is embedded with a chip **201***b* or a functional circuitry such as a memory, a dynamic random access memory (DRAM), a flash memory, a NAND flash memory or a serial peripheral interface (SPI) memory.

[0083] In operation **603**, a first die **104** is disposed over the RDL **101** as shown in FIG. **10**C. In some embodiments, the operation **603** is similar to the operation **504** as shown in FIG. **9**D. [0084] In operation **604**, a second electrical test is performed as shown in FIG. **10**D. In some embodiments, the second electrical test is performed through the third conductive member **103***c***-1**. In some embodiments, the third conductive member (**103***c***-1**, **103***c***-2**) is exposed from the RDL **101** upon the performance of the second electrical test. In some embodiments, the first die **104** is exposed upon the performance of the second electrical test. In some embodiments, a first surface **104***a*, a second surface **104***b* or a sidewall **104***f* of the first die **104** is exposed to the ambient environment upon the performance of the second electrical test. In some embodiments, the second surface **104***b* and the sidewall **104***f* of the first die **104** are exposed to the ambient environment upon the performance of the second electrical test. In some embodiments, the second electrical test is configured to test the first die **104** or identify problematic first die **104** such as failure of the first die **104**, poor electrical interconnection in the first die **104**, short circuit in the first die **104**, etc. As such, problematic first die **104** can be identified immediately after the disposing of the first die **104**. [0085] In some embodiments, the second electrical test is performed by electrically connecting the probe card **201** to the first die **104** through the third conductive member **103***c***-1**. In some embodiments, the probe card **201** is electrically connected to the first die **104** through a probe card terminal **201***c*. In some embodiments, the probe card **201** includes the power supply **201***a* and is embedded with the chip **201***b* or a functional circuitry such as a memory, a dynamic random access memory (DRAM), a flash memory, a NAND flash memory or a serial peripheral interface (SPI) memory.

[0086] In operation **605**, a second die **105** is disposed as shown in FIG. **10**E. In some embodiments,

the second die **105** is disposed over the third conductive member **103***c***-2**. In some embodiments, the second electrical test (the operation **604**) is performed prior to the disposing of the second die **105**. In some embodiments, the second die **105** includes a second connector **105***c* disposed over the third conductive member **103***c***-2**. In some embodiments, the second connector **105***c* is electrically connected to the third conductive member **103***c***-2**. In some embodiments, the second die **105** is electrically connected to the conductive trace (**101***d*, **101***e*) through the second connector **105***c* and the third conductive member **103***c***-2**. In some embodiments, the second connector **105***c* is only disposed over or electrically connected to the third conductive member **103***c***-2**. In some embodiments, the third conductive member **103***c***-1** is electrically isolated from the second die **105** or the second connector **105***c*. In some embodiments, the third conductive member **103***c***-1** is isolated from the second die **105** or the second connector **105***c*. In some embodiments, the second connector **105***c* disposed over the third conductive member **103***c***-1** is absent.

[0087] In some embodiments, a second underfill material **106** is disposed between the second die **105** and the molding **102** as shown in FIG. **10**F. In some embodiments, the second underfill material **106** is disposed between the second die **105** and the RDL **101**. In some embodiments, the second underfill material **106** surrounds the second connector **105***c* and the first die **104**. In some embodiments, the second die **105** is partially surrounded by the second underfill material **106**. In some embodiments, the second underfill material **106** is in contact with a fourth surface **105***b* of the second die **105**, a sidewall of the second die **105**, the first surface **104***a* of the first die **104**, the second surface **104***b* of the first die **104** and the sidewall **104***f* of the first die **104**. In some embodiments, the third conductive member **103***c* is covered or surrounded by the second underfill material **106**. In some embodiments, the second underfill material **106** has similar configuration as the one described above or illustrated in FIG. **2** or **4**.

[0088] In some embodiments, the carrier **109** is removed as shown in FIG. **10**G. In some embodiments, the carrier **109** is removed after the disposing of the second die **105** or the disposing of the second underfill material **106**. In some embodiments, the carrier **109** is debonded from the RDL **101** or the dielectric layer **101***a*.

[0089] In some embodiments, a conductive bump **107** is disposed over the RDL **101** as shown in FIG. **10**H. In some embodiments, the first electrical test (the operation **602**) and the second electrical test (the operation **604**) are performed prior to the disposing of the conductive bump **107**. In some embodiments, the conductive bump **107** is disposed over a second side **101***c* of the RDL **101**. In some embodiments, the conductive bump **107** is disposed over the land portion **101***d*. In some embodiments, the conductive bump **107** is electrically connected to the conductive trace (**101***d*, **101***e*), the first die **104**, the third conductive member **103***c* or the second die **105**. In some embodiments, the conductive bump **107** is disposed by ball dropping, solder pasting, stencil printing or other suitable operations. In some embodiments, the conductive bump **107** has similar configuration as the one described above or illustrated in FIG. 2 or 4. In some embodiments, a semiconductor structure **200** is formed which has similar configuration as the one in FIG. **2**. [0090] In the present disclosure, a semiconductor structure is disclosed. The semiconductor structure includes a dummy conductive member for electrical testing during the manufacturing of the semiconductor structure. A die or an electrical interconnection in the semiconductor structure can be tested through the dummy conductive member during the manufacturing. As such, failure of die or problematic electrical interconnection can be identified before the completion of the semiconductor structure. Therefore, wastage of material can be minimized and a yield of the semiconductor structure can be increased or improved.

[0091] In some embodiments, a method of manufacturing a semiconductor structure includes forming a redistribution layer (RDL); forming a conductive pad over the RDL; performing a first electrical test through the conductive pad; bonding a first die over the RDL by a connector; disposing a first underfill material to surround the connector; performing a second electrical test through the conductive pad; disposing a second die over the first die and the conductive pad; and

disposing a second underfill material to surround the second die, wherein the conductive pad is at least partially in contact with the second underfill material, and is protruded from the RDL during the first electrical test and the second electrical test.

[0092] In some embodiments, the first electrical test is performed prior to the disposing of the first die and the disposing of the second die. In some embodiments, the second electrical test is performed after the disposing of the first die and prior to the disposing of the second die. In some embodiments, the conductive pad is exposed from the RDL upon the performance of the first electrical test and the performance of the second electrical test. In some embodiments, the conductive pad is exposed from the RDL after the disposing of the second die and prior to the disposing of the second underfill material. In some embodiments, the conductive pad is electrically connected to the first die. In some embodiments, the conductive pad is electrically isolated from the second die. In some embodiments, the first electrical test and the second electrical test are performed through a surface of the conductive pad, and the surface is in contact with the second underfill material.

[0093] In some embodiments, a method of manufacturing a semiconductor structure includes forming a redistribution layer (RDL); forming a first conductive pad over the RDL; forming a second conductive pad over the RDL; performing a first electrical test through the first conductive pad; bonding a first die over the first RDL by a first connector; disposing a first underfill material to surround the first connector; performing a second electrical test through the first conductive pad; and bonding a second die over the first die and the RDL by a second connector; wherein the first conductive pad is electrically isolated from the second die, the second conductive pad is electrically connect the second die, the first conductive pad and the second conductive pad are protruded from the RDL during the first electrical test and the second electrical test.

[0094] In some embodiments, the first electrical test includes electrically connecting a probe card to the RDL through the first conductive pad. In some embodiments, the second electrical test includes electrically connecting the probe card to the first die through the first conductive pad. In some embodiments, the first conductive pad is exposed from the RDL after the disposing of the second die. In some embodiments, the second conductive pad is covered by the second connector after the disposing of the second die. In some embodiments, the method further includes disposing a second underfill material to surround the second connector. In some embodiments, the second conductive pad is in contact with the second connector and the second underfill material. In some embodiments, the first die and the first underfill material are surrounded by the second underfill material. In some embodiments, the first conductive pad and the second conductive pad are formed separately or simultaneously.

[0095] In some embodiments, a method of manufacturing a semiconductor structure includes forming a redistribution layer (RDL); forming a first conductive pad over the RDL; forming a second conductive pad over the RDL; performing a first electrical test through the first conductive pad; bonding a first die over the RDL by a first connector; disposing a first underfill material to surround the first connector; performing a second electrical test through the first conductive pad; bonding a second die over the first die and the RDL by a second connector; and disposing a second underfill material to surround the second die, wherein a top surface of the first conductive pad is in contact with the second underfill material, and a top surface of the second conductive pad is in contact with the second connector.

[0096] In some embodiments, the first electrical test and the second electrical test are performed through the top surface of the first conductive pad. In some embodiments, the top surface of the first conductive pad is substantially coplanar with the top surface of the second conductive pad. [0097] The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages

of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.

## **Claims**

- **1**. A semiconductor structure, comprising: a first conductive pad disposed over a redistribution layer (RDL) and electrically connected with a conductive trace in the RDL; a first die disposed over the RDL; an underfill disposed over the RDL and covering the first die and the first conductive pad; and a second die disposed over the underfill, wherein the first conductive pad is electrically isolated from the second die.
- **2.** The semiconductor structure of claim 1, further comprising a second conductive pad disposed over the RDL and electrically connected with the conductive trace.
- **3.** The semiconductor structure of claim 2, further comprising a connector disposed between the second die and the second conductive pad to electrically connect the second die with the conductive trace.
- **4.** The semiconductor structure of claim 3, wherein the second die is electrically connected to the first die via the connector, the second conductive pad and the conductive trace in the RDL.
- **5**. The semiconductor structure of claim 3, wherein the connector contacts the second conductive pad and the second die.
- **6**. The semiconductor structure of claim 1, wherein the second die is isolated from the first conductive pad by the underfill.
- **7**. The semiconductor structure of claim 1, wherein the underfill contacts an entire top surface of the first conductive pad.
- **8.** The semiconductor structure of claim 1, wherein the second die is at least partially surrounded by the underfill.
- **9.** The semiconductor structure of claim 1, wherein the first conductive pad is electrically connected to the first die via the conductive trace in the RDL.
- **10.** A semiconductor structure, comprising: a redistribution layer (RDL) including a dielectric layer and a conductive trace within the dielectric layer; a first conductive pad disposed over the RDL and electrically connected with the conductive trace; a second conductive pad disposed over the RDL and electrically connected with the conductive trace; a first die disposed over the RDL; a second die disposed over the first die, the first conductive pad and the second conductive pad; a connector disposed between the second die and the second conductive pad to electrically connect the second die with the conductive trace; and an underfill disposed between the RDL and the second die and surrounding the connector, wherein an entire top surface of the first conductive pad is covered by the underfill, and a top surface of the second conductive pad is at least partially isolated from the underfill.
- **11**. The semiconductor structure of claim 10, wherein the first die is surrounded and covered by the underfill.
- **12**. The semiconductor structure of claim 10, wherein the second die is connected to the first die via the connector, the second conductive pad and the conductive trace in the RDL.
- **13**. The semiconductor structure of claim 10, wherein the top surface of the second conductive pad contacts the connector.
- **14.** The semiconductor structure of claim 10, wherein the first conductive pad is at least partially exposed through the dielectric layer of the RDL.
- **15**. The semiconductor structure of claim 10, wherein the first conductive pad is protruded from the dielectric layer of the RDL and surrounded by the underfill.
- **16**. A semiconductor structure, comprising: a redistribution layer (RDL) including a dielectric layer

and a conductive trace within the dielectric layer; a conductive member disposed over the RDL and electrically connected with the conductive trace; a conductive pad disposed over the RDL and electrically connected with the conductive trace; a first die disposed over the RDL; a second die disposed over the first die, the conductive member and the conductive pad; a molding surrounding the conductive member and the first die and covering the conductive pad; and an underfill disposed between the molding and the second die.

- **17**. The semiconductor structure of claim 16, wherein at least a portion of the molding and at least a portion of the underfill are disposed over the conductive pad.
- **18**. The semiconductor structure of claim 16, wherein the first die is electrically connected to the conductive member or the conductive pad through the conductive trace in the RDL.
- **19**. The semiconductor structure of claim 16, wherein the conductive member extends through the molding and contacts the underfill.
- **20**. The semiconductor structure of claim 16, wherein the conductive pad partially protrudes into the molding.