# US Patent & Trademark Office Patent Public Search | Text View

United States Patent

Kind Code

B2

Date of Patent

Inventor(s)

12396251

August 19, 2025

Fan; Ni-Wan et al.

# Semiconductor structures and methods of forming the same

#### Abstract

Semiconductor structures and methods for forming a semiconductor structure are provided. The method includes forming a first active semiconductor region disposed in a first vertical level of the semiconductor structure, forming a second active semiconductor region disposed in the first vertical level, where the second active semiconductor region is separated from the first active semiconductor region by a distance in a first direction, forming a first conductive structure disposed in a second vertical level that is adjacent to the first vertical level. The first conductive structure extends along the first direction and electrically couples the first active semiconductor region to the second active semiconductor region.

Inventors: Fan; Ni-Wan (Miao-Li County, TW), Yang; Jung-Chan (Taoyuan County, TW),

Tseng; Hsiang-Jen (Hsinchu, TW), Hu; Tommy (Hsinchu, TT), Lu; Chi-Yu (New

Taipei, TW), Chang; Wei-Ling (Hsinchu, TW)

**Applicant: Taiwan Semiconductor Manufacturing Company Limited (Hsinchu, TW)** 

Family ID: 1000008763883

Assignee: Taiwan Semiconductor Manufacturing Company Limited (Hsinchu, TW)

Appl. No.: 18/328014

Filed: June 02, 2023

### **Prior Publication Data**

**Document Identifier**US 20230317723 A1

Publication Date
Oct. 05, 2023

# **Related U.S. Application Data**

continuation parent-doc US 17224220 20210407 US 11705450 child-doc US 18328014 continuation parent-doc US 16562650 20190906 US 10985160 20210420 child-doc US 17224220

# **Publication Classification**

Int. Cl.: H10D84/83 (20250101); H01L21/768 (20060101); H01L23/485 (20060101);

H10D84/01 (20250101); H10D84/03 (20250101); H10D84/85 (20250101); H10D89/10

(20250101)

#### **U.S. Cl.:**

CPC **H10D84/83** (20250101); **H01L21/76895** (20130101); **H01L23/485** (20130101);

H10D84/0128 (20250101); H10D84/013 (20250101); H10D84/038 (20250101);

H10D84/0149 (20250101); H10D84/85 (20250101); H10D89/10 (20250101)

### **Field of Classification Search**

**CPC:** H01L (21/76895); H01L (27/0886); H01L (27/0924)

# **References Cited**

#### **U.S. PATENT DOCUMENTS**

| Patent No.   | <b>Issued Date</b> | <b>Patentee Name</b> | U.S. Cl. | CPC          |
|--------------|--------------------|----------------------|----------|--------------|
| 5998821      | 12/1998            | Hieda et al.         | N/A      | N/A          |
| 6294464      | 12/2000            | Trivedi              | N/A      | N/A          |
| 6411545      | 12/2001            | Caywood              | N/A      | N/A          |
| 7285477      | 12/2006            | Bernstein et al.     | N/A      | N/A          |
| 7491588      | 12/2008            | Campbell             | 438/149  | H10B 12/373  |
| 7851923      | 12/2009            | Erturk et al.        | N/A      | N/A          |
| 7968409      | 12/2010            | Seliskar             | N/A      | N/A          |
| 8394700      | 12/2012            | Scott et al.         | N/A      | N/A          |
| 9589652      | 12/2016            | Lee                  | N/A      | G11C 16/0466 |
| 9620594      | 12/2016            | Chen et al.          | N/A      | N/A          |
| 9673275      | 12/2016            | Kim et al.           | N/A      | N/A          |
| 2009/0159946 | 12/2008            | Huang et al.         | N/A      | N/A          |
| 2009/0290417 | 12/2008            | Park et al.          | N/A      | N/A          |
| 2012/0289003 | 12/2011            | Hirler et al.        | N/A      | N/A          |
| 2014/0001515 | 12/2013            | Kudymov              | N/A      | N/A          |
| 2014/0008757 | 12/2013            | Ramachandran et al.  | N/A      | N/A          |
| 2014/0091366 | 12/2013            | Jeon                 | 257/195  | H10D 88/101  |
| 2015/0054043 | 12/2014            | Tan et al.           | N/A      | N/A          |
| 2015/0102413 | 12/2014            | Azmat et al.         | N/A      | N/A          |
| 2015/0287740 | 12/2014            | Bedell               | 438/154  | H10D 86/01   |
| 2016/0005851 | 12/2015            | Song                 | 257/401  | H10D 84/0193 |
| 2016/0049395 | 12/2015            | Okagaki              | 257/401  | G06F 30/394  |
| 2016/0093628 | 12/2015            | Chen et al.          | N/A      | N/A          |
| 2016/0095221 | 12/2015            | Ramachandran et al.  | N/A      | N/A          |
| 2016/0204158 | 12/2015            | Hsu et al.           | N/A      | N/A          |
| 2016/0293546 | 12/2015            | Yoon                 | N/A      | H10D 30/6211 |
| 2016/0329276 | 12/2015            | Lin                  | N/A      | H10D 62/115  |

| 2016/0372316 | 12/2015 | Yang      | N/A | H10D 84/0158   |
|--------------|---------|-----------|-----|----------------|
| 2017/0012040 | 12/2016 | Lu        | N/A | H10D 84/0142   |
| 2017/0077910 | 12/2016 | Kim       | N/A | G01R 31/318541 |
| 2017/0084531 | 12/2016 | Gu        | N/A | H10D 84/038    |
| 2017/0200717 | 12/2016 | Huang     | N/A | H10D 84/834    |
| 2018/0175034 | 12/2017 | Goktepeli | N/A | H01L 21/76898  |

#### FOREIGN PATENT DOCUMENTS

| Patent No. | Application Date | Country | CPC |
|------------|------------------|---------|-----|
| 112234100  | 12/2020          | CN      | N/A |

#### OTHER PUBLICATIONS

Taiwan Office Action; Application No. 106135554; dated April 330, 2020. cited by applicant Chinese Office Action; Application No. 201710963604.X; dated Mar. 23, 2021. cited by applicant

Primary Examiner: Chin; Edward

Attorney, Agent or Firm: Jones Day

# **Background/Summary**

CROSS-REFERENCE TO RELATED APPLICATIONS (1) This application is a continuation application of U.S. patent application Ser. No. 17/224,220, filed Apr. 7, 2021, which is a continuation application of U.S. patent application Ser. No. 16/562,650, filed Sep. 6, 2019, which is a continuation application of U.S. patent application Ser. No. 15/353,817, filed Nov. 17, 2016, entitled, "Semiconductor Structures and Methods of Forming the Same," each of which is incorporated herein by reference in their entireties.

#### BACKGROUND

(1) Integrated circuits (ICs) are often designed with devices (e.g., transistors, resistors, capacitors, etc.) connected by conductive traces, such as metal lines and polysilicon lines, to form circuits. The devices in ICs are formed by a photolithographic process that includes use of photoresists, photolithographic masks, specialized light sources, and various etchants.

### **Description**

#### BRIEF DESCRIPTION OF THE DRAWINGS

- (1) Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
- (2) FIG. **1**A illustrates a top-down view of a semiconductor structure, in accordance with some embodiments.
- (3) FIG. **1**B illustrates a cross-sectional view of the semiconductor structure of FIG. **1**A, in accordance with some embodiments.
- (4) FIGS. **1**C and **1**D illustrate a signal path of the semiconductor structure of FIGS. **1**A and **1**B, in accordance with some embodiments.
- (5) FIGS. **1**E, **1**F, and **1**G illustrate top-down views of semiconductor structures, in accordance with some embodiments.

- (6) FIGS. **2**A-**2**E illustrate examples in which a conductive structure is used to provide electrical coupling between transistors, in accordance with some embodiments.
- (7) FIGS. **3**A and **3**B illustrate conductive structures used in forming electrical connections between standard cells, in accordance with some embodiments.
- (8) FIG. **4** is a flowchart depicting operations of an example method for forming a semiconductor structure, in accordance with some embodiments.

#### **DETAILED DESCRIPTION**

- (9) The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- (10) Further, spatially relative terms, such as "beneath," "below," "lower," "above," "upper" and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- (11) The present disclosure relates to semiconductor structures and methods of forming semiconductor structures. In some embodiments described herein, conductive structures (e.g., metal lines, etc.) are utilized to form electrical connections between active semiconductor regions of a semiconductor structure. For instance, in some embodiments, a conductive structure is used to form an electrical connection between a first active semiconductor region formed in a substrate (e.g., a source or drain region of a first transistor) and a second active semiconductor region formed in the substrate (e.g., a source or drain region of a second transistor). In such embodiments, the conductive structure is formed directly over (e.g., in direct contact with) the first and second active semiconductor regions, thus enabling these active regions to be electrically connected with a minimal amount of vertical routing.
- (12) As described in further detail below, the techniques of the present disclosure are in contrast to other techniques that require a greater degree of vertical routing to achieve the same electrical connections. The techniques of the present disclosure thus utilize a lower amount of routing space and a lower amount of routing material (e.g., metal material, etc.) as compared to the other techniques. These advantages and others of the present disclosure are described in detail below. (13) FIG. 1A illustrates a top-down view of a semiconductor structure, and FIG. 1B illustrates a cross-sectional view of the semiconductor structure along a cut-line A-A' shown in FIG. 1A. The semiconductor structure includes a first active semiconductor region 102 disposed in a first vertical level 104. In some embodiments, the first active semiconductor region 102, which may also be referred to as an oxide definition (OD) region or an active device region, comprises a source region or a drain region of a transistor (e.g., a source or drain diffusion region). The first active semiconductor region 102 is formed in a substrate 124 (e.g., a silicon substrate, another semiconductor substrate, etc.), in some embodiments. Further, in some embodiments, the first active semiconductor region 102 comprises a doped semiconductor region, such as a portion of the substrate 124 that has been doped p-type or n-type.

- (14) The semiconductor structure of FIGS. 1A and 1B further includes a second active semiconductor region 120 disposed in the first vertical level 104. The second active semiconductor region 120 is separated from the first active semiconductor region 102 by a distance 109 in the y-direction. Like the first active semiconductor region 102, the second active semiconductor region 120 comprises a source region or a drain region of a transistor, in some embodiments. Specifically, in some embodiments, the first active semiconductor region 102 comprises a source or drain region of a first transistor, and the second active semiconductor region 120 comprises a source or drain region of a second transistor. In some embodiments, the second active semiconductor region 120 comprises a doped semiconductor region, such as a portion of the substrate 124 that has been doped p-type or n-type.
- (15) In the example of FIGS. **1**A and **1**B, the first and second active semiconductor regions **102**, **120** are not in contact (e.g., direct contact) with each other. Thus, to enable the first and second active semiconductor regions **102**, **120** to communicate (e.g., to pass a signal, voltage, or current between the regions **102**, **120**, etc.), an electrical connection is made between these regions **102**, **120**. In some embodiments, a first conductive structure **108** is utilized to form this electrical connection. As shown in FIGS. **1**A and **1**B, the first conductive structure **108** extends in the y-direction between the first and second active semiconductor regions **102**, **120**, thus forming an electrical connection between these regions **102**, **120**.
- (16) In some embodiments, the first and second active semiconductor regions **102**, **120** are formed as part of a front-end-of-line (FEOL) process, and the first conductive structure **108** is a metal line formed as part of a middle-end-of-line (MEOL) process. Semiconductor fabrication processes are often considered to include a FEOL portion, a MEOL portion, and a back-end-of-line (BEOL) portion. FEOL is the first portion of a semiconductor fabrication process (e.g., an IC fabrication process) whereby individual active devices are patterned on a semiconductor wafer, for example. FEOL processes include, in embodiments, selecting the type of semiconductor wafer to be used, chemical-mechanical planarization and cleaning of the wafer, shallow trench isolation (STI), well formation, gate module formation, and source and drain creation, among others. FEOL processes do not include the deposition of metal interconnect layers, in embodiments. MEOL processes occur after FEOL processes and include gate contact formation and under bump metallization (UBM) processes, among others, in embodiments. BEOL is the final portion of the semiconductor fabrication process, whereby individual devices (e.g., transistors, capacitors, resistors, etc.) are interconnected with vias and conductive traces, for example.
- (17) In some embodiments, the first conductive structure **108** is formed in a metal layer that is disposed directly above the active semiconductor regions **102**, **120** (e.g., directly above OD regions, directly above active device regions, etc.). The metal layer disposed directly above the active semiconductor regions **102**, **120** is sometimes referred to as a metal "MD" layer. In embodiments, the metal MD layer is a layer formed as part of an MEOL process.
- (18) The first conductive structure **108** is formed in a second vertical level **110** that is adjacent to the first vertical level **104** in which the first and second active semiconductor regions **102**, **120** are formed. The first conductive structure **108** is formed above the active semiconductor regions **102**, **120** in the embodiment of FIG. **1B**. In other embodiments, however, the first conductive structure **108** is formed in a vertical level that is adjacent to the first vertical level **104** and below the first vertical level **104**. In some embodiments, the first conductive structure **108** is in contact (e.g., direct contact) with the first active semiconductor region **102** and the second active semiconductor region **120**.
- (19) The semiconductor structure of FIGS. **1**A and **1**B further includes a first via **112** in contact with a portion of the first conductive structure **108** that is disposed above the first active semiconductor region **102**. As shown in FIG. **1**B, the first via **112** is disposed in a third vertical level **114** that is above the second vertical level **110**. A second conductive structure **116** is in contact with the first via **112** and disposed in a fourth vertical level **118** that is above the third vertical level

- **114.** A second via **121** is in contact with a portion of the first conductive structure **108** that is disposed above the second active semiconductor region **120**. As shown in FIG. **1B**, the second via **121** is disposed in the third vertical level **114**. A third conductive structure **122** is in contact with the second via **121** and disposed in the fourth vertical level **118**.
- (20) In the embodiment of FIGS. **1**A and **1**B, the second and third conductive structures **116**, **118** extend in the x-direction. The direction in which the second and third conductive structures **116**, **118** extend is perpendicular to the direction in which the first conductive structure **108** extends. Thus, in the embodiment of FIGS. **1**A-**1**E, the first conductive structure **108** extends in the y-direction, and the second and third conductive structure **108** extends in the x-direction. In other embodiments, the first conductive structure **108** extends in the x-direction, and the second and third conductive structures **116**, **122** extend in the y-direction.
- (21) In some embodiments, the second and third conductive structures **116**, **122** are formed as part of a MEOL or BEOL process. In some embodiments, the second and third conductive structures **116**, **122** are formed within a metal 0 (M0) layer that is disposed above the first and second vias **112**, **121**. As noted above, in some embodiments, the first conductive structure **108** is formed within the metal "MD" layer that is disposed above the active semiconductor regions **102**, **120**. In some embodiments, each of the MD and M0 layers can include metal lines extending in one direction. Further, under these embodiments, the direction of metal lines formed in the MD layer is perpendicular to the direction of metal lines formed in the M0 layer. Thus, in the embodiment of FIGS. **1A** and **1B**, the first conductive structure **108** formed within the MD layer extends in the y-direction, and the second and third conductive structures **116**, **122** formed within the M0 layer extend in the x-direction, as described above.
- (22) In some embodiments, the second and third conductive structures 116, 122 comprise metal contacts for providing a signal (e.g., a voltage signal, a current signal, another type of signal, etc.) to the semiconductor structure and receiving a signal from the semiconductor structure. To illustrate this use of the second and third conductive structures **116**, **122**, reference is made to FIGS. **1**C and **1**D. These figures depict a signal being input to the semiconductor structure via the third conductive structure **122**. The signal propagates through the second via **121**, the first conductive structure **108**, and the first via **112**, as shown in the figure. The signal is received at the second conductive structure **116**. In some embodiments, because the first conductive structure **108** is electrically coupled to the first and second active semiconductor regions 102, 120 (as described above), the signal also propagates to these regions 102, 120 of the semiconductor structure. (23) The use of the first conductive structure **108** to provide an electrical connection between the first and second active semiconductor regions **102**, **120** differs from other techniques. In the other techniques, a structure having a larger amount of vertical routing is utilized to provide an electrical connection between the regions **102**, **120**. Specifically, in the other techniques, a metal line formed in a layer (e.g., the MD layer) directly above the regions **102**, **120** does not extend from the first active semiconductor region 102 to the second active semiconductor region 120, and thus does not provide electrical coupling between these regions 102, 120. In some of the other techniques, a metal line formed in the layer directly above the regions **102**, **120** is "cut." Thus, a first portion of the metal line is in contact with the first active semiconductor region **102**, and a second portion of the metal line is in contact with the second active semiconductor region **120**, but due to the cutting, these portions of the metal line are not in direct electrical connection and thus do not provide an electrical connection between the regions **102**, **120**. Accordingly, in the other techniques, to provide an electrical connection between the first and second active semiconductor regions 102, 120, vertical routing is utilized.
- (24) In some embodiments of the other techniques, a metal line formed in a metal 1 (M1) metal layer extends between the regions **102**, **120**. The M1 metal layer is formed above the aforementioned M0 metal layer, relative to the substrate. The M1 metal layer is not adjacent to the vertical level **104** including the regions **102**, **120** and is instead separated from the vertical level

- **104** by several layers (e.g., the M1 metal layer is separated from the vertical level **104** by the MD and M0 metal layers described above, in some embodiments). Thus, to enable the metal line formed in the M1 layer to electrically couple the regions **102**, **120** together, a vertical routing structure is utilized to connect the regions **102**, **120** to the metal line formed in the M1 layer. The vertical routing structure includes, in some embodiments, multiple vias and/or multiple conductive structures. These techniques can utilize a relatively large amount of routing material (e.g., metal material, etc.) and a relatively large amount of routing space. The relatively large amount of routing material can result in unwanted capacitances.
- (25) In contrast to the other techniques described above, embodiments of the present disclosure utilize the conductive structure **108** that is not cut, thus enabling the conductive structure **108** to extend between the regions **102**, **120** and provide an electrical connection between these regions **102**, **120**. In embodiments of the present disclosure, the conductive structure **108** is formed directly over (e.g., in direct contact with) the active semiconductor regions **102**, **120**, thus enabling these regions **102**, **120** to be electrically connected with a minimal amount of vertical routing. Embodiments of the present disclosure thus utilize a lower amount of routing space and a lower amount of routing material as compared to the other techniques. Other advantages provided by embodiments of the present disclosure are explained below.
- (26) As noted above, in some embodiments of the present disclosure, the first conductive structure **108** is formed within a metal "MD" layer that is disposed directly above the active semiconductor regions **102**, **120**. The MD layer is formed as part of an MEOL process, in some embodiments, and is not formed as part of a BEOL process. By contrast, in the other techniques described above, electrical coupling between the regions **102**, **120** is accomplished using a metal line in the M1 layer, which is formed as part of a BEOL process. It is thus noted that embodiments of the present disclosure differ from these other embodiments, because the embodiments of the present disclosure achieve electrical coupling between the regions **102**, **120** (i) without the use of the M1 metal layer, and (ii) without the use of a BEOL process.
- (27) Although the embodiment of FIGS. **1**A-**1**D includes the active semiconductor regions **102**, **120** disposed within the substrate 124 (e.g., disposed within a silicon substrate), in other embodiments of the present disclosure, the regions 102, 120 are formed in a semiconductor layer that is above the substrate **124**. Further, it is noted that the techniques of the present disclosure are not limited to the particular structures shown in FIGS. **1**A-**1**D and that the techniques described herein can be utilized in a wide variety of other structures. Examples of such other structures are shown in FIGS. 1E-1G. (28) The embodiment of FIG. 1E is similar to the embodiment of FIGS. 1A-1D but does not include the second via **121**. Likewise, the embodiment of FIG. **1**F is similar to the embodiment of FIGS. **1**A-**1**D but does not include the first via **112**. The embodiments of FIGS. **1**E and **1**F reflect the fact that in some instances, the first via **112** or the second via **121** may be eliminated to further reduce an amount of routing material. It is noted that the removal of the first via **112** or the second via **121** does not affect the electrical connection between the regions **102**, **120** because these regions **102**, **120** are electrically connected via the first conductive structure **108**. In the embodiment of FIG. 1G, the first conductive structure 108 is longer than it is in the embodiments of FIGS. **1**A-**1**F. Further, in the embodiment of FIG. **1**G, a via **150** and conductive structure **152** not included in the embodiments of FIGS. **1**A-**1**F are utilized. The via **150** is disposed in the third vertical level **114**, and the conductive structure **152** is disposed in the fourth vertical level **118**. The embodiment of FIG. **1**G provides a contact (e.g., formed via the via **150** and conductive structure **152**) that is not disposed directly above either of the regions **102**, **120**. Additionally, it can be seen that the embodiment of FIG. 1G includes neither the first via 112 nor the second via 121 of FIGS.
- (29) In some embodiments, the techniques of the present disclosure are used to provide electrical coupling between transistors. To illustrate such embodiments, reference is made to FIG. **2**A. This figure depicts a first active semiconductor region **208** and a second active semiconductor region

**212** formed in a layer **204**. In embodiments, the first active semiconductor region **208** is similar to or the same as the first active semiconductor region **102** of FIGS. **1**A-**1**G, and the second active semiconductor region **212** is similar to or the same as the second active semiconductor region **120** of FIGS. **1**A-**1**G. In embodiments, the layer **204** comprises a substrate or a portion thereof. In the embodiment of FIG. 2A, the first and second active semiconductor regions 208, 212 are parallel active semiconductor regions that extend in the x-direction, as shown in the figure. (30) As shown in FIG. 2B, multiple gates 206A, 206B, 206C are formed over the layer 204, thus covering portions of the first and second active semiconductor regions 208, 212. In some embodiments, each of the gates 206A, 206B, 206C comprises a gate dielectric (e.g., a gate dielectric comprising an insulating material, such as a high-K material, etc.) and a polysilicon or metal structure formed over the gate dielectric. In some embodiments, a first source region and a first drain region of a first transistor are disposed in the first active semiconductor region 208 on opposite sides of the gate **206**B. A channel region of the first transistor is disposed in the first active semiconductor region **208** under the gate **206**B. Similarly, in some embodiments, a second source region and a second drain region of a second transistor are disposed in the second active semiconductor region **212** on opposite sides of the gate **206**B. A channel region of the second transistor is disposed in the second active semiconductor region **212** under the gate **206**B. (31) In the example of FIGS. 2A and 2B, the first and second active semiconductor regions 208, **212** are separated from each other by a distance **213** in the y-direction. In some embodiments, to electrically couple the first active semiconductor region **208** to the second active semiconductor region **212**, the conductive structure **216** illustrated in FIG. **2**C is utilized. The conductive structure **216** is the same as or similar to the conductive structure **108** described above with reference to FIGS. **1**A-**1**G. Thus, in some embodiments, the conductive structure **216** extends in the y-direction and is formed directly over (e.g., in direct contact with) the active semiconductor regions 208, 212. The conductive structure **216** is disposed in a vertical level that is adjacent to a vertical level in which the active semiconductor regions **208**, **212** are disposed, thus providing an electrical connection between the regions 208, 212 with a minimal amount of vertical routing. (32) By electrically coupling the first active semiconductor region **208** to the second active semiconductor region 212, in some embodiments, the conductive structure 216 electrically couples the drain or source region of the first transistor to the drain or source region of the second transistor. Specifically, as noted above, first drain and first source regions of the first transistor are formed in the first active semiconductor region **208** on opposite sides of the gate **206**B, and second drain and second source regions of the second transistor are formed in the second active semiconductor region **212** on opposite sides of the gate **206**B. Accordingly, by forming the conductive structure **216** as shown in FIG. **2**C, the conductive structure **216** provides electrical coupling between the source or drain region of the first transistor and the source or drain region of the second transistor, in some embodiments.

(33) In some embodiments, the structures of FIGS. 2A-2C form a cell **202** (e.g., a standard cell), as shown in FIG. **2**C. Thus, in FIG. **2**C, the conductive structure **216** provides an intra-cell connection in providing the electrical connection between the first and second active semiconductor regions **208**, **212**. FIGS. **2**D and **2**E illustrate the use of other conductive structures for forming intra-cell connections. FIG. **2**D depicts a cell **220** including active semiconductor regions **226**, **230**, **234**, **238** are similar to or the same the active semiconductor regions **102**, **120** of FIGS. **1**A-1G. In embodiments, the layer **244** comprises a substrate or a portion thereof. Gates **222**A, **222B**, **222**C, **224**A, **224B**, **224**C are formed over the layer **244** as shown in the figure. A conductive structure **242** similar to the conductive structure **108** described above with reference to FIGS. **1**A-**1**G forms an electrical connection between the active semiconductor regions **230**, **234**, **238**. The cell **220** of FIG. **2**D may be referred to as a "double-height" cell, in contrast to the "single-height" cell **202** depicted in FIG. **2**C.

- (34) FIG. 2E depicts a cell **250** including active semiconductor regions **256**, **260**, **264**, **268**, **272**, **276** formed in a layer **282**. In embodiments, the active semiconductor regions **256**, **260**, **264**, **268**, **272**, **276** are similar to or the same the active semiconductor regions **102**, **120** of FIGS. **1A-1**G. Gates **250**A, **250**B, **250**C, **252**A, **252**B, **252**C, **254**A, **254**B, **254**C are formed over the layer **282** as shown in the figure. A conductive structure **280** similar to the conductive structure **108** described above with reference to FIGS. **1A-1**G forms an electrical connection between the active semiconductor regions **260**, **264**, **268**, **272**. The cell **250** of FIG. **2**E may be referred to as a "tripleheight" cell. Although single-height, double-height, and triple-height cells are illustrated in the figures and described herein, it is noted that the conductive structures of the present disclosure (e.g., conductive structures similar to the conductive structure **108** of FIGS. **1A-1**G, etc.) can be used to form electrical connections in cells of various other heights (e.g., quadruple-height cells, etc.).
- (35) In the embodiments of FIGS. 2C-2E, a conductive structure electrically connects active semiconductor regions of a single cell and thus provides an intra-cell connection, as noted above. By contrast, in the embodiments of FIGS. **3**A and **3**B, similar conductive structures are used to electrically connect active semiconductor regions of multiple different cells and thus provide intercell connections. FIG. **3**A depicts cells **300**, **302**, each of which is the same as or similar to the cell of FIG. 2B. A conductive structure 304 forms an electrical connection between active semiconductor regions of the respective cells **300**, **302**. The conductive structure **304** is the same as or similar to the conductive structure **108** described above with reference to FIGS. **1**A-**1**G. (36) FIG. **3**B depicts cells **320**, **324**, **326**, each of which is the same as or similar to the cell of FIG. **2**B. A conductive structure **328** forms an electrical connection between active semiconductor regions of the respective cells **320**, **326**. A conductive structure **330** is electrically coupled to an active semiconductor region of the cell **324**. The conductive structures **328**, **330** are the same as or similar to the conductive structure **108** described above with reference to FIGS. **1**A-**1**G. In some embodiments, the conductive structures **328**, **330** are formed within a metal "MD" layer that is disposed in the second vertical level **110** depicted in FIG. **1**B. Further, in the embodiment of FIG. **3**B, a conductive structure **332** is formed within a M0 layer that is disposed in the fourth vertical level **118** depicted in FIG. **1**B. Vias **334**, **336** formed in the third vertical level **114** depicted in FIG. **1**B electrically connect the conductive structure **332** to the conductive structures **328**, **330**, respectively. With these connections, an active semiconductor region of the cell **324** is electrically coupled to active semiconductor regions of the respective cells 320, 326, as shown in the figure. (37) As noted above, under certain process technologies, each of the MD and M0 layers can include metal lines extending in one direction. Further, under certain process technologies, the direction of metal lines formed in the MD layer is perpendicular to the direction of metal lines formed in the M0 layer. Thus, in the embodiment of FIG. 3B, both the conductive structure 332 extending in the x-direction (e.g., the M0 metal line) and the conductive structures **328**, **330** extending in the ydirection (e.g., the MD metal lines) are used in electrically coupling the cell **324** to the other cells 320, 326.
- (38) FIG. 4 is a flowchart depicting operations of an example method for forming a semiconductor structure, in accordance with some embodiments. FIG. 4 is described with reference to FIGS. 1A and 1B above for ease of understanding. But the process of FIG. 4 is applicable to other structures as well. At 402, a first active semiconductor region (e.g., active semiconductor region 102) is formed in a first vertical level (e.g., vertical level 104) of a semiconductor structure. At 404, a second active semiconductor region (e.g., active semiconductor region 120) is formed in the first vertical level. The second active semiconductor region is separated from the first active semiconductor region by a distance in a first direction (e.g., a distance 109 in the y-direction in FIGS. 1A and 1B). At 406, a first conductive structure (e.g., conductive structure 108) is formed in a second vertical level (e.g., vertical level 110) that is adjacent to the first vertical level. The first conductive structure extends along the first direction and is in contact with the first active

semiconductor region and the second active semiconductor region. It is noted that in embodiments, some of the operations **402-406** of FIG. **4** are performed simultaneously and not necessarily sequentially, and that in embodiments, the ordering of the operations **402-406** varies from that depicted in the figure.

- (39) The present disclosure in various embodiments is directed to semiconductor structures and methods for forming a semiconductor structure. An example semiconductor structure includes a first active semiconductor region disposed in a first vertical level of the semiconductor structure. The semiconductor structure also includes a second active semiconductor region disposed in the first vertical level, where the second active semiconductor region is separated from the first active semiconductor region by a distance in a first direction. The semiconductor structure further includes a first conductive structure disposed in a second vertical level that is adjacent to the first vertical level. The first conductive structure extends along the first direction and electrically couples the first active semiconductor region to the second active semiconductor region. (40) In an example method of forming a semiconductor structure, a first active semiconductor region is formed in a first vertical level of a semiconductor structure. A second active semiconductor region is formed in the first vertical level. The second active semiconductor region is separated from the first active semiconductor region by a distance in a first direction. A first conductive structure is formed in a second vertical level that is adjacent to the first vertical level. The first conductive structure extends along the first direction and is in contact with the first active semiconductor region and the second active semiconductor region.
- (41) An example semiconductor structure includes a first active semiconductor region disposed in a substrate. The semiconductor also includes a second active semiconductor region disposed in the substrate, where the second active semiconductor region is separated from the first active semiconductor region by a distance in a direction. The semiconductor structure also includes a conductive structure extending along the direction and electrically coupling the first active semiconductor region to the second active semiconductor region. The conductive structure is in contact with the first active semiconductor region and the second active semiconductor region. (42) According to some embodiments, a method for forming a semiconductor structure is disclosed. The method includes the steps of: forming a substrate; forming a first active semiconductor region disposed in a first vertical level of the semiconductor structure in the substrate; forming a second active semiconductor region disposed in the first vertical level in the substrate, the second active semiconductor region being separated from the first active semiconductor region by a distance in a first direction; forming a gate over the substrate; forming a first conductive structure disposed entirely in a second vertical level that is adjacent to the first vertical level, the second vertical level is a single layer of the semiconductor structure, the first conductive structure extending along the first direction and electrically coupling the first active semiconductor region to the second active semiconductor region; forming a first source region and a first drain region of a first transistor formed in the first active semiconductor region on opposite sides of the gate; and forming a second source region and a second drain region of a second transistor formed in the second active semiconductor region on opposite sides of the gate, the first conductive structure electrically couples the first source region or the first drain region of the first transistor to the second source region or the second drain region of the second transistor. According to some embodiments, the first conductive structure is in contact with the first active semiconductor region and the second active semiconductor region. According to some embodiments, the second vertical level is above the first vertical level. According to some embodiments, the first and second active semiconductor regions are parallel active semiconductor regions that extend in a second direction that is perpendicular to the first direction. According to some embodiments, forming a first via in contact with a first portion of the first conductive structure that is disposed above the first active semiconductor region, the first via being disposed in a third vertical level that is above the second vertical level; and forming a second conductive structure in contact with the first via, the second

conductive structure being disposed in a fourth vertical level that is above the third vertical level. According to some embodiments, the method further includes: forming a second via in contact with a second portion of the first conductive structure that is disposed above the second active semiconductor region, the second via being disposed in the third vertical level; and forming a third conductive structure in contact with the second via, the third conductive structure being disposed in the fourth vertical level. According to some embodiments, the first conductive structure has a length that is greater than or equal to the distance. According to some embodiments, the first conductive structure comprises a metal line. According to some embodiments, the gate is a single piece.

(43) According to some embodiments, a method for forming a semiconductor structure is disclosed. The method includes the steps of: forming a first active semiconductor region disposed in a substrate; forming a second active semiconductor region disposed in the substrate, the second active semiconductor region being separated from the first active semiconductor region by a distance in a first direction; forming a gate formed over the substrate; forming a conductive structure extending along the first direction and electrically coupling the first active semiconductor region to the second active semiconductor region, the conductive structure being in direct contact with the first active semiconductor region and the second active semiconductor region, the conductive structure is disposed entirely in a single layer of the semiconductor structure; forming a first source region and a first drain region of a first transistor formed in the first active semiconductor region on opposite sides of the gate; and forming a second source region and a second drain region of a second transistor formed in the second active semiconductor region on opposite sides of the gate, the first conductive structure electrically couples the first source region or the first drain region of the first transistor to the second source region or the second drain region of the second transistor. According to some embodiments, the first and second active semiconductor regions are parallel active semiconductor regions that extend in a second direction that is perpendicular to the first direction. According to some embodiments, the gate is a single piece. According to some embodiments, a method for forming a semiconductor structure is disclosed. The method includes the steps of: forming a first active semiconductor region disposed in a first vertical level in a substrate of a semiconductor structure; forming a second active semiconductor region disposed in the first vertical level in the substrate, the second active semiconductor region being separated from the first active semiconductor region by a distance in a first direction; forming a gate disposed over the substrate; forming a first conductive structure disposed entirely in a second vertical level that is adjacent to the first vertical level, the first conductive structure extending along the first direction and being in contact with the first active semiconductor region and the second active semiconductor region, the second vertical level is a single layer of the semiconductor structure; forming a first source region and a first drain region of a first transistor disposed in the first active semiconductor region on opposite sides of the gate; and forming a second source region and a second drain region of a second transistor disposed in the second active semiconductor region on opposite sides of the gate, the first conductive structure electrically couples the first source region or the first drain region of the first transistor to the second source region or the second drain region of the second transistor. According to some embodiments, the first conductive structure electrically couples the first active semiconductor region to the second active semiconductor region. According to some embodiments, the second vertical level is above the first vertical level relative to a substrate. According to some embodiments, the method further includes: forming a first via in contact with a first portion of the first conductive structure that is disposed above the first active semiconductor region, the first via being disposed in a third vertical level that is above the second vertical level; and forming a second conductive structure in contact with the first via, the second conductive structure being disposed in a fourth vertical level that is above the third vertical level. According to some embodiments, the method further includes: forming a second via in contact with a second portion of the first

conductive structure that is disposed above the second active semiconductor region, the second via being disposed in the third vertical level; and forming a third conductive structure in contact with the second via, the third conductive structure being disposed in the fourth vertical level. According to some embodiments, the first and second active semiconductor regions are parallel active semiconductor regions that extend in a second direction that is perpendicular to the first direction. According to some embodiments, the first conductive structure comprises a metal line. According to some embodiments, the gate is a single piece.

(44) The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.

#### **Claims**

- 1. A method comprising: forming a first conductive structure as a single piece in contact with a first source/drain region of a first transistor and a second source/drain region of a second transistor, wherein there is no via between the first conductive structure and the first or second source/drain region, the first and second source/drain regions are at a common height from a first surface of a substrate, the first source/drain region of the first transistor is an output of a first electrical component of a first cell, and the second source/drain region of the second transistor is an input of a second electrical component of a second cell; forming the first source/drain region on a side of a gate; and forming the second source/drain region on the side of the gate.
- 2. The method of claim 1, wherein the first and second source/drain regions are in a first vertical level and the first conductive structure is in a second vertical level above the first vertical level.
- 3. The method of claim 2, further comprising: forming a first via in contact with a first portion of the first conductive structure, wherein the first via is in a third vertical level above the second vertical level; and forming a second conductive structure in contact with the first via, wherein the second conductive structure is in a fourth vertical level above the third vertical level.
- 4. The method of claim 3, further comprising: forming a second via in contact with a second portion of the first conductive structure, wherein the second via is in the third vertical level; and forming a third conductive structure in contact with the second via, wherein the third conductive structure is in the fourth vertical level.
- 5. The method of claim 1, wherein the first and second source/drain regions are separated in a first direction and extend in a second direction transverse to the first direction.
- 6. The method of claim 1, wherein the first and second source/drain regions are separated by a distance and the first conductive structure has a length greater than or equal to the distance.
- 7. The method of claim 1, wherein the gate is a single piece.
- 8. A method comprising: forming a conductive structure in contact with a first source/drain region of a first transistor and a second source/drain region of a second transistor, wherein there is no via between the first conductive structure and the first or second source/drain region, the first and second source/drain regions are embedded into a common surface of a substrate, the first source/drain region of the first transistor is an output of a first electrical component of a first cell, and the second source/drain region of the second transistor is an input of a second electrical component of a second cell; forming the first source/drain region on a side of a gate; and forming the second source/drain region on the side of the gate.
- 9. The method of claim 8, wherein the first and second source/drain regions are separated in a first

direction and extend in a second direction transverse to the first direction.

- 10. The method of claim 8, wherein the gate is a single piece.
- 11. A method for forming a semiconductor structure, the method comprising: forming a first conductive structure on a first source/drain region of a first transistor and a second source/drain region of a second transistor and in a single layer of the semiconductor structure, wherein there is no via between the first conductive structure and the first or second source/drain region, the first and second source/drain regions are disposed within a substrate, the first source/drain region of the first transistor is an output of a first electrical component of a first cell, and the second source/drain region of the second transistor is an input of a second electrical component of a second cell; forming the first source/drain region on a side of a gate; and forming the second source/drain region on the side of the gate.
- 12. The method of claim 11, wherein the first conductive structure electrically couples the first and second source/drain regions.
- 13. The method of claim 11, wherein the first and second source/drain regions are in a first vertical level and the first conductive structure is in a second vertical level above the first vertical level.
- 14. The method of claim 13, further comprising: forming a first via in contact with a first portion of the first conductive structure, wherein the first via is in a third vertical level above the second vertical level; and forming a second conductive structure in contact with the first via, wherein the second conductive structure is in a fourth vertical level above the third vertical level.
- 15. The method of claim 14, further comprising: forming a second via in contact with a second portion of the first conductive structure, wherein the second via is in the third vertical level; and forming a third conductive structure in contact with the second via, wherein the third conductive structure is in the fourth vertical level.
- 16. The method of claim 11, wherein the first and second source/drain regions are separated in a first direction and extend in a second direction transverse to the first direction.
- 17. The method of claim 11, wherein the first conductive structure comprises a metal line.
- 18. The method of claim 11, wherein the gate is a single piece.
- 19. The method of claim 1, further comprising: forming a second conductive structure; and forming a via that interconnects the first and second conductive structures.
- 20. The method of claim 1, further comprising: forming a second conductive structure between the first and second transistors, wherein the first conductive structure extends along a first direction to electrically connect the first source/drain region and the second source/drain region, the second conductive structure extends along a second direction perpendicular to the first direction, and the first and second conductive structures are electrically connected through a via.