# US Patent & Trademark Office Patent Public Search | Text View

United States Patent Application Publication

Kind Code

August 21, 2025

Inventor(s)

August 21, 2025

LESSO; John P.

## **FILTERS**

#### Abstract

An analog filter, comprising, a first-time encoding machine (TEM); and a first delay element.

Inventors: LESSO; John P. (Edinburgh, GB)

**Applicant:** Cirrus Logic International Semiconductor Ltd. (Edinburgh, GB)

Family ID: 1000008576747

Assignee: Cirrus Logic International Semiconductor Ltd. (Edinburgh, GB)

Appl. No.: 19/197268

Filed: May 02, 2025

# Related U.S. Application Data

parent US continuation 17538286 20211130 parent-grant-document US 12323160 child US 19197268

parent US continuation-in-part 17324511 20210519 PENDING child US 17538286

# **Publication Classification**

Int. Cl.: H03M1/82 (20060101); H03M1/12 (20060101); H03M1/66 (20060101)

U.S. Cl.:

CPC **H03M1/82** (20130101); **H03M1/121** (20130101); **H03M1/662** (20130101);

# **Background/Summary**

#### TECHNICAL FIELD

[0001] The present disclosure relates to filters implemented using time encoding machines (TEMs). BACKGROUND

[0002] Analog signal processing (ASP) is a type of signal processing conducted on continuous analog signals by analog means. Conventional analog filters have many advantages, not least their simplicity. However, construction of low noise, low frequency filters typically require a large circuit area due to the requirement for large capacitors which take up a large amount of circuit real estate.

#### **SUMMARY**

[0003] Embodiments of the present disclosure provide an alternative approach to designing analog filters using time encoding (TE). Embodiments described herein implement analog filters using strings of digital inverters for creating a delay. Such inverters occupy a small amount of circuit real estate. And unlike conventional analog filters which get larger with more advanced process nodes, TE implementations often actually reduce in size with more advanced process nodes. In addition, embodiments of the present disclosure substantially reduce or ameliorate filter variation due to process, voltage and temperature (PVT) fluctuations by using a delay-locked loop (DLL) for controlling filter delay, thereby improving their resilience to variable (e.g. external) conditions. [0004] According to a first aspect of the disclosure, there is provided an analog filter, comprising: a first time-encoding machine (TEM); and a first delay element.

[0005] The first TEM may be configured to receive an input signal and generate a time encoded signal.

[0006] The first delay element may comprise one or more first inverters connected in series. [0007] The first delay element may be configured to receive a supply voltage to control the delay of the one or more first inverters.

[0008] The analog filter may further comprising one or more delay-locked loops (DLL) configured to generate a supply voltage for the one or more first inverters of the first delay element. The one or more DLLs may comprise a plurality of DLLs each configured to generate a respective reference voltage. The analog filter may comprise control circuitry configured to cycle between each of the respective reference voltages to be provided as the supply voltage for the one or more first inverters of the first delay element.

[0009] The one or more DLLs may each comprise a delay line. The delay line may comprise one or more second inverters connected in series. Additionally or alternatively, the delay line may comprise the one or more first inverters of the first delay element.

[0010] Alternatively, the delay line may be switchable between comprising one or more second inverters connected in series and comprising the one or more first inverters of the first delay element. The analog filter may further comprise control circuitry configured to periodically switch the delay line between comprising the one or more second inverters and comprising the one or more first inverters of the first delay element.

[0011] The first delay element may be switchable between comprising one or more second inverters connected in series and comprising the one or more first inverters of the first delay element.

[0012] The delay line may be an analog delay line or a digital delay line. Where the delay line is a digital delay line, the delay line may comprise a plurality of second inverters, the DLL comprising DLL control circuitry configured to control the number of the second inverters provided in the delay line.

[0013] The delay element may be an analog delay element or a digital delay element.

[0014] The analog filter may comprise a feedback filter having a first feedback loop, wherein the delay element is provided in the first feedback loop. The analog filter may be a feedback comb filter. The analog filter may further comprise a first resistance provided in the first feedback loop.

[0015] The analog filter may comprise a feedforward filter having a feedforward loop. The delay element may be provided in the feedforward loop. The feedforward filter may be a finite impulse response (FIR) filter.

[0016] The analog filter may comprise a biquadratic filter having a first feedback look comprising the first delay element, a second feedback loop comprising the first delay element and a second delay element, a first feedforward loop comprising the first delay element, a second feedforward loop comprising the second delay element and a third delay element.

[0017] It will be appreciated that the filter may be a multistage filter having one or more feedback loops and feedforward loops.

[0018] According to another aspect of the disclosure, there is provided an electronic device comprising the analog filter as described above.

[0019] The electronic device may comprise one of a mobile computing device, a laptop computer, a tablet computer, a games console, a remote-control device, a home automation controller or a domestic appliance, a toy, a robot, an audio player, a video player, or a mobile telephone, and a smartphone.

[0020] Throughout this specification the word "comprise", or variations such as "comprises" or "comprising", will be understood to imply the inclusion of a stated element, integer or step, or group of elements, integers or steps, but not the exclusion of any other element, integer or step, or group of elements, integers or steps.

# **Description**

#### BRIEF DESCRIPTION OF DRAWINGS

[0021] Embodiments of the present disclosure will now be described by way of non-limiting examples with reference to the drawings, in which:

[0022] FIG. **1** is a schematic diagram of a time encoding module (TEM);

[0023] FIG. **2** is a timing diagram for the TEM of FIG. **1**;

[0024] FIG. **3** is a schematic diagram of a TEM;

[0025] FIGS. 4A and 4B are schematic diagrams of inverter-based delay elements;

[0026] FIG. 5 is a schematic diagram of a delay-locked loop (DLL);

[0027] FIG. 6 is a block diagram of a feedback comb filter;

[0028] FIG. **7** is a graph showing an example frequency response of the comb filter shown in FIG. **6**;

[0029] FIG. **8** is a schematic diagram of a feedback comb filter implemented using a TEM and a delay element according to embodiments of the present disclosure;

[0030] FIG. **9** shows an example arrangement of the feedback comb filter of FIG. **8** in combination with the DLL of FIG. **5**;

[0031] FIG. **10** shows an example arrangement of the feedback comb filter of FIG. **8** in combination with the DLL of FIG. **5**;

[0032] FIGS. **11**, **12**, and **13** are schematic illustrations of a delay element rotation regime according to embodiments of the present disclosure;

[0033] FIG. **14** is a schematic diagram of a digital inverter-based delay element;

[0034] FIG. **15** is a block diagram of a second order feedback filter;

[0035] FIG. **16** is a schematic diagram of a TEM implementation of the second order feedback filter of FIG. **15**;

[0036] FIG. 17 is a block diagram of a feedforward filter;

[0037] FIG. **18** is a schematic diagram of a TEM implementation of the feedforward filter of FIG. **17**;

[0038] FIG. 19 is a block diagram of a second order feedforward filter;

[0039] FIG. **20** is a schematic diagram of a TEM implementation of the second order feedforward filter of FIG. **19**;

[0040] FIG. **21** is a block diagram of a biquadratic filter; and

[0041] FIG. **22** is a schematic diagram of a TEM implementation of the biquadratic filter of FIG. **21**.

#### DESCRIPTION OF EMBODIMENTS

[0042] Embodiments of the present disclosure provide an alternative approach to designing analog filters using time encoding (TE). Embodiments described herein implement analog filters using strings of digital inverters for creating delay. Such inverters occupy a small amount of circuit real estate. And unlike conventional analog filters which get larger with more advanced process nodes, TE implementations often actually reduce in size with more advanced process nodes. In addition, embodiments of the present disclosure substantially reduce or ameliorate filter variation due to process, voltage and temperature (PVT) fluctuations by using a delay-locked loop (DLL) for controlling filter delay, thereby improving their resilience to variable conditions. [0043] Time encoding (TE) is a technique in which an analog signal is converted into a signal that is amplitude quantised (e.g. between a first level (zero) and a second level (one)) but is not time quantised (i.e. the edges of the signal can occur wherever needed). In other words, in a time encoded signal, data is encoded in the timing of transitions between the first and second levels of the amplitude quantised signal. Whilst a TE signal has a finite number of amplitude states (e.g. 2 states (high and low) or 3 states (-1, 0 and 1)), the TE signal is still an analog waveform. [0044] A variety of time encoding techniques are known in the art. An example of time encoding is pulse width modulation (PWM). Various techniques exist which can be used to generate a PWM signal, such as asynchronous PWM, self-oscillating carrier PWM and fixed carrier PWM. [0045] FIG. 1 is a schematic diagram of an example time encoding modulator (TEM) 100 implementing self-oscillating carrier PWM. Generally, the TEM **100** is configured to receive an input signal SIN, which may for instance be an input analog audio signal, and generating a corresponding time-encoded signal. In at least some embodiments of the disclosure the timeencoded signal is a pulse-width modulated (PWM) signal SPWM that alternates between different signal levels to encode the signal level of the input signal SIN by the proportion of time spent in each output state. Typically the PWM signal SPWM may swap between first and second output states and the signal level of the input signal may be encoded by the duty cycle of a first output state, i.e. the proportion of the overall cycle period that corresponds to the first output state, or equivalently the amount of time that the PWM signal SPWM spends in the first output state compared to the second output state.

[0046] In the embodiment shown in FIG. 1, the time-encoding modulator (TEM) 100 advantageously comprises a hysteretic comparator **102**. In this embodiment the hysteretic comparator **102** is arranged to receive the input signal SIN at a first comparator input, in this example the non-inverting input (+). The hysteretic comparator **102** compares the input signal SIN at the first comparator input with a feedback signal SFB received at a second comparator input, in this example the inverting input (–), and applies hysteresis to the comparison to generate the PWM signal SPWM at a comparator output node **104**. A feedback path also extends from the comparator output node **100** to the second comparator input, in this example the inverting input (–), for providing the feedback signal SFB to the second comparator input. A loop filter **106** is arranged to apply filtering to the feedback path to provide the feedback signal SFB. In this embodiment the loop filter 106 comprises an impedance in the form of a resistive-capacitive (RC) filter having a resistive element **108** in the feedback path and a reactance, in this case a capacitance **101**, coupled between the feedback path and a reference voltage, e.g. ground. Whilst the filter arrangement 106 may be implemented using resistors and capacitors as illustrated, other RC equivalent components such as FET based resistances and/or capacitances may be used in some implementations. [0047] Referring also to FIG. 2, the hysteretic comparator 102 compares the signals at the first and

second comparator inputs, i.e. the input signal SIN and the feedback signal SFB, and outputs either of two output states, VH and VL, depending on the result of the comparison. The hysteretic comparator 102 is operable to apply hysteresis to the comparison such that a differential voltage between the signals SIN and SFB at the first and second comparator inputs must be greater (i.e. more positive or less negative) than a first threshold to transition from one output state to the other, say from output state VL to the output state VH, but must be lower (i.e. less positive or more negative) than a second, different threshold to make the opposite transition, e.g. to swap from the output state VH to the output state VL. The difference between these first and second thresholds corresponds to the amount of hysteresis applied. In some implementations the first and second thresholds may be equal in magnitude and opposite in polarity, i.e. the difference between the input signal SIN and the feedback signal SFB must be greater than an amount +H to transition to one state, say VH, and must be lower than -H to transition to the other state, say VL. In this instance the magnitude of H can be seen as a measure of the hysteresis applied by the hysteretic comparator 1002 and the hysteresis applied is symmetric. It will be understood however that the hysteresis applied could be asymmetric in some implementations.

[0048] In some embodiments the output states VH and VL may be high and low voltage levels respectively, for instance a supply voltage VDD (VH) and ground (VL), or a positive voltage V+ (VH) and a negative voltage V-(VL), possibly of equal magnitude. Thus the PWM signal SPWM transitions between two output voltage states.

[0049] The input signal SIN is thus compared to the feedback signal SFB which is derived from the output PWM signal SPWM. The feedback signal SFB corresponds to a filtered version of the PWM signal SPWM and the filter arrangement **106** provides some delay and signal averaging over time. Thus if the PWM signal SPWM transitions to the high state VH, the feedback signal SFB will, initially, be lower than the present state of the PWM signal SPWM and will begin to increase over a period of time. If the input signal SIN is itself relatively constant over that period of time the difference between the input signal SIN and the feedback signal SFB will decrease until the relevant threshold is reached and the PWM signal SPWM transitions to the other output state VL. At this point the value of the feedback signal SFB will start to decrease. The hysteretic comparator 201 will maintain the low state VL until the difference between the input signal SIN and the feedback signal SFB increases, i.e., becomes less negative/more positive, to the second threshold. [0050] Note that the arrangement illustrated in FIG. **1** assumes that the input signal SIN will vary within a range within the voltage range of the output state VH and VL and is referenced to a midpoint voltage VMID which is equal to the midpoint voltage between VH and VL. If necessary, level shifting and/or scaling could be applied to at least one of the input signal SIN or feedback signal SFB to prevent the TEM **100** from operating out of range.

[0051] Thus if the input signal SIN maintains a relatively constant level the output of the hysteretic comparator **102** will continually cycle between the first and second output states VH and VL. The time spent in each output state will depend on how long it takes for the feedback signal SFB to change by the amount defined by the hysteresis, e.g. from a value equal to SIN–H to a value SIN+H or vice versa. This will depend on the amount of hysteresis and the rate of change of the feedback signal SFB. However the rate of change of the feedback signal SFB will depend on the then-current value of the feedback signal SFB, in particular the difference between the level of the output state, i.e. VH or VL, and the value of the feedback signal SFB, which in turn depends on the level of the input signal SIN.

[0052] The duration of a pulse corresponding to the high state VH in the PWM signal SPWM (and correspondingly the duration of a pulse corresponding to the low state VL in the PWM signal SPWM) thus depends on the level of the input signal SIN. The TEM **100** encodes the input signal SIN as the duty cycle of the PWM signal SPWM, i.e. the ratio between the duration of a pulse of a first output state, say VH, to the duration of the cycle period.

[0053] FIG. 2 illustrates the principles of the PWM signal SPWM of the TEM 100 shown in FIG.

**1.** The PWM signal SPWM varies between the two output states VH and VL. The duration of a pulse of the high state VH is denoted by  $\alpha$  and the duration of a pulse of the low state VL is denoted by  $\beta$ . The cycle period T is equal to  $\alpha+\beta$ . For cycles which do not correspond to duty cycles of 100% or 0% the cycle period T can also be seen as the period between an instance of a transition from one output state to the other output state and the next instance of the same transition.

[0054] As described above the duration a of the pulse of the high state VH depends on the level of the input signal SIN, as does the duration of the pulse of the low state VL. For signals of zero magnitude (which corresponds to a signal reference voltage value equal to the midlevel voltage VMID between VH and VL) the periods of the pulses of each state, illustrated in FIGS. **2** as  $\alpha$ **0** and  $\beta$ **0**, will be equal to one another, i.e. each equal to T**0**/2 where T**0** is the cycle period at zero magnitude. If the magnitude of the input signal SIN increases the duration of the pulse of one state will increase and the duration of the pulse of the other state will decrease to first order by: [00001] = T0/2.(1-X) = T0/2.(1+X)[0055] where X is the level of the normalised input signal, i.e.

[00002]X = SIN / SMAX [0056] where SMAX is the maximum magnitude of the input signal defined as (VH-VL)/2. It will be appreciated that an increase in duration of one pulse is not equal to the decrease in duration of the other pulse and so the overall cycle period T will change: [00003]T = + = T0 / (1 - X2)

[0057] Thus any increase in the magnitude of the input signal will result in an increase in the cycle period, as illustrated by the durations  $\alpha \mathbf{1}$  and  $\beta \mathbf{1}$  and duration  $T\mathbf{1}$  for a cycle period at a non-zero input signal magnitude. Thus the cycle period  $T\mathbf{0}$  (equal to  $\alpha \mathbf{0} + \beta \mathbf{0}$ ) corresponding to an input signal of zero magnitude will be the cycle period of shortest duration. This condition is referred to as the limit cycle and the period  $T\mathbf{0}$  is the limit cycle period. This corresponds to the fastest cycle frequency  $\mathbf{1} = 1/T\mathbf{0}$  which is referred to as the limit cycle frequency.

[0058] As noted above the output is a voltage waveform that has a limit cycle period of **T0** for a zero-magnitude input signal. For the embodiment illustrated in FIG. **1** the limit cycle period is given by:

 $[00004]T0 = 2.R \cdot C \cdot \ln\{(1 + H/(2.SMAX))/(1 - H/(2.SMAX))\}\ [0059]$  where R is the resistance of impedance **108**, C is the value of capacitance **101** (and R.C is the time constant of the filter arrangement **106**) and H is indicative of the amount of hysteresis applied by the hysteretic comparator **102**.

[0060] The output PWM signal SPWM thus encodes the level of the input signal SIN as the duty cycle of one of the pulses of output state, i.e. as  $\alpha/(\alpha+\beta)$ .

[0061] FIG. **3** is a schematic diagram of another example time encoding modulator (TEM) **300** comprising an asynchronous PWM. The TEM **300** comprises an integrator **302** and a hysteresis comparator **304**. The integrator **302** comprises a gain element **306** and a feedback capacitor **308** coupled between an output of the gain element **306** and a first input (in this case an inverting input) of the gain element **306**. A second input (in this case the non-inverting input) of the gain element **306** is coupled to a first reference voltage (in this case ground). The output of the integrator **302** is provided to a first (in this case non-inverting input) of the hysteresis comparator **304**. A second (in this case inverting) input of the hysteresis comparator **304** is coupled to a second reference voltage (in this case ground). A feedback resistor **310** is provided between the output of the hysteresis comparator **304** and the first (e.g. inverting) input of the gain element **306**. An input resistance **312** is provided in series between the first input of the gain element **306** and the input of the TEM **300**. [0062] Like the TEM **100** shown in FIG. **1**, the TEM **300** receives an analog input signal SIN and generates a pulse width modulated output signal SPWM. The PWM signal SPWM transitions between first and second output states and the signal level of the input signal is encoded by the duty cycle of a first output state, i.e. the proportional of the overall cycle period that corresponds to the first output state, or equivalently the amount of time that the PWM signal SPWM spends in the

first output state compared to the second output state.

[0063] It will be appreciated that a variety of known time encodings techniques can be used to emulate the principle described above, but in general, any PWM method known in the art can be used.

[0064] Embodiments of the present disclosure utilise digital inverters to construct delays for time encoded signals. Using the combination of time encoding modulators and digital inverters for delay, filters can be designed without the need for large capacitors as is conventional in analog circuit design.

[0065] FIG. **4**A is a schematic diagram of the delay element **400** according to various embodiments of the disclosure. The delay element **400** comprises a plurality (N) inverters **4-1**, **4-2**, **4-**N connected in series, each configured to apply a delay. Preferably, the delay in at least one of the plurality of inverters **4-1**:**4-**N is controlled by varying a supply voltage provided thereto. In the example shown in FIG. **4**, a controllable reference voltage VREF is provided as the supply voltage to the second inverter **4-2** of the delay element **400** to control the delay in the delay element **400**. In other embodiments the supply voltage of two or more of the N inverters **4-1**, **4-2**, **4-**N may be varied to control the overall delay of the delay element **400**.

[0066] The delay of the delay element **400** may be made either inverting or non-inverting based on the number N of inverters provided. An even number of inverters will give a non-inverting delay, whereas an odd number of inverters will give an inverting delay.

[0067] FIG. **4**B is a schematic diagram of the delay element **450** according to various embodiments of the disclosure. The delay element **450** comprises a plurality (N) differential inverters **5-1**, **5-2**, **5-**N connected in series, each configured to apply a delay. Like the delay element **400** of FIG. **4**A, the delay element can be made inverting or non-inverting depending on the number N of inverters **5-1**, **5-2**, **5-**N provided in the string. It will be appreciated that an advantage of using differential delay is that it provides improved power supply rejection when compared with the non-differential example shown in FIG. **4**A. Inverter delays are well known in the art and so will not be described in more detail here.

[0068] The delay associated with the delay elements **400**, **450** will vary with temperature and supply voltage. To stabilise the delay of the delay elements **400**, **450**, a delayed lock loop (DLL) may be provided to generate the reference voltage VREF used to control the delay of the delay elements **400**, **450**.

[0069] FIG. **5** is a schematic diagram showing an example DLL circuit **500** for controlling the reference voltage VREF supplied to the delay element **400**. It will be appreciated that the same DLL circuit **500** could be used to control a supply voltage provided to the delay element **450** shown in FIG. **4B**. The DLL circuit comprises a phase detector (PD) **502**, a charge pump (CP) **504** and a loop filter **506**. The phase detector **502** compares an input signal Din provided to the delay element **504** with the delayed version of that signal output from the delay element **400**. The input signal Din is a clock signal of a known frequency. The phase detector **502** controls the charge pump **504** to either increase or decrease the reference voltage VREF until the phase of the input signal Din matches that of the delayed version of the input signal Din. Thus, the DLL circuit **500** is configured to control the reference voltage VREF to maintain a fixed delay  $\Delta T$  (or "lock" the delay  $\Delta T$ ) despite variations in process, voltage and temperature (PVT variations) which may affect the delay line.

[0070] The inventors have determined that many filters can be constructed using the combination of TEMs, such as those described with reference to FIGS. **1** to **4**A and **4**B, and digital delay elements, such as those described with reference to FIGS. **4**A, **4**B and **5**. An example of such filters will be described in detail with reference to FIGS. **6** to **13**. More examples of such filters are provided and described with reference to FIGS. **15** to **22**. It will be appreciated that the filters shown are just some examples of many filters and filter arrangements which can be implemented using various combinations of TEMs and delay elements. In all cases, not only can the various

TEM based filters be made smaller than their conventional analogue equivalents, but they can also be made more robust against process, voltage and temperature (PVT) variations.

[0071] FIG. **6** shows the structure of a feedback comb filter **600** comprising a delay element **602** having a delay  $\Delta T$ , a gain element **604** with gain  $\alpha$ , and an adder **606**. As is known in the art, the feedback comb filter **1200** operates by adding a delayed version of the input signal x to itself causing constructive and destructive interference which provide the regularly spaced notches in its frequency response. The transfer function of the feedback comb filter **1200** is given by:  $[00005]_{X}^{y} = \frac{e^{-T}}{e^{-T}}$ 

[0072] FIG. **7** is a graph of the frequency response of the feedback comb filter **600** shown in FIG. **6** for a gain  $\alpha$  of 0.9.

[0073] The inventors have realised that a time encoded equivalent of the feedback comb filter **600** can be built using the combination of time encoding modulators and digital delay elements comprising one or more inverters.

[0074] FIG. **8** is a schematic diagram of a feedback comb filter **800** comprising a TEM **802** and a delay element **804** arranged in a feedback path between an output and an input of the TEM **802**. The delay implemented by the delay element **804** is controlled by a supply or reference voltage VREF provided to the delay element **804**.

[0075] A first resistance **806** is provided in series with the delay element **804** in the feedback path. A second resistance **808** is provided at the input of the TEM **802**.

[0076] The TEM **802** may be a similar structure to the TEM **100** shown in FIG. **1** or may be implemented using any other PWM topology, such as those described herein. Like the conventional feedback comb filter **800**, a delayed time encoded version of the input signal x(t) is added to the input signal x(t) to form the filtered output signal y. Thus, the feedback comb filter **800** operates as an infinite impulse response (IIR) filter.

[0077] The first and second resistances **806**, **808** are provided to produce a current therethrough. Thus, the resistance values of the first and second resistances **806**, **808** control the current flowing through the TEM **802** and the feedback loop respectively. As such, the second resistance **808** is equivalent to the gain element **604** of the conventional feedback comb filter **600** shown in FIG. **6**. [0078] A variability of the feedback comb filter **800** is the delay  $\Delta T$  which in turn is controlled by the reference voltage VREF. It is desirable for the delay  $\Delta T$  to be controllable and stable. In some embodiments, the delay element **804** is thus implemented using an inverter string, such as that shown in FIG. 4A whose delay  $\Delta T$  is controlled by a reference voltage VREF. A controllable and stable reference voltage VREF may be provided by a DLL, such as the DLL **500** shown in FIG. **5**. [0079] FIG. **9** shows an example of this in which the DLL **500** shown in FIG. **5** provides the reference voltage VREF to the delay element **804**. In this example, in order for the reference voltage VREF to stabilise the delay  $\Delta T$  of the delay element **804**, it is desirable that the delay of the delay line **400** is matched as best as possible to the delay  $\Delta T$  of the delay element **804**. [0080] FIG. **10** shows another example in which the delay element **400** of the DLL **500** is shared both as a delay line in the DLL **500** and as a delay line in the delay element **804** of the comb filter **800**. As mentioned above, referring to FIG. 5, the DLL 500 is configured to maintain the delay  $\Delta T$ of the delay element **400** so that the phase of the delayed version of the input signal Din+ $\Delta$ T matches that of the input signal Din. In the embodiment shown in FIG. **10**, the DLL **500** is configured to lock to the feedback signal in the feedback loop. [0081] To implement the circuit shown in FIG. **10**, the loop bandwidth of the comb filter **800** may

need to be reduced when compared to the embodiment shown in FIG. **9**, in order to increase the likelihood of the DLL **500** locking to the feedback signal Din received at the phase detector **502**. [0082] In systems comprising multiple filters, one or more DLLs may be shared between two or more of the multiple filters. Doing so may result in reduced power consumption, increased performance, and a reduction in overall circuit area or real estate. For example, a single DLL may provide a reference voltage to two or more filters. In another example, two DLLs may provide a

reference voltage to three or more filters, and so on.

[0083] It may also be advantageous for filters to be provided with a reference voltage from a DLL in close proximity so as to reduce signal latency. Accordingly, in circuits comprising multiple filters, a plurality of DLLs may be distributed across the area of the circuit such that each filter can be serviced by a proximate DLL.

[0084] As mentioned above, any variations (e.g., process, temperature, voltage) between delay lines may cause a mismatch in delay between a DLL and a delay line in a filter implementation (such as those described herein). Accordingly, in some embodiments, it may be advantageous to rotate connections of multiple delay lines between one or more filters and one or more DLLs. It may also be advantageous to rotate connection of multiple reference voltages (generated by multiple DLLs) between one or more filters.

[0085] In some embodiments, where multiple DLLs are provided, the reference voltage generated by respective DLLs may be rotatably switched between different filters. In doing so, any variation in reference voltage of the respective DLLs may be averaged across all filters. In an example, where three DLLs generate three reference voltage, control circuitry may be configured to switch each of rotate connection of the three reference voltages to one or more delay elements of filters in a circuit.

[0086] Additionally or alternatively, the delay elements used to implement delay in DLLs, filters, or both may be rotated between DLLs and/or filters.

[0087] FIGS. 11 to 13 show an example system 1100 comprising a DLL 500A similar to the DLL 500 shown in FIG. 5 and two TEM implemented comb filters 800A, 800B, similar to the comb filter 800 shown in FIG. 8. Like the DLL 500, the DLL 500A comprises the phase detector 502, the charge pump 504 and the capacitor 506. Like the comb filter 800, the comb filters 800A, 800B respectively comprise TEMs 802A, 802B, feedback impedances 806A, 806B and input impedances 808A, 808B.

[0088] However, in contrast to the DLL **500** shown in FIG. **5** and the comb filter **800** shown in FIG. **8**, the DLL **500**A and the comb filters **800**A, **800**B collectively share three delay elements **1102**, **1104**, **1106**. The delay elements **1102**, **1104**, **1106** have an associated delay of  $\Delta T1$ ,  $\Delta T2$  and  $\Delta T3$  respectively. Ideally, the delays  $\Delta T1$ ,  $\Delta T2$ ,  $\Delta T3$  of the delay elements **1102**, **1104**, **1106** would be the same. However, in practice, the delay associated with the delay elements **1102**, **1104**, **1106** may be different due to process, temperature and voltage (PVT) differences.

[0089] To account for such variations, the three delay elements **1102**, **1104**, **1106** are rotated between the DLL **500**A such that each delay element **1102**, **1104**, **1106** spends an equal amount of time in each of the filters **800**A, **800**B and the DLL **500**A.

[0090] In a first phase,  $\phi$ **1**, shown in FIG. **11**, the first delay element **1102** provides delay  $\Delta$ T**1** in the DLL **500**A which generates a first reference voltage VREF**1** which is provided to the first and second comb filters **800**A, **800**B. The second delay element **1104** provides the delay  $\Delta$ T**2** in the first comb filter **800**A, and the third delay element **1106** provides the delay  $\Delta$ T**3** in the second comb filter **800**B.

[0091] In a second phase,  $\varphi$ 2, shown in FIG. 12, the second delay element 1104 provides delay  $\Delta$ T2 in the DLL 500A which generates a second reference voltage VREF2 which is provided to the first and second comb filters 800A, 800B. The third delay element 1106 provides the delay  $\Delta$ T3 in the first comb filter 800A, and the first delay element 1102 provides the delay  $\Delta$ T1 in the second comb filter 800B.

[0092] In a third phase,  $\phi$ 3, shown in FIG. 13, the third delay element 1106 provides delay  $\Delta$ T3 in the DLL 500A which generates a third reference voltage VREF3 which is provided to the first and second comb filters 800A, 800B. The first delay element 1102 provides the delay  $\Delta$ T1 in the first comb filter 800A, and the second delay element 1104 provides the delay  $\Delta$ T2 in the second comb filter 800B.

[0093] In some embodiments, control circuitry 1110 may be configured to switch each of the delay

elements **1102**, **1104**, **1106** between the DLL **500**A and the comb filters **800**A, **800**B. The switching may be controlled such that the first, second and third phases  $\varphi$ **1**,  $\varphi$ **2**,  $\varphi$ **3** are substantially equal in length. It may be advantageous to time the transition of the delay elements **1102**, **1104**, **1106** so as to prevent delay mismatch due to the transition. For example, the transition or rotation of the delay elements **1102**, **1104**, **1106** may be timed so as to take place just after a rising edge of the input signal Din.

[0094] By rotating the delay elements **1102**, **1104**, **1106** between the DLL **500**A and the comb filters **800**A, **800**B the slight difference in delay therebetween will be averaged out since each delay element **1102**, **1104**, **1106** spends an equal time providing delay to each of the DLL **500**A and the comb filters **800**A, **800**B.

[0095] It will be appreciated that the system **1100** shown in FIGS. **11** to **13** provides just one example of delay rotation in accordance with embodiments of the present disclosure. The concept may be applied to any combination of DLL(s), filter(s), and shared delay elements. As mentioned previously, whilst the embodiments described above are described with respect to comb filters, the present disclosure is not limited to such filter and the inventive concepts described may be applied to any type of filter implemented using one or more TEMs and one or more delay elements. Some non-limiting examples of such filters are described later in the present application.

[0096] The delay elements described above, such as the delay element **400** shown in FIG. **4**A are analogue implementations in which a reference or bias voltage VREF is modulated to modulate the delay associated with each inverter in the delay line. Embodiments of the present disclosure are not, however, limited to analogue delay implementations. In any of the embodiments described, the analogue delay may be replaced with a digital version.

[0097] FIG. **14** shows an example digital delay element **1400** comprising a string of N inverters **14-1:14-**N coupled in series. The inverters are supplied with a fixed supply voltage VDD. The first inverter **14-1** receives an input signal IN to be delayed. An output of each of the inverters **14-1:14-**N is provided to a multiplexer **1402** (or other selector). Based on a delay select signal DS the multiplexer **1402** is configured to select one of the outputs from the inverters **14-1:14-**N as an output signal OUT. As such, the delay of the delay element **1400** is varied by selecting how many of the N inverters **14-1:14-**N are used to delay the input signal IN.

[0098] As mentioned previously, the present disclosure is not limited to comb filters and the inventive concepts described may be applied to any type of filter implemented using one or more TEMs and one or more delay elements. Some non-limiting examples of such filters will now be described with reference to FIGS. **15** to **18**.

[0099] FIGS. **15** and **16** respectively illustrate a second order feedback IIR filter **1500** and an equivalent TEM implementation **1600** of the second order feedback IIR filter **1500**. The second order feedback IIR filter **1500** is known in the art and provided for context, so will not be described in detail here.

[0100] The TEM second order feedback filter **1600** comprises a TEM **1602**, a first delay element **1604** arranged in a first feedback path between an input and an output of the TEM **1602**. A first resistance **1606** is provided in series with the first delay element **1604** in the feedback path. A second resistance **1608** is provided at the input of the TEM **802**. A second delay element **1610** is provided in a second feedback path between the output of the first delay element **1604** and the input of the TEM **1602**. A third resistance **1612** is provided in series with the second delay element **1610** in the second feedback path.

[0101] FIGS. **17** and **18** respectively illustrate a feedforward FIR filter **1700** and a TEM feedforward FIR filter **1800** which is the TEM equivalent to the feed feedforward FIR filter **1700** of FIG. **17**. The feedforward FIR filter **1700** is known in the art and provided for context, so will not be described in detail here. As is known in the art, a delayed version of the input signal x is added to the input signal to produce the output of the filter **1700**.

[0102] The TEM feedforward FIR filter 1800 comprises a first TEM 1802 a first resistance 1804, a

second resistance **1808** and a delay element **1810**. An input signal is provided to the first TEM **1802** which outputs a time encoded input signal xTE via the first resistance **1804** to the output of the filter **1800**. A feedforward path is provided between the output of the first TEM **1802** and the output of the filter **1800** and comprises the delay element **1810** followed by the second resistance **1808**. As such, a delayed version of the time encoded input signal xTE is added to the time encoded input signal XTE to produce the output to the filter **1800**, which may then be time encoded by a second TEM **1806**.

[0103] FIGS. **19** and **20** respectively illustrate a second order feedforward FIR filter **1900** and a TEM second order feedforward FIR filter **2000** which is the TEM equivalent to the feed feedforward FIR filter **1900** of FIG. **19**. The second order feedforward FIR filter **1900** is known in the art and provided for context, so will not be described in detail here.

[0104] The TEM feedforward FIR filter **1800** comprises a first TEM **2002** a first resistance **2004**, a second resistance **2006** and a first delay element **2008**, a third resistance **2010** and a second delay element **2012**. An input signal is provided to the first TEM **2002** which outputs a time encoded input signal xTE via the first resistance **2004** to the output of the filter **2000**. A first feedforward path is provided between the output of the first TEM **2002** and the output of the filter **2000** and comprises the first delay element **2008** followed by the second resistance **2008**. As such, a delayed version of the time encoded input signal xTE is added to the time encoded input signal xTE. A second feedforward path is provided between the output of the first delay element **2008** and the output of the filter **2000** and comprises the second delay element **2012** and the third resistance **2010**. The first and second order delays  $\Delta T1$ ,  $\Delta T2$  are applied to the time encoded input signal xTE which are then combined with the input signal xTE to produce the output y(t) to the filter **1800**, which may then be time encoded by a further TEM (not shown).

[0105] FIGS. **21** and **22** respectively illustrate a biquadratic filter **2100** and a TEM biquad filter **2200** which is the TEM equivalent to the biquadratic filter **2100** of FIG. **21**. The biquad filter **2100** is a second order recursive linear filter whose transfer function is the ratio of two quadratic functions. The implementation shown in FIG. **21** is known in the art as the direct form **2**. However, it will be appreciated that other forms of the biquad filter (such as direct form **1**) could equally be implemented using TEMs and delay elements. The function of the biquadratic filter **2100** is known in the art, so will not be described in detail here.

[0106] The TEM biquad filter 2200 comprises a first TEM 2202, a first delay element 2204, a second delay element 2206, a first resistance 2208, a second resistance 2210, a third resistance 2212, a fourth resistance 2214 and a fifth resistance 2216. An input signal x(t) is provided to the first TEM 2202 which outputs a time encoded input signal xTE. The output of the first TEM 2202 is provided to the first resistance 2208 which is coupled to the output of the filter 2200. A first order feedback path comprises the first delay element 2204 and the second resistance 2210 and adds a delayed version of the time encoded input signal xTE to the time encoded signal xTE at the output of the first TEM 2202. A second order feedback path comprises the first delay element 2204, the second delay element 2206 and the third resistance 2212 and adds a second order delay at the output of the first TEM 2202. A first order feedforward path comprising the first delay element 2204 and the fourth resistance 2206 is provided between the input of the first resistance 2208 and the output of the filter 2200. A second order feedforward path comprising the first delay element 2204, the second delay element 2206 and the fifth resistance 2216 is provided between the input of the first resistance 2208 and the output of the filter 2200. The output of the filter may then be time encoded by a further TEM 2218.

[0107] Thus, the TEM biquadratic filter **2200** shown in FIG. **22** implements the same normalised transfer function as the filter **2100** shown in FIG. **21**.

[0108] The skilled person will recognise that some aspects of the above-described apparatus and methods may be embodied as processor control code, for example on a non-volatile carrier medium such as a disk, CD- or DVD-ROM, programmed memory such as read only memory (Firmware),

or on a data carrier such as an optical or electrical signal carrier. For many applications embodiments of the invention will be implemented on a DSP (Digital Signal Processor), ASIC (Application Specific Integrated Circuit) or FPGA (Field Programmable Gate Array). Thus the code may comprise conventional program code or microcode or, for example code for setting up or controlling an ASIC or FPGA. The code may also comprise code for dynamically configuring reconfigurable apparatus such as re-programmable logic gate arrays. Similarly the code may comprise code for a hardware description language such as Verilog™ or VHDL (Very high-speed integrated circuit Hardware Description Language). As the skilled person will appreciate, the code may be distributed between a plurality of coupled components in communication with one another. Where appropriate, the embodiments may also be implemented using code running on a field-(re) programmable analog array or similar device in order to configure analog hardware. [0109] Note that as used herein the term module shall be used to refer to a functional unit or block which may be implemented at least partly by dedicated hardware components such as custom defined circuitry and/or at least partly be implemented by one or more software processors or appropriate code running on a suitable general purpose processor or the like. A module may itself comprise other modules or functional units. A module may be provided by multiple components or sub-modules which need not be co-located and could be provided on different integrated circuits and/or running on different processors.

[0110] Embodiments may be implemented in a host device, especially a portable and/or battery powered host device such as a mobile computing device for example a laptop or tablet computer, a games console, a remote control device, a home automation controller or a domestic appliance including a domestic temperature or lighting control system, a toy, a machine such as a robot, an audio player, a video player, or a mobile telephone for example a smartphone.

[0111] It should be noted that the above-mentioned embodiments illustrate rather than limit the invention, and that those skilled in the art will be able to design many alternative embodiments without departing from the scope of the appended claims. The word "comprising" does not exclude the presence of elements or steps other than those listed in a claim, "a" or "an" does not exclude a plurality, and a single feature or other unit may fulfil the functions of several units recited in the claims. Any reference numerals or labels in the claims shall not be construed so as to limit their scope.

[0112] As used herein, when two or more elements are referred to as "coupled" to one another, such term indicates that such two or more elements are in electronic communication or mechanical communication, as applicable, whether connected indirectly or directly, with or without intervening elements.

[0113] This disclosure encompasses all changes, substitutions, variations, alterations, and modifications to the example embodiments herein that a person having ordinary skill in the art would comprehend. Similarly, where appropriate, the appended claims encompass all changes, substitutions, variations, alterations, and modifications to the example embodiments herein that a person having ordinary skill in the art would comprehend. Moreover, reference in the appended claims to an apparatus or system or a component of an apparatus or system being adapted to, arranged to, capable of, configured to, enabled to, operable to, or operative to perform a particular function encompasses that apparatus, system, or component, whether or not it or that particular function is activated, turned on, or unlocked, as long as that apparatus, system, or component is so adapted, arranged, capable, configured, enabled, operable, or operative. Accordingly, modifications, additions, or omissions may be made to the systems, apparatuses, and methods described herein without departing from the scope of the disclosure. For example, the components of the systems and apparatuses may be integrated or separated. Moreover, the operations of the systems and apparatuses disclosed herein may be performed by more, fewer, or other components and the methods described may include more, fewer, or other steps. Additionally, steps may be performed in any suitable order. As used in this document, "each" refers to each member of a set or each member of a subset of a set.

[0114] Although exemplary embodiments are illustrated in the figures and described below, the principles of the present disclosure may be implemented using any number of techniques, whether currently known or not. The present disclosure should in no way be limited to the exemplary implementations and techniques illustrated in the drawings and described above.

[0115] Unless otherwise specifically noted, articles depicted in the drawings are not necessarily drawn to scale.

[0116] All examples and conditional language recited herein are intended for pedagogical objects to aid the reader in understanding the disclosure and the concepts contributed by the inventor to furthering the art, and are construed as being without limitation to such specifically recited examples and conditions. Although embodiments of the present disclosure have been described in detail, it should be understood that various changes, substitutions, and alterations could be made hereto without departing from the spirit and scope of the disclosure.

[0117] Although specific advantages have been enumerated above, various embodiments may include some, none, or all of the enumerated advantages. Additionally, other technical advantages may become readily apparent to one of ordinary skill in the art after review of the foregoing figures and description.

[0118] To aid the Patent Office and any readers of any patent issued on this application in interpreting the claims appended hereto, applicants wish to note that they do not intend any of the appended claims or claim elements to invoke 35 U.S.C. § 112(f) unless the words "means for" or "step for" are explicitly used in the particular claim.

### **Claims**

- 1. An analog filter, comprising: a first time-encoding machine (TEM); and a first delay element.
- **2**. The analog filter of claim 1, wherein the first TEM is configured to receive an input signal and generate a time encoded signal.
- **3.** The analog filter of claim 1, wherein the first delay element comprises one or more first inverters connected in series.
- **4.** The analog filter of claim 3, wherein the first delay element is configured to receive a supply voltage to control the delay of the one or more first inverters.
- **5.** The analog filter of claim 3, further comprising one or more delay-locked loops (DLL) configured to generate a supply voltage for the one or more first inverters of the first delay element.
- **6**. The analog filter of claim 4, wherein the one or more DLLs comprise a plurality of DLLs each configured to generate a respective reference voltage, the analog filter comprising control circuitry configured to cycle between each of the respective reference voltages to be provided as the supply voltage for the one or more first inverters of the first delay element.
- **7**. The analog filter of claim 4, wherein the one or more DLLs each comprise a delay line.
- **8**. The analog filter of claim 6, wherein each delay line comprises one or more second inverters connected in series.
- **9**. The analog filter of claim 6, wherein the delay line comprises the one or more first inverters of the first delay element.
- **10**. The analog filter of claim 6, wherein the delay line is switchable between comprising one or more second inverters connected in series and comprising the one or more first inverters of the first delay element.
- **11.** The analog filter of claim 9, further comprising control circuitry configured to periodically switch the delay line between comprising the one or more second inverters and comprising the one or more first inverters of the first delay element.
- **12**. The analog filter of claim 9, wherein the first delay element is switchable between comprising one or more second inverters connected in series and comprising the one or more first inverters of

the first delay element.

- . The analog filter of claim 6, wherein the delay line is a digital delay line comprising a plurality of second inverters, wherein the DLL comprises: DLL control circuitry configured to control the number of the second inverters provided in the delay line.
- **14.** The analog filter of claim 3, wherein the delay element is a digital delay element.
- . The analog filter of claim 1, wherein the analog filter comprises a feedback filter having a first feedback loop, wherein the delay element is provided in the first feedback loop.
- . The analog filter of claim 15, wherein the analog filter is a feedback comb filter.
- . The analog filter of claim 15, wherein the analog filter further comprises a first resistance provided in the first feedback loop.
- . The analog filter of claim 1, wherein the analog filter comprises a feedforward filter having a feedforward loop, wherein the delay element is provided in the feedforward loop.
- . The analog filter of claim 18, wherein the feedforward filter is a finite impulse response (FIR) filter.
- **20**. The analog filter of claim 1, wherein the analog filter comprises a biquadratic filter having a first feedback look comprising the first delay element, a second feedback loop comprising the first delay element and a second delay element, a first feedforward loop comprising the first delay element, a second feedforward loop comprising the second delay element and a third delay element.
- . An electronic device comprising the analog filter according to claim 1.
- . The electronic device of claim 21, wherein the device comprises one of a mobile computing device, a laptop computer, a tablet computer, a games console, a remote-control device, a home automation controller or a domestic appliance, a toy, a robot, an audio player, a video player, or a mobile telephone, and a smartphone.