

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2025/0266334 A1 Yuferev

### Aug. 21, 2025 (43) Pub. Date:

### (54) VERTICAL GAN DEVICE

(71) Applicant: Infineon Technologies Austria AG, Villach (AT)

(72) Inventor: Sergey Yuferev, Villach (AT)

Appl. No.: 19/051,257 (21)

(22) Filed: Feb. 12, 2025

### (30)Foreign Application Priority Data

Feb. 21, 2024 (EP) ...... 24158949

### **Publication Classification**

(51) Int. Cl.

H01L 23/495 (2006.01)H01L 23/31 (2006.01)H01L 23/498 (2006.01) (52) U.S. Cl.

CPC .... H01L 23/49562 (2013.01); H01L 23/3114 (2013.01); H01L 23/4951 (2013.01); H01L 23/49568 (2013.01); H01L 23/49861 (2013.01)

#### (57)ABSTRACT

A chip package includes a GaN chip having a first side and a second side opposite the first side, the first side having chip pads. The chip package further includes a leadframe having a first main side and a second main side opposite the first main side. The first main side of the leadframe faces the first side of the GaN chip and is attached to the chip pads. The leadframe is configured to be attached to an application board in an inclined, e.g., vertical orientation relative to the application board.









Fig. 2



Fig. 3A



Fig. 3B



Fig. 4A



Fig. 4B



Fig. 5A



Fig. 5B



Fig. 5C



Fig. 5D





Fig. 6B



Fig. 6C



Fig. 6D











180\_3

180\_3

Fig. 8C



















Fig. 12C

### VERTICAL GAN DEVICE

### TECHNICAL FIELD

[0001] This disclosure relates generally to the technique of semiconductor packaging, and in particular to a GaN chip leadframe package.

### BACKGROUND

[0002] Packaging techniques can have a high impact on device performance. Packaging concepts may aim to provide a high routing capability, a high variability of footprint design, a good board level reliability (e.g., high thermal cycling on board (TCoB) performance) and good thermal dissipation into the board as well as low assembly cost. Moreover, in particular for power applications, the packaging concept should provide for miniaturization (reduction of the footprint area), electrical efficiency and low  $R_{DS(on)}$  (reduction of conduction losses and other losses), thermal efficiency, reduction of package parasitics, electromagnetic interference (EMI) safety (i.e., low radiated emissions), for example.

[0003] Chips based on GaN and silicon have principal differences. Special package concepts are needed for GaN chips, e.g. GaN transistor chips. Some package concepts rely on laminate-based package solutions. By doing so, the footprint design of the device is no longer limited by the pad layout of the chip. However, the usage of laminate in packaging leads to higher package cost and limitations in terms of solder materials which can be used. Further, due to the relatively low metal thickness of the redistribution layer in the laminate, low package resistances are difficult to obtain. Therefore, GaN chip packaging concepts employing leadframe (LF) technology have been proposed to overcome some of the above drawbacks.

## SUMMARY

[0004] According to an aspect of the disclosure, a chip package includes a GaN chip having a first side and a second side opposite the first side. The first side comprises chip pads. The chip package further includes a leadframe having a first main side and a second main side opposite the first main side. The first main side of the leadframe faces the first side of the GaN chip and is attached to the chip pads. The leadframe is configured to be attached to an application board in an inclined, e.g., vertical orientation relative to the application board.

### BRIEF DESCRIPTION OF THE DRAWINGS

[0005] In the drawings, like reference numerals designate corresponding similar parts. The features of the various illustrated embodiments can be combined unless they exclude each other and/or can be selectively omitted if not described to be necessarily required. Embodiments are depicted in the drawings and are exemplarily detailed in the description which follows.

[0006] FIG. 1A is a perspective bottom view of an example of a GaN chip package without mold compound. [0007] FIG. 1B is a perspective top view of the GaN chip package of FIG. 1A with mold compound.

[0008] FIG. 2 is a bottom view (footprint) of a GaN chip package similar to the GaN chip package of FIGS. 1A and 1B if designed as a horizontal package.

[0009] FIG. 3A is a side perspective view illustrating the GaN chip package of FIGS. 1A and 1B without mold compound designed as a vertical package (i.e., the leadframe is configured to be attached to an application board in vertical orientation relative to the application board).

[0010] FIG. 3B is a side view illustrating the GaN chip package of FIG. 3A attached to an application board in vertical orientation relative to the application board.

[0011] FIG. 4A illustrates current flow in a GaN chip package if designed as a horizontal package (compare FIGS. 1B and 2).

[0012] FIG. 4B illustrates current flow in a GaN chip package configured as a vertical package in accordance with the disclosure.

[0013] FIG. 5A is a side perspective view of a first example of a GaN chip package.

[0014] FIG. 5B is a plan view from direction V1 (see FIG. 5A) on the first example of a GaN chip package in transparent contour illustration.

[0015] FIG. 5C is a side view from direction V2 (see FIG. 5A) on the first example of a GaN chip package.

[0016] FIG. 5D is a bottom view (footprint) from direction V3 (see FIG. 5A) on the first example of a GaN chip package.

[0017] FIG. 6A is a side perspective view of a second example of a GaN chip package.

[0018] FIG. 6B is a plan view from direction V1 (see FIG. 6A) on the second example of a GaN chip package in transparent contour illustration.

[0019] FIG. 6C is a side view from direction V2 (see FIG. 6A) on the second example of a GaN chip package.

[0020] FIG. 6D is a bottom view (footprint) from direction V3 (see FIG. 6A) on the second example of a GaN chip package.

[0021] FIG. 7A is a side perspective view of a third example of a GaN chip package.

[0022] FIG. 7B is a plan view from direction V1 (see FIG. 7A) on the third example of a GaN chip package in transparent contour illustration.

[0023] FIG. 7C is a side view from direction V2 (see FIG. 7A) on the third example of a GaN chip package.

[0024] FIG. 7D is a bottom view (footprint) from direction V3 (see FIG. 7A) on the third example of a GaN chip package.

[0025] FIG. 8A is a side perspective view of a fourth example of a GaN chip package.

[0026] FIG. 8B is a plan view from direction V1 (see FIG. 8A) on the fourth example of a GaN chip package in transparent contour illustration.

[0027] FIG. 8C is a side view from direction V2 (see FIG. 8A) on the fourth example of a GaN chip package.

[0028] FIG. 8D is a bottom view (footprint) from direction V3 (see FIG. 8A) on the fourth example of a GaN chip package.

[0029] FIG. 9A is a perspective top view illustrating a GaN chip package having a top heat sink.

[0030] FIG. 9B is a side view from direction V (see FIG. 9A) on the GaN chip package having a top heat sink.

[0031] FIG. 10 schematically illustrates combining two leadframes to form a dual-side GaN chip package.

[0032] FIG. 11A is a side perspective view of a fifth example of a GaN chip package.

[0033] FIG. 11B is a plan view from direction V (see FIG. 11A) on the fifth example of a GaN chip package in transparent contour illustration.

[0034] FIG. 12A is a side perspective view of a sixth example of a GaN chip package.

[0035] FIG. 12B is a plan view from direction V (see FIG. 12A) on the sixth example of a GaN chip package in transparent contour illustration.

[0036] FIG. 12C illustrates current flow in the sixth example of a GaN chip package.

### DETAILED DESCRIPTION

[0037] As used in this specification, the terms "electrically connected" or "electrically coupled" or similar terms are not meant to mean that the elements are directly contacted together; intervening elements may be provided between the "electrically connected" or "electrically coupled" elements, respectively. However, in accordance with the disclosure, the above-mentioned and similar terms may, optionally, also have the specific meaning that the elements are directly contacted together, i.e. that no intervening elements are provided between the "electrically connected" or "electrically coupled" elements, respectively.

[0038] Further, the words "over" or "beneath" or similar terms with regard to a part, element or material layer formed or located or arranged "over" or "beneath" a surface may be used herein to mean that the part, element or material layer be located (e.g. placed, formed, arranged, deposited, etc.) "directly on" or "directly under", e.g. in direct contact with, the implied surface. The word "over" or "beneath" or similar terms used with regard to a part, element or material layer formed or located or arranged "over" or "beneath" a surface may, however, either be used herein to mean that the part, element or material layer be located (e.g. placed, formed, arranged, deposited, etc.) "indirectly on" or "indirectly under" the implied surface, with one or more additional parts, elements or layers being arranged between the implied surface and the part, element or material layer.

[0039] Referring to FIGS. 1A and 1B, a GaN chip package 100 includes a GaN chip 120. The GaN chip 120 has a first side 120A and a second side 120B opposite the first side 120A. Chip pads 122 are disposed at the first side 120A of the GaN chip 120. As known in the art, the chip pas 122 of the GaN chip 120 may be arranged in a comb-like design with interdigitated drain and source pads.

[0040] The GaN chip package 100 further includes a leadframe 140. The leadframe 140 has a first main side 140A and a second main side 140B opposite the first main side 140A. The first main side 140A of the leadframe 140 faces the first side 120A of the GaN chip 120 and is attached to the chip pads 122.

[0041] The leadframe 140 is configured to be attached to an application board in an inclined, e.g., vertical orientation relative to the application board. To that end, the leadframe 140 may include a terminal portion TP which is exposed and/or may protrude at one lateral side of the GaN chip package over the outline of the chip package given, e.g., by a mold compound 160 of the chip package 100. In FIG. 1B the mold compound 160 is shown transparent for illustrative purposes. Further, only the active area AA of the GaN chip 120 is shown.

[0042] The leadframe 140 may include a plurality of segments. For example, the leadframe 140 may include at least one source(S) segment 140\_1 and/or at least one drain

(D) segment 140\_2 and/or at least one gate (G) segment 140\_3. In this case, at least one source terminal 180\_1 of the chip package 100 may be formed by an end portion of the source segment(s) 140\_1. At least one drain terminal 180\_2 of the GaN chip package 100 may be formed by an end portion of the drain segment(s) 140\_2. Further, at least one gate terminal 180\_3 of the GaN chip package 100 may be formed by an end portion of the gate segment(s) 140\_3.

[0043] For example, the source segment 140\_1 is an elongated segment having laterally protruding source arms 140\_1a. Similarly, the drain segment 140\_2 may, e.g., be an elongated segment having laterally protruding drain arms 140\_2a. The source arms 140\_1a and the drain arms 140\_2a may be interdigitated to align with the comb-like pattern of interdigitated drain and source pads on the GaN chip 120.

[0044] In the example shown, two source segments 140\_1, one drain segment 140\_2 and one gate segment 140\_3 are provided. The drain segment 140\_2 may, e.g., be disposed between a first source segment 140\_1 (at the right side of FIG. 1A) and a second source segment 140\_1 (at the left side of FIG. 1A). However, as will be described further below in more detail, a plurality of each type of segments 140\_1, 140\_2, 140\_3 may, e.g., be provided.

[0045] The source segment(s) 140\_1, the drain segment(s) 140\_2 and the gate segment(s) 140\_3 are electrically disconnected with each other, i.e. are separate parts. If a plurality of segments of any of the above mentioned types (source segments 140\_1, drain segments 140\_2, gate segments 140\_3) is provided, the segments of the same type may, e.g., be separate parts or integral parts. If they are separate parts, they may be electrically connected with each other through the GaN chip 120 (as illustrated in FIGS. 1A and 1B) or by a bridge segment (as will be described in conjunction with FIG. 4B, for example). If they are integral parts, they are electrically connected with each other by the leadframe 140.

[0046] The end portions of the source segment(s) 140\_1, the drain segment(s) 140\_2 and the gate segment(s) 140\_3 are part of the terminal portion TP of the leadframe 140. These end portions may form the source(S) terminal 180\_1, the drain (D) terminal 180\_2 and the gate (G) terminal 180\_3, respectively.

[0047] If a plurality of source segments 140\_1 and/or drain segments 140\_2 and/or gate segments 140\_3 are provided, it is possible that only one end portion of one of each of these segments may form the source terminal 180\_1, the drain terminal 180\_2 or the gate terminal 180\_3, respectively. Alternatively, as will be described in more detail further below, it is also possible that a plurality of end portions of each type of these segments may form source terminals 180\_1, drain terminals 180\_2 or gate terminals 180\_3, respectively.

[0048] FIG. 2 illustrates a bottom view showing the footprint of a GaN chip package which is similar to the GaN chip package of FIGS. 1A and 1B if designed as a horizontal package. The footprint 200 is defined by the second main side 140B of the source, drain and gate segments 140\_1, 140\_2 and 140\_3, respectively, of the leadframe 140. Apparently, if designed as a horizontal package, the leadframe 140 does not include a terminal portion TP at one lateral side of the GaN chip package 100.

[0049] For a horizontal package with a given GaN chip size, the footprint area A given by an outline OL surrounding the terminals of the GaN chip package 100 may be 3 mm×3 mm=9 mm², for example.

[0050] FIGS. 3A and 3B illustrate the GaN chip package 100 oriented inclined (here and hereinafter always shown as perpendicular without loss of generality) to a plane P of the footprint area of the (vertical) GaN chip package 100. The footprint area of the GaN chip package 100 is formed by the source terminal 180\_1, the drain terminal 180\_2 and the gate terminal 180\_3.

[0051] The footprint area may, e.g., be formed by the end faces of the source, drain and gate segments 140\_1, 140\_2, 140\_3, respectively. The end faces of the source, drain and gate segments 140\_1, 140\_2, 140\_3 are side faces of the leadframe 140 which are extending between the first main side 140A and the second main side 140B of the leadframe 140, respectively.

[0052] FIG. 3B illustrates a system 300 including the GaN chip package 100 attached to an application board 340 in an inclined, in particular vertical orientation relative to the application board 340. It is apparent that the footprint area of the GaN chip package 100 is substantially smaller than the area of the package footprint 200 shown in FIG. 2 (which is the footprint configuration of the corresponding horizontal GaN chip package). Further, FIGS. 3A and 3B illustrate that the footprint plane P is inclined, in particular perpendicular to a plane given by the first main side 140A or the second main side 140B of the leadframe 140 (compare FIG. 1A). [0053] FIGS. 4A and 4B illustrate that the load current flow is different in horizontal GaN chip packages (FIG. 4A, compare also FIG. 2) and vertical GaN chip packages 100, as shown in FIGS. 3A, 3B. The arrows illustrate the direction of load current flow. Thick arrows indicate load current

flow through the leadframe 140, while thin arrows indicate

load current flow through the GaN chip 120.

[0054] As apparent from a comparison of FIG. 4A and FIG. 4B, the "new" direction of current flow in vertical GaN chip package 100 makes the current path longer and, consequently, leads to an increase of the package resistance. To minimize this effect, the leadframe parts (source segments 140\_1, drain segments 140\_2, optionally gate segment 140\_ 3) may be thicker than for the corresponding horizontal package (FIG. 4A) to increase the current flow cross-section area. On the other hand, the leadframe 140 of the (vertical) GaN chip package 100 may have a simpler construction since half-etched leadframe surfaces (which are required for the horizontal package of FIG. 4A) are not needed anymore. [0055] Still referring to FIG. 4B, a source bridge segment 440 may connect the first source segment 140\_1 (at the right side of FIG. 4B) and the second source segment 140\_1 (at the left side of FIG. 4B). The source bridge segment 440 may, e.g., be an integral part of the leadframe 140 or may be a separate part which is mounted to the source segments 140\_1 of the leadframe 140. The source bridge segment 440 lowers the resistance of the GaN chip package 100, since at least a part of the load current may flow through the source bridge segment 440 (see thick arrows). However, it is also possible to omit the source bridge segment 440 and to rely on the current transport through the GaN chip 120.

[0056] If present, the source bridge segment 440 may be arranged at ends of the first source segment 140\_1 (at the right side) and the second source segment 140\_1 (at the left side) opposite the ends of the first source segment 140\_1 and

the second source segment 140\_1 of which at least one end forms the source terminal 180\_1 of the GaN chip package 100. In other words, the source bridge segment 440 may be arranged at a side of the GaN chip package 100 opposite the side at which the terminal portion TP is provided.

[0057] In the examples shown, the GaN chip package 100 includes two source segments 140\_1 and one drain segment 140\_2. However, it is just as possible that source and drain segments are interchanged, i.e. that the GaN chip package 100 includes a source segment 140\_1 which is disposed between a first drain segment 140\_2 and a second drain segment 140\_2. In this case, a drain bridge segment (corresponding to the source bridge segment 440) may connect the first drain segment 140\_2 and the second drain segment 140\_2. Further, in this case the drain bridge segment may be arranged at ends of the first drain segment 140\_2 and the second drain segment 140\_2 and the second drain segment 140\_2 opposite the ends of the first drain segment of which at least one end forms a drain terminal 180\_2 of the chip package 100.

[0058] More generally, for all examples disclosed herein, an "inverse" configuration is disclosed in which the source parts (e.g. segments, terminals, bridges, etc.) and the drain parts (e.g., segments, terminals, bridges, etc.) of the lead-frame 140 are interchanged.

[0059] For example, the GaN chip package 100 may have a footprint area of a size A equal to or less than  $7~\text{mm}^2$ ,  $6~\text{mm}^2$ ,  $5~\text{mm}^2$ , or  $4~\text{mm}^2$ .

[0060] For example, the GaN chip package 100 may have a product  $R_{on} \times A$  equal to or less than 20  $\Omega$ mm², 15  $\Omega$ mm², 12  $\Omega$ mm², or 10  $\Omega$ mm², wherein  $R_{on}$  is the chip package On-resistance.

[0061] FIGS. 5A-12C show various examples of GaN chip packages 100 in accordance with the disclosure. All features described above with reference to GaN chip package 100 are also applicable to each of the examples described below.

[0062] FIGS. 5A-5D illustrate a first example of a GaN chip package 100. The GaN chip package 100 contains e.g. one GaN chip 120 (or, in general, a plurality of GaN chips 120 disposed at one main side referred to as the first main side 140A of the leadframe 140).

[0063] Here, the source bridge segment 440 is integral with the source segments 140\_1, i.e. the segments 140\_1 and the source bridge segment 440 are made of a single lead-frame part (of, e.g., flipped U-shape). The gate segment 140\_3 is arranged between the left source segment 140\_1 and the drain segment 140\_2. As shown in the footprint configuration 500 of FIG. 5D, an order of the source, drain and gate terminals 180\_1, 180\_2, 180\_3 is S-D-G-S. The footprint area A, defined by the outline OL, may, e.g., be A=3 mm×1 mm=3 mm². That is, compared with the footprint configuration 200 of FIG. 2, the footprint area A is reduced by a factor of 3 for a corresponding chip size.

[0064] Referring to FIGS. 6A-6D a second example of a GaN chip package 100 may contain at least two GaN chips 120 arranged at opposite sides of the leadframe 140.

[0065] Optionally, this dual-side chip package 100 may be made by combining two single-side chip packages. For example, the GaN chip package 100 may include a further GaN chip 120 having a first side and a second side opposite the first side, wherein the first side comprises chip pads 122. The dual-side GaN chip package 100 may include a further leadframe 140. The further leadframe 140 has a first main side 140A and a second main side 140B opposite the first

main side 140A. The first main side 140A of the further leadframe 140 faces the first side 120A of the further GaN chip 120 and is attached to the chip pads 122 of the further GaN chip 120. The dual-side GaN chip package 100 may then be assembled by attaching the second main side 140B of the further leadframe 140 to the second main side 140B of the leadframe 140.

[0066] For example, a bond material 610 may be used to connect the leadframe 140 and the further leadframe 140. The bond material 610 may, e.g., be an electrically conductive material such as, e.g., solder, conductive adhesive, metal paste, or diffusion solder material. In other examples, the bond material 610 may be an electrically insulating material such as, e.g., a glue material.

[0067] The dual-side GaN chip package 100 of FIGS. 6A-D6 may, e.g., include GaN chips 120 of smaller size (e.g. about half the size) of the GaN chip 120 used in the single-side GaN chip package 100 of FIGS. 5A-5D for reaching about the same  $R_{an}$ .

[0068] FIG. 6D illustrates the footprint configuration 600 of the dual-side GaN chip package 100. For example, the order of the terminals 180\_1, 180\_2, 180\_3 may, e.g., be S-G-D. Again, the terminals 180\_1, 180\_2, 180\_3 may be arranged in a linear array.

[0069] The footprint area A, as defined by the outline OL of the dual-side GaN chip package 100, may be similar as the footprint area A of the single-side GaN chip package 100 (FIGS. 5A-5D). More specifically, the footprint area A may, e.g., be 2 mm×1.5 mm=3 mm<sup>2</sup>.

[0070] FIGS. 7A-7D show a third example of a GaN chip package 100. The GaN chip package 100 is a dual-side GaN chip package similar to the second example (FIGS. 6A-6D).

[0071] This dual-side GaN chip package 100 has two source terminals  $180\_1$  that shorten the current path in the package 100. The footprint configuration 700 may have an order S-D-G-S. The footprint area A may, e.g., be A=3 mm×1.5 mm<5 mm<sup>2</sup>. Again, by virtue of the dual-side package configuration, the GaN chips 120 may have about half the size than in a single-side GaN chip package 100 (compare, e.g., the first example shown in FIGS. 5A-5D) of the same  $R_{on}$ .

[0072] A fourth example of a GaN chip package 100 is shown in FIGS. 8A-8D. The GaN chip package 100 may, e.g., also be designed as a dual-side chip-package. In the fourth example the GaN chip package 100 has a "classical" footprint configuration 800 in the order of S-D-G. However, as compared to the GaN chip package 100 of the third example (FIGS. 7A-7D), a longer source current path increases the package resistance.

[0073] The footprint configuration 800 may define a footprint area A=3 mm×1.5 mm<sup>2</sup>. That is, the footprint area may be similar than in the third example of a GaN chip package 100.

[0074] Table 1 summarizes simulation results for the GaN chip packages 100 of the first to fourth example and compares these results with the specifications of a horizontal package (FIGS. 1B, 2) of corresponding chip size.

TABLE 1

| (Simulation Results)  |                               |                                      |                                                                                                                                  |                         |
|-----------------------|-------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| Package<br>Example    | $R_{on}$ (device) $[m\Omega]$ | A (footprint)<br>[ mm <sup>2</sup> ] | $\begin{array}{c} \mathbf{R}_{on}\!\times\!\mathbf{A}\\ [\mathbf{m}\boldsymbol{\Omega}\times\mathbf{m}\mathbf{m}^2] \end{array}$ | Footprint configuration |
| Horizontal<br>package | 3.05                          | 9                                    | 27.5                                                                                                                             | $S-D-rac{G}{S}$        |
| First (single chip)   | 3.39                          | 3                                    | 10.5                                                                                                                             | S-D-G-S                 |
| Second (dual chip)    | 2.93                          | 3                                    | 8.8                                                                                                                              | S-G-D                   |
| Third (dual<br>chip)  | 1.94                          | 4.5                                  | 8.7                                                                                                                              | S-D-G-S                 |
| Fourth (dual chip)    | 2.07                          | 4.5                                  | 9.3                                                                                                                              | S-D-G                   |

[0075] Table 1 reveals that the vertical GaN chip packages reveal superior values of  $R_{on} \times A$  and more versatile footprint configurations.  $R_{on}$  is the On-resistance of the device, i.e. the resistance of the respective GaN chip package 100.

[0076] In all examples disclosed herein, the GaN transistor chip(s) 120 may be, e.g., capable of switching high currents and/or medium voltages or high voltages (e.g., more than 50 V or 100 V or 200 V or 300 V or 400 V or 500 V blocking voltage). In particular, exemplary transistor packages 100 as disclosed herein may operate in the medium voltage (MV) range, in which the blocking voltage is equal to or greater than or less than 200 V or 150 V or 100 V or 50 V.

**[0077]** In all examples disclosed herein, the leadframe(s) **140** may have a thickness equal to or greater than or less than 150  $\mu$ m or 200  $\mu$ m or 250  $\mu$ m or 500  $\mu$ m or 900  $\mu$ m or 1.27 mm or 2.0 mm.

[0078] The (power) transistor GaN chip(s) 120 may be, e.g., a HEMT (high electron mobility transistor) device, for example.

[0079] FIGS. 9A and 9B illustrate a GaN chip package 100 which is equipped with a heat sink 910 disposed at the top of the GaN chip package 100. The heat sink 910 may, e.g., be connected to the leadframe 140 or may be a part of the leadframe 140. In the example shown, the heat sink 910 is, e.g., a part of the source segment 140\_1 of the leadframe 140. Further, as a dual-side GaN chip package 100 is shown, the heat sink 910 may, e.g. include a first heat sink 910\_1 and a second heat sink 910\_2. The first heat sink 910\_1 may be connected to or form a part of the first leadframe 140 (e.g., of the source segment 140\_1 thereof), while the second heat sink 910\_2 may, e.g., be connected or form a part of the further leadframe 140 (e.g., of the source segment 140\_1 thereof).

[0080] The heat sink 910 (in particular, the first and second heat sinks 910\_1 and 910\_2) may be formed by bent parts of the leadframe 140.

[0081] FIG. 10 illustrates the concept of combining two (modified) single-side GaN chip packages 100 to obtain a dual-side GaN chip package 100.

[0082] Further, FIG. 10 illustrates the general concept of designing the terminal portion TP of the leadframe 140 as parts which are bent out of the plane given by the first main side 140A or the second main side 140B of the leadframe 140. In the example shown in FIG. 10, the source terminals 180\_1 are the parts of the leadframe 140 which are bent out. However, alternatively or in addition, any of the drain terminal(s) 180\_2 or the gate terminal(s) 180\_3 may be formed by such bent-out parts.

[0083] FIGS. 11A-11B illustrate a GaN chip package 100 using bent parts of the leadframe 140 as package terminals. More specifically, a bent part of the source segment 140\_1 is used as a source terminal 180\_1, a bent part of the drain segment 140\_2 is used as a drain terminal 180\_2 and a bent part of the gate segment 140\_3 is used as a gate terminal 180\_3, for example. The concept of using bent parts of the leadframe 140 as package terminals enlarge the terminal area for mounting the GaN chip package 100 to an application board (not shown). Further, the current density at the terminal portion TP is reduced and a better stability of the GaN chip package 100 on the application board (not shown) is obtained.

[0084] The fifth example of a GaN chip package 100 as shown in FIGS. 11A, 11B has a footprint configuration in which an order of the terminals in the direction of the linear array along which the terminals are arranged is D-G-S (which is identical to S-G-D).

[0085] Except the bent leadframe parts at the terminal portion TP of the leadframe 140, the fifth example of a GaN chip package 100 (FIGS. 11A-11B) is similar to the second example of a GaN chip package 100 as shown in FIGS. 6A-6D. Therefore, in order to avoid reiteration, reference is made to the above description.

[0086] FIGS. 12A-12C illustrate a sixth example of a GaN chip package 100. This GaN chip package 100 is also of the dual-side GaN chip type and may, e.g., also rely on the concept of using bent leadframe parts for the terminal portion TP of the package 100.

[0087] This GaN chip package 100 has a footprint configuration in which the terminals are arranged along a linear array in the order G-S-D. The source segment 140\_1 is, e.g., arranged between two drain segments 140\_2. The drain segments 140\_2 may, e.g., be connected by a drain bridge segment 1240. Similar as described above with respect to the source bridge segment 440 (see FIGS. 4B, 5B), the drain bridge segment 1240 may be an integral part of the lead-frame 140 or may be a separate part which has been attached to the two drain segments 140\_2.

[0088] FIG. 12C illustrates the current flow in the GaN chip package 100 of FIGS. 12A-12B. The whole chip area may be engaged. Further, the thickness of the leadframe 140 and the wideness of the load current terminals 180\_1, 180\_2 may be chosen as large as desired to reduce package resistance and to improve thermal properties. Other than in horizontal packages, no half-etched surfaces of the leadframe 140 are required, which reduces cost.

[0089] Generally, the vertical GaN chip package 100 design allows to reduce the footprint area and the product of footprint area and package resistance  $(R_{on})$  if compared with corresponding horizontal packages. Further, the vertical package design disclosed herein enables dual-side GaN chip package options. That is, in a discrete device at least two GaN chips 120 may be mounted at both sides of the leadframe 140 (by using, e.g., two leadframes 140\_1, 140\_2 attached to each other). The dual-side package design enables a discrete transistor device in which two GaN chips 120 are connected in parallel.

[0090] The dual-side GaN chip package design makes it possible either to increase the total chip area (which is essential for high power applications) or to further reduce the footprint area A.

[0091] No principle changes in chip-package interface leadframe technology are required when compared with

existing horizontal GaN chip packages. Rather, simpler leadframes may be used since half-etched surfaces are not required.

[0092] The following examples pertain to further aspects of the disclosure:

[0093] Example 1 is a chip package. The chip package includes a GaN chip having a first side and a second side opposite the first side. The first side comprises chip pads. The chip package further includes a leadframe having a first main side and a second main side opposite the first main side. The first main side of the leadframe faces the first side of the GaN chip and is attached to the chip pads. The leadframe is configured to be attached to an application board in an inclined, e.g., vertical orientation relative to the application board.

[0094] In Example 2, the subject matter of Example 1 can optionally include wherein the leadframe comprises a terminal portion which is part of a footprint area of the chip package, wherein the footprint area lies in a plane which is inclined, in particular perpendicular to a plane given by the first main side or the second main side of the leadframe.

[0095] In Example 3, the subject matter of Example 2 can optionally include wherein the terminal portion of the lead-frame comprises side faces of the leadframe which are extending between the first main side and the second main side of the leadframe.

[0096] In Example 4, the subject matter of Example 2 or 3 can optionally include wherein the terminal portion of the leadframe comprises parts of the leadframe which are bent out of the plane given by the first main side or the second main side of the leadframe.

[0097] In Example 5, the subject matter of any of the preceding Examples can optionally include wherein the leadframe comprises a plurality of segments, the plurality of segments comprising: at least one source segment connected to source pads of the GaN chip, at least one drain segment connected to drain pads of the GaN chip, and at least one gate segment connected to a gate pad of the GaN chip, wherein the chip package comprises: at least one source terminal formed by an end portion of the source segment, at least one drain terminal formed by an end portion of the drain segment, and at least one gate terminal formed by an end portion of the gate segment.

[0098] In Example 6, the subject matter of Example 5 can optionally include wherein the source segment is an elongated segment having laterally protruding source arms, the drain segment is an elongated segment having laterally protruding drain arms, and the source arms and the drain arms are interdigitated.

**[0099]** In Example 7, the subject matter of Example 5 or 7 can optionally include wherein a drain segment is disposed between a first source segment and a second source segment, and a source bridge segment connects the first source segment and the second source segment, or a source segment is disposed between a first drain segment and a second drain segment, and a drain bridge segment connects the first drain segment and the second drain segment.

[0100] In Example 8, the subject matter of Example 7 can optionally include wherein the source bridge segment is arranged at ends of the first source segment and the second source segment opposite the ends of the first source segment and the second source segment of which at least one end forms a source terminal of the chip package, or the drain bridge segment is arranged at ends of the first drain segment

and the second drain segment opposite the ends of the first drain segment and the second drain segment of which at least one end forms a drain terminal of the chip package.

**[0101]** In Example 9, the subject matter of any of Examples 5 to 8 can optionally include wherein the at least one source terminal and the at least one drain terminal and the at least one gate terminal of the chip package are arranged in a linear array aligned with the leadframe in vertical projection.

[0102] In Example 10, the subject matter of Example 9 can optionally further wherein an order of the at least one source terminal denoted by S, the at least one drain terminal denoted by D and the at least one gate terminal denoted by G is, in the direction of the linear array, S-D-G or S-D-G-S or S-G-D or D-S-G or S-D-G-S or D-G-S-D.

[0103] In Example 11, the subject matter of any of the preceding Examples can optionally further include a heat-sink connected to or forming a part of the leadframe and disposed at the top of the chip package.

[0104] In Example 12, the subject matter of any of the preceding Examples can optionally further include a further GaN chip having a first side and a second side opposite the first side, wherein the first side comprises chip pads; and a further leadframe having a first main side and a second main side opposite the first main side, wherein the first main side of the further leadframe faces the first side of the further GaN chip and is attached to the chip pads of the further GaN chip, wherein the second main side of the further leadframe is attached to the second main side of the leadframe.

[0105] In Example 13, the subject matter of Example 12 can optionally include wherein the further leadframe is configured to be attached to the application board in vertical orientation relative to the application board.

[0106] In Example 14, the subject matter of Example 12 or 13 can optionally include wherein the second side of the further leadframe is attached to the second side of the leadframe by an electrically conductive bond material.

[0107] In Example 15, the subject matter of any of the Examples 12 to 14 can optionally further include a further heatsink connected to or forming a part of the further leadframe and disposed at the top of the chip package.

[0108] As used herein, the terms "having", "containing", "including", "comprising" and the like are open ended terms that indicate the presence of stated elements or features, but do not preclude additional elements or features. The articles "a", "an" and "the" are intended to include the plural as well as the singular, unless the context clearly indicates otherwise.

[0109] Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that a variety of alternate and/or equivalent implementations may be substituted for the specific embodiments shown and described without departing from the scope of the present invention. This application is intended to cover any adaptations or variations of the specific embodiments discussed herein. Therefore, it is intended that this invention be limited only by the claims and the equivalents thereof.

What is claimed is:

- 1. A chip package, comprising:
- a GaN chip having a first side and a second side opposite the first side, wherein the first side comprises chip pads; and

- a leadframe having a first main side and a second main side opposite the first main side, wherein the first main side of the leadframe faces the first side of the GaN chip and is attached to the chip pads,
- wherein the leadframe is configured to be attached to an application board in an inclined orientation relative to the application board.
- 2. The chip package of claim 1, wherein the leadframe comprises a terminal portion which is part of a footprint area of the chip package, wherein the footprint area lies in a plane which is inclined relative to a plane given by the first main side or the second main side of the leadframe.
- 3. The chip package of claim 2, wherein the terminal portion of the leadframe comprises side faces of the leadframe which extend between the first main side and the second main side of the leadframe.
- **4**. The chip package of claim **2**, wherein the terminal portion of the leadframe comprises parts of the leadframe which are bent out of the plane given by the first main side or the second main side of the leadframe.
- 5. The chip package of claim 1, wherein the leadframe comprises a plurality of segments, the plurality of segments comprising:
  - at least one source segment connected to source pads of the GaN chip;
  - at least one drain segment connected to drain pads of the GaN chip; and
  - at least one gate segment connected to a gate pad of the GaN chip.
  - wherein the chip package further comprises:
  - at least one source terminal formed by an end portion of the at least one source segment;
  - at least one drain terminal formed by an end portion of the at least one drain segment; and
  - at least one gate terminal formed by an end portion of the at least one gate segment.
- 6. The chip package of claim 5, wherein the at least one source segment is an elongated segment having laterally protruding source arms, the at least one drain segment is an elongated segment having laterally protruding drain arms, and the source arms and the drain arms are interdigitated.
- 7. The chip package of claim 5, wherein a drain segment is disposed between a first source segment and a second source segment, and a source bridge segment connects the first source segment and the second source segment.
- 8. The chip package of claim 7, wherein the source bridge segment is arranged at ends of the first source segment and the second source segment opposite the ends of the first source segment and the second source segment of which at least one end forms a source terminal of the chip package.
- 9. The chip package of claim 5, wherein a source segment is disposed between a first drain segment and a second drain segment, and a drain bridge segment connects the first drain segment and the second drain segment.
- 10. The chip package of claim 9, wherein the drain bridge segment is arranged at ends of the first drain segment and the second drain segment opposite the ends of the first drain segment and the second drain segment of which at least one end forms a drain terminal of the chip package.
- 11. The chip package of claim 5, wherein the at least one source terminal, the at least one drain terminal and the at least one gate terminal of the chip package are arranged in a linear array aligned with the leadframe in a vertical projection.

- 12. The chip package of claim 11, wherein an order of the at least one source terminal denoted by S, the at least one drain terminal denoted by D and the at least one gate terminal denoted by G is, in the direction of the linear array, S-D-G or S-D-G-S or S-G-D or D-S-G or S-D-G-S or D-G-S-D
  - 13. The chip package of claim 1, further comprising: a heatsink connected to or forming a part of the leadframe and disposed at a top of the chip package.
  - 14. The chip package of claim 1, further comprising:
  - a further GaN chip having a first side and a second side opposite the first side, wherein the first side of the further GaN chip comprises chip pads; and
  - a further leadframe having a first main side and a second main side opposite the first main side, wherein the first main side of the further leadframe faces the first side of the further GaN chip and is attached to the chip pads of the further GaN chip,
  - wherein the second main side of the further leadframe is attached to the second main side of the leadframe.
- 15. The chip package of claim 14, wherein the further leadframe is configured to be attached to the application board in a vertical orientation relative to the application board.
- 16. The chip package of claim 14, wherein the second side of the further leadframe is attached to the second side of the leadframe by an electrically conductive bond material.
  - 17. The chip package of claim 14, further comprising: a heatsink connected to or forming a part of the further leadframe and disposed at a top of the chip package.

\* \* \* \* \*