# **US Patent & Trademark Office Patent Public Search | Text View**

United States Patent Application Publication 20250267962 Kind Code Α1 **Publication Date** August 21, 2025 OKITA; Koshi et al. Inventor(s)

## IMAGING ELEMENT AND ELECTRONIC DEVICE

#### Abstract

The present technique relates to an imaging element and an electronic device that can extend a dynamic range. The imaging element includes: a first photoelectric conversion unit that is provided in a semiconductor substrate and generates a charge corresponding to the amount of light; a second photoelectric conversion unit having a smaller light-receiving area than the first photoelectric conversion unit; a first inter-pixel isolation portion that surrounds a unit pixel including the first photoelectric conversion unit and the second photoelectric conversion unit; and a second inter-pixel isolation portion provided between the first photoelectric conversion unit and the second photoelectric conversion unit, wherein the first inter-pixel isolation portion and the second interpixel isolation portion are each configured with a trench penetrating the semiconductor substrate. The present technique can be applied to an imaging element including a large pixel and a small pixel.

OKITA; Koshi (Kanagawa, JP), SAKANO; Yorito (Kanagawa, JP), **Inventors:** 

> NAKAMURA; Ryosuke (Kanagawa, JP), YAMANAKA; Takaya (Kanagawa, JP), SHIRAI; Yuki (Kanagawa, JP), NAKASHIMA; Yoshimitsu (Kanagawa, JP), KUWAHARA; Shuto (Kanagawa, JP),

KOSUGO; Eiichiro (Kanagawa, JP)

**Applicant:** SONY SEMICONDUCTOR SOLUTIONS CORPORATION

(Kanagawa, JP)

Family ID: 1000008588781

SONY SEMICONDUCTOR SOLUTIONS CORPORATION **Assignee:** 

(Kanagawa, JP)

Appl. No.: 18/703809

Filed (or PCT

**November 04, 2022** 

Filed):

PCT No.: PCT/JP2022/041146 JP 2021-180818 Nov. 05, 2021

## **Publication Classification**

Int. Cl.: H10F39/00 (20250101); H10F39/18 (20250101)

**U.S. Cl.:** 

CPC **H10F39/8027** (20250101); **H10F39/024** (20250101); **H10F39/182** (20250101);

H10F39/8053 (20250101); H10F39/8063 (20250101); H10F39/807 (20250101);

# **Background/Summary**

#### **TECHNICAL FIELD**

[0001] The present technique relates to an imaging element and an electronic device, for example, an imaging element and an electronic device that can extend a dynamic range.

## BACKGROUND ART

[0002] As a method for generating an image with a wide dynamic range, a method for synthesizing a first image and a second image is conventionally known, the first and second images being composed of the outputs of first pixels and second pixels, respectively, with different sensitivity levels on the pixel array of a CMOS (complementary metal-oxide semiconductor) image sensor or the like.

[0003] As a method for providing pixels with different sensitivity levels, for example, a method for providing a pixel having a long exposure time and a pixel having a short exposure time or a method for providing a pixel having a large photoelectric conversion unit (hereinafter referred to as a large pixel), e.g., a PD (photodiode) and a pixel having a small photoelectric conversion unit (hereinafter referred to as a small pixel) is available (for example, see PTL 1).

CITATION LIST

Patent Literature

[0004] PTL 1: JP 2017-163010A

**SUMMARY** 

Technical Problem

[0005] Improvement in sensitivity and noise reduction with a wider dynamic range have been demanded.

[0006] The present technique has been devised in view of such circumstances and is configured to extend a dynamic range using pixels having different sizes, improve sensitivity, and reduce noise. Solution to Problem

[0007] An imaging element according to an aspect of the present technique is an imaging element including: a first photoelectric conversion unit that is provided in a semiconductor substrate and generates a charge corresponding to the amount of light; a second photoelectric conversion unit having a smaller light-receiving area than the first photoelectric conversion unit; a first inter-pixel isolation portion that surrounds a unit pixel including the first photoelectric conversion unit and the second photoelectric conversion unit; and a second inter-pixel isolation portion provided between the first photoelectric conversion unit and the second photoelectric conversion unit, wherein the first inter-pixel isolation portion and the second inter-pixel isolation portion are each configured

with a trench penetrating the semiconductor substrate.

[0008] An electronic device according to an aspect of the present technique is an electronic device including an imaging element and a processing unit that processes a signal from the imaging element, the imaging element including: a first photoelectric conversion unit that is provided in a semiconductor substrate and generates a charge corresponding to the amount of light; a second photoelectric conversion unit having a smaller light-receiving area than the first photoelectric conversion unit; a first inter-pixel isolation portion that surrounds a unit pixel including the first photoelectric conversion unit and the second photoelectric conversion unit; and a second inter-pixel isolation portion provided between the first photoelectric conversion unit and the second photoelectric conversion unit, wherein the first inter-pixel isolation portion and the second interpixel isolation portion are each configured with a trench penetrating the semiconductor substrate. [0009] An imaging element according to an aspect of the present technique includes: a first photoelectric conversion unit that is provided in a semiconductor substrate and generates a charge corresponding to the amount of light; a second photoelectric conversion unit having a smaller lightreceiving area than the first photoelectric conversion unit; a first inter-pixel isolation portion that surrounds a unit pixel including the first photoelectric conversion unit and the second photoelectric conversion unit; and a second inter-pixel isolation portion provided between the first photoelectric conversion unit and the second photoelectric conversion unit, wherein the first inter-pixel isolation portion and the second inter-pixel isolation portion are each configured with a trench penetrating the semiconductor substrate.

[0010] An electronic device according to an aspect of the present technique is configured to include the imaging element.

[0011] The electronic device may be an independent device or an internal block constituting a single device.

# **Description**

#### BRIEF DESCRIPTION OF DRAWINGS

[0012] FIG. **1** illustrates the configuration of an embodiment of an imaging device to which the present technique is applied.

[0013] FIG. **2** is a circuit diagram of a unit pixel.

[0014] FIG. **3** illustrates a plan configuration example of a unit pixel according to a first embodiment.

[0015] FIG. **4** illustrates a plan configuration example of the unit pixel according to the first embodiment.

[0016] FIG. **5** illustrates a plan configuration example of the unit pixel according to the first embodiment.

[0017] FIG. **6** illustrates a plan configuration example of a unit pixel according to a second embodiment.

[0018] FIG. **7** illustrates a plan configuration example of the unit pixel according to the second embodiment.

[0019] FIG. **8** illustrates a plan configuration example of the unit pixel according to the second embodiment.

[0020] FIG. **9** illustrates a sectional configuration example of the unit pixel according to the second embodiment.

[0021] FIG. **10** illustrates a plan configuration example of a unit pixel according to a third embodiment.

[0022] FIG. **11** illustrates a plan configuration example of the unit pixel according to the third embodiment.

- [0023] FIG. **12** illustrates a plan configuration example of the unit pixel according to the third embodiment.
- [0024] FIG. **13** illustrates a plan configuration example of a unit pixel according to a fourth embodiment.
- [0025] FIG. **14** illustrates a sectional configuration example of the pixel according to the fourth embodiment.
- [0026] FIG. **15** is a timing chart for explaining the operations of the unit pixel according to the first to fourth embodiments.
- [0027] FIG. **16** illustrates a circuit configuration example of a unit pixel according to a fifth embodiment.
- [0028] FIG. **17** is a timing chart for explaining the operations of the unit pixel according to the fifth embodiment.
- [0029] FIG. **18** illustrates a plan configuration example of the unit pixel according to the fifth embodiment.
- [0030] FIG. **19** illustrates a sectional configuration example of the unit pixel according to the fifth embodiment.
- [0031] FIG. **20** illustrates a circuit configuration example of a unit pixel according to a sixth embodiment.
- [0032] FIG. **21** is a timing chart for explaining the operations of the unit pixel according to the sixth embodiment.
- [0033] FIG. **22** illustrates a plan configuration example of the unit pixel according to the sixth embodiment.
- [0034] FIG. **23** illustrates a circuit configuration example of a unit pixel according to a seventh embodiment.
- [0035] FIG. **24** is a timing chart for explaining the operations of the unit pixel according to the seventh embodiment.
- [0036] FIG. **25** illustrates a plan configuration example of the unit pixel according to the seventh embodiment.
- [0037] FIG. **26** illustrates a plan configuration example of a unit pixel according to an eighth embodiment.
- [0038] FIG. **27** illustrates a sectional configuration example of the unit pixel according to the eighth embodiment.
- [0039] FIG. **28** illustrates a plan configuration example of a unit pixel according to a ninth embodiment.
- [0040] FIG. **29** illustrates a sectional configuration example of the unit pixel according to the ninth embodiment.
- [0041] FIG. **30** illustrates a plan configuration example of a unit pixel according to a tenth embodiment.
- [0042] FIG. **31** illustrates a sectional configuration example of the unit pixel according to the tenth embodiment.
- [0043] FIG. **32** illustrates a plan configuration example of a unit pixel according to an eleventh embodiment.
- [0044] FIG. **33** illustrates a sectional configuration example of the unit pixel according to the eleventh embodiment.
- [0045] FIG. **34** illustrates a plan configuration example of a unit pixel according to a twelfth embodiment.
- [0046] FIG. **35** illustrates a sectional configuration example of the unit pixel according to the twelfth embodiment.
- [0047] FIG. **36** is an explanatory drawing of the traveling direction of light according to a difference in refractive index.

- [0048] FIG. **37** illustrates a plan configuration example of a unit pixel according to a thirteenth embodiment.
- [0049] FIG. **38** is an explanatory drawing of the positional relationship between a light shielding film and an inter-pixel isolation portion.
- [0050] FIG. **39** is an explanatory drawing of the positional relationship between the light shielding film and the inter-pixel isolation portion.
- [0051] FIG. **40** illustrates a plan configuration example of a unit pixel according to a fourteenth embodiment.
- [0052] FIG. **41** illustrates a sectional configuration example of the unit pixel according to the fourteenth embodiment.
- [0053] FIG. **42** illustrates a sectional configuration example of a unit pixel according to a fifteenth embodiment.
- [0054] FIG. **43** illustrates another sectional configuration example of the pixel according to the fifteenth embodiment.
- [0055] FIG. **44** illustrates a plan configuration example of a unit pixel according to a sixteenth embodiment.
- [0056] FIG. **45** illustrating a configuration example of the unit pixel in plan view and cross-sectional view according to the fifteenth embodiment.
- [0057] FIG. **46** illustrates another configuration example of the unit pixel in plan view and cross-sectional view according to the fifteenth embodiment.
- [0058] FIG. **47** illustrates another configuration example of the pixel unit in plan view and cross-sectional view according to the fifteenth embodiment.
- [0059] FIG. **48** illustrates another configuration example of the unit pixel in plan view and cross-sectional view according to the fifteenth embodiment.
- [0060] FIG. **49** illustrates another configuration example of the unit pixel in plan view and cross-sectional view according to the fifteenth embodiment.
- [0061] FIG. **50** is an explanatory drawing of a difference in sensitivity between a large pixel and a small pixel.
- [0062] FIG. **51** illustrates a configuration example of the unit pixel in plan view and cross-sectional view according to the sixteenth embodiment.
- [0063] FIG. **52** illustrates another configuration example of the unit pixel in plan view and cross-sectional view according to the fifteenth embodiment.
- [0064] FIG. **53** is an explanatory drawing of the production of on-chip lenses for a large pixel and a small pixel.
- [0065] FIG. **54** illustrates a sectional configuration example of a unit pixel according to an eighteenth embodiment.
- [0066] FIG. **55** illustrates another sectional configuration example of the unit pixel according to the eighteenth embodiment.
- [0067] FIG. **56** illustrates an exemplary configuration of an electronic device.
- [0068] FIG. **57** is a block diagram illustrating an example of a schematic configuration of a vehicle control system.
- [0069] FIG. **58** is an explanatory drawing illustrating an example of the installation positions of a vehicle external information detecting unit and an imaging unit.

## DESCRIPTION OF EMBODIMENTS

- [0070] Hereinafter, modes for carrying out the present technique (hereinafter referred to as embodiments) will be described.
- <Configuration of Imaging Device>
- [0071] FIG. **1** is a system block diagram schematically illustrating the configuration of an imaging device to which the present technique is applied, for example, the configuration of a CMOS image sensor, a kind of X-Y address-system imaging device. In this case, the CMOS image sensor is an

image sensor for which a CMOS process is applied or the CMOS process is partially used. For example, an imaging device is configured with a backside illumination CMOS image sensor. [0072] An imaging device **10** includes a pixel array unit **11** formed on a semiconductor substrate (chip), which is not illustrated, and a peripheral circuit part integrated on the same semiconductor substrate as the pixel array unit **11**. The peripheral circuit part includes, for example, a vertical driving unit **12**, a column processing unit **13**, a horizontal driving unit **14**, a system control unit **15**. [0073] The imaging device **10** further includes a signal processing unit **18** and a data storage unit **19**. The processing of the signal processing unit **18** and the data storage unit **19** includes processing performed by an external signal processing unit provided on a different substrate from the imaging device **10**, for example, a DSP (Digital Signal Processor) circuit or software.

[0074] The pixel array unit **11** is configured such that unit pixels (hereinafter may be simply referred to as "pixels") are arranged in a row direction and a column direction, that is, in rows and columns in a two-dimensional array, the unit pixel including a photoelectric conversion unit that generates and accumulates an electric charge according to the amount of received light. In this configuration, the row direction refers to the direction of arrangement of the pixels in a pixel row (that is, a horizontal direction) and the column direction refers to the direction of arrangement of the pixels in a pixel column (that is, a vertical direction). The specific circuit configuration and the pixel structure of the unit pixels will be specifically described later.

[0075] In the pixel array unit **11**, for a pixel array in a matrix form, a pixel driving line **16** is provided for each pixel row along the row direction and a vertical signal line **17** is provided for each pixel column along the column direction. The pixel driving line **16** transmits a driving signal for performing driving when a signal is read from the pixel. The pixel driving line **16** illustrated as a single wire in FIG. **1** is not limited to a single wire. One end of the pixel driving line **16** is connected to an output end of the vertical driving unit **12**, the output end corresponding to each row.

[0076] The vertical driving unit **12** is configured with a shift register and an address decoder or the like and drives all the pixels of the pixel array unit **11** at the same time or drives the pixels for each row. In other words, the vertical driving unit **12** constitutes a driving unit that controls the operations of the pixels of the pixel array unit **11**, with the system control unit **15** for controlling the vertical driving unit **12**. The vertical driving unit **12** typically includes two scanning systems, that is, a reading scan system and a sweeping scan system, though the specific configuration of the vertical driving unit **12** is not illustrated.

[0077] The reading scan system sequentially selects and scans the unit pixels of the pixel array unit **11** for each row in order to read signals from the unit pixels. The signals read from the unit pixels are analog signals. The sweeping scan system performs a sweeping scan on the reading row to be subjected to a reading scan by the reading scan system, at a time preceding the reading scan by an exposure time.

[0078] The sweeping scan by the sweeping scan system sweeps unnecessary charges from the photoelectric conversion units of the unit pixels in the reading row, thereby resetting the photoelectric conversion units. A so-called electronic shutter operation is performed by sweeping (resetting) the unnecessary charges through the sweeping scan system. In this case, the electronic shutter operation refers to an operation of discarding the charge of the photoelectric conversion unit and starting another exposure (starting charge accumulation).

[0079] A signal read through a reading operation by the reading scan system corresponds to the amount of light received after the preceding reading operation or the electronic shutter operation. In addition, a period from the timing of reading by the preceding reading operation or the timing of sweeping by the electronic shutter operation to the timing of reading by the current reading operation serves as an exposure period of an electric charge in the unit pixels.

[0080] Signals output from the unit pixels in the pixel row selected and scanned by the vertical driving unit **12** are input to the column processing unit **13** through the vertical signal lines **17** for

the respective pixel columns. The column processing unit **13** performs, for each pixel column of the pixel array unit **11**, predetermined signal processing on the signals output from the pixels of the selected row through the vertical signal lines **17** and temporarily holds the pixel signals after the signal processing.

[0081] Specifically, the column processing unit **13** performs, as signal processing, at least noise removal processing such as CDS (Correlated Double Sampling) processing or DDS (Double Data Sampling) processing. For example, the CDS processing removes fixed pattern noise unique to the pixels, e.g., reset noise and variations in threshold value among amplification transistors in the pixels. In addition to noise removal, the column processing unit **13** may have, for example, an AD (analog-digital) conversion function of converting an analog pixel signal into a digital signal and output the digital signal.

[0082] The horizontal driving unit **14** is configured with a shift register and an address decoder or the like and sequentially selects unit circuits, which correspond to the pixel columns, in the column processing unit **13**. Through a selective scan by the horizontal driving unit **14**, the pixel signals subjected to the signal processing for each unit circuit in the column processing unit **13** are sequentially output.

[0083] The system control unit **15** is configured with, for example, a timing generator that generates various timing signals and controls driving of the vertical driving unit **12**, the column processing unit **13**, and the horizontal driving unit **14** or the like on the basis of the various timing signals generated by the timing generator.

[0084] The signal processing unit **18** has at least an arithmetic processing function and performs various kinds of signal processing such as arithmetic processing on a pixel signal output from the column processing unit **13**. The data storage unit **19** temporarily stores data required for the signal processing in the signal processing unit **18**.

<Circuit Configuration of Unit Pixel>

[0085] FIG. **2** is a circuit diagram illustrating a configuration example of a unit pixel **100** disposed in the pixel array unit **11** of FIG. **1**.

[0086] The unit pixel **100** includes a first photoelectric conversion unit **101**, a second photoelectric conversion unit **102**, a first transfer transistor **103**, a second transfer transistor **104**, a third transfer transistor **105**, an in-pixel capacitor **106**, an FD (floating diffusion) unit **107**, a reset transistor **108**, an amplification transistor **109**, and a selection transistor **110**.

[0087] The reset transistor **108** and the amplification transistor **109** are connected to a power supply voltage VDD. The in-pixel capacitor **106** is connected to a power supply voltage FCVDD. The first photoelectric conversion unit **101** includes a so-called embedded photodiode that has an n-type impurity region formed in a p-type impurity region formed in a silicon semiconductor substrate. Likewise, the second photoelectric conversion unit **102** includes an embedded photodiode. The first photoelectric conversion unit **101** and the second photoelectric conversion unit **102** generate a signal charge corresponding to an amount of received light and accumulates the generated charge to a certain amount.

[0088] The unit pixel **100** further includes the in-pixel capacitor **106**. The in-pixel capacitor **106** is configured with, for example, a MOS capacitor or a MIS capacitor.

[0089] In FIG. **2**, the first transfer transistor **103**, the second transfer transistor **104**, and the third transfer transistor **105** are connected in series between the first photoelectric conversion unit **101** and the second photoelectric conversion unit **102**. A floating diffusion layer connected between the first transfer transistor **103** and the second transfer transistor **104** serves as the FD unit **107**. [0090] For the unit pixels **100**, a plurality of driving lines are provided for, for example, the respective pixel rows as the pixel driving lines **16** in FIG. **1**. Furthermore, various driving signals TGL, FDG, FCG, RST, and SEL are supplied from the vertical driving unit **12** of FIG. **1** via the plurality of driving lines. These driving signals are pulse signals that are activated in a high-level (e.g., the power supply voltage VDD) state and are deactivated in a low-level state (e.g., a negative

potential) because each transistor of the unit pixel **100** is an NMOS transistor.

[0091] The driving signal TGL is applied to the gate electrode of the first transfer transistor **103**. When the driving signal TGL is activated, the first transfer transistor **103** is brought into conduction and a charge accumulated in the first photoelectric conversion unit **101** is transferred to the FD unit **107** through the first transfer transistor **103**.

[0092] The driving signal FDG is applied to the gate electrode of the second transfer transistor **104**. When the driving signal FDG is activated and the second transfer transistor **104** is brought into conduction, the potentials of the FD unit **107** and a node **112** are coupled to become a single charge accumulation region.

[0093] The driving signal FCG is applied to the gate electrode of the third transfer transistor **105**. When the driving signal FDG and the driving signal FCG are activated and the second transfer transistor **104** and the third transfer transistor **105** are brought into conduction, potentials from the FD unit **107** to the in-pixel capacitor **106** are coupled to become a single charge accumulation region.

[0094] When the third transfer transistor **105** and the second transfer transistor **104** are activated, potentials from the in-pixel capacitor **106** to the FD unit **107** are coupled and a charge accumulated in the second photoelectric conversion unit **102** is transferred to the coupled charge accumulation region. The in-pixel capacitor **106** accumulates a charge overflowing the second photoelectric conversion unit **102**.

[0095] In addition to the second transfer transistor **104**, the reset transistor **108** is connected to the node **112**. To the reset transistor, a specific potential, for example, the power supply voltage VDD is connected. The driving signal RST is applied to the gate electrode of the reset transistor **108**. When the driving signal RST is activated, the reset transistor **108** is brought into conduction and the potential of the node **112** is reset to the level of the voltage VDD.

[0096] When the driving signal RST is activated, the driving signal FDG of the second transfer transistor **104** and the driving signal FCG of the third transfer transistor **105** are activated, so that the coupled potentials of the node **112** and the FD unit **107** are reset to the level of the voltage VDD.

[0097] The FD unit **107** serving as a floating diffusion layer is charge-voltage conversion means. Specifically, when a charge is transferred to the FD unit **107**, the potential of the FD unit **107** changes according to the amount of the transferred charge.

[0098] A current source (not illustrated) connected to one end of the vertical signal line **17** is connected to the source side of the amplification transistor **109**, and the power supply voltage VDD is connected to the drain side of the amplification transistor **109**. The amplification transistor **109** constitutes a source follower circuit together with the current source and the power supply voltage VDD. The FD unit **107** is connected to the gate electrode of the amplification transistor **109** and serves as the input of the source follower circuit.

[0099] The selection transistor **110** is connected between the source of the amplification transistor **109** and the vertical signal line **17**. The driving signal SEL is applied to the gate electrode of the selection transistor **110**. When the driving signal SEL is activated, the selection transistor **110** is brought into conduction, and the unit pixel **100** is placed in a selected state.

[0100] When a charge is transferred to the FD unit **107**, the potential of the FD unit **107** becomes a potential according to the amount of the transferred charge, and then the potential is input to the source follower circuit. When the driving signal SEL is activated, the potential of the FD unit **107** is output as the output of the source follower circuit to the vertical signal line **17** through the selection transistor **110**, the potential corresponding to the amount of the charge.

[0101] The first photoelectric conversion unit **101** has the photodiode with a larger light-receiving area than the second photoelectric conversion unit **102**. Thus, if a subject is photographed with a predetermined illuminance level for a predetermined exposure time, a charge generated in the first photoelectric conversion unit **101** is larger than a charge generated in the second photoelectric

conversion unit 102.

[0102] Thus, if the charge generated in the first photoelectric conversion unit **101** and the charge generated in the second photoelectric conversion unit **102** are transferred to the FD unit **107** and are subjected to charge-voltage conversion, a voltage change before and after the transfer of the charge generated in the first photoelectric conversion unit **101** to the FD unit **107** is larger than a voltage change before and after the transfer of the charge generated in the second photoelectric conversion unit **102** to the FD unit **107**. Thus, a comparison between the first photoelectric conversion unit **101** and the second photoelectric conversion unit **102** indicates that the first photoelectric conversion unit **101** has higher sensitivity than the second photoelectric conversion unit **102**.

[0103] In contrast, the second photoelectric conversion unit **102** has a structure directly coupled to the in-pixel capacitor **106**. Thus, even if light enters with a high illuminance level, a charge generated in the second photoelectric conversion unit **102** can be accumulated in the in-pixel capacitor **106**. When a charge generated in the second photoelectric conversion unit **102** is subjected to charge-voltage conversion, a charge accumulated in the in-pixel capacitor **106** can be subjected to charge-voltage conversion.

[0104] Thus, the second photoelectric conversion unit **102** can take a photograph of an image with a gradation over a wide illuminance range unlike the first photoelectric conversion unit **101**. In other words, an image with a wide dynamic range can be photographed.

[0105] The two images, that is, the image photographed with high sensitivity by using the first photoelectric conversion unit **101** and the image photographed with a wide dynamic range by using the second photoelectric conversion unit **102** are synthesized into an image through wide-dynamic-range image synthesis that synthesizes two images into an image in, for example, an image signal processing circuit provided in the imaging device **10** or an image signal processing device connected to the outside of the imaging device **10**.

[0106] As will be described later, a configuration that captures two or more images and performs image synthesis to synthesize one of the two or more captured images may be used. First Embodiment

[0107] FIGS. **3** to **5** illustrate a configuration example of a unit pixel **100***a* disposed in a pixel array unit **11** according to a first embodiment. FIGS. **3** to **5** illustrate the two unit pixels **100***a* vertically disposed in the pixel array unit **11**.

[0108] FIG. **3** illustrates a configuration example of the front side of a semiconductor substrate **131** on which a first photoelectric conversion unit **101***a* and a second photoelectric conversion unit **102***a* are formed, the front side having transistors or the like disposed thereon. FIG. **4** illustrates a configuration example of the backside of the semiconductor substrate **131**. FIG. **5** illustrates a configuration example of an on-chip lens **161** disposed on the back side of the semiconductor substrate **131**. The front side of the semiconductor substrate **131** is a side where a wiring layer (not illustrated) is formed, and the back side is an entrance surface side where light enters. [0109] A first photoelectric conversion unit **101***a*-**1** is disposed on the upper side in the drawings,

and a first photoelectric conversion unit **101***a*-**1** is disposed on the upper side in the drawings, and a first photoelectric conversion unit **101***a*-**2** is disposed on the lower side in the drawings. The first photoelectric conversion unit **101***a* is shaped like a square, and the second photoelectric conversion units **102***a* are provided at the corner regions. As a result, the first photoelectric conversion unit **101***a* is shaped like an octagon as illustrated in FIG. **3**.

[0110] A second photoelectric conversion unit **102***a***-1** is provided at the upper-left corner region of the first photoelectric conversion unit **101***a***-1**, and a second photoelectric conversion unit **102***a***-2** is provided at the upper-right corner region of the first photoelectric conversion unit **101***a***-1**.

[0111] A second photoelectric conversion unit **102***a***-3** is provided at a region that is the lower-left corner region of the first photoelectric conversion unit **101***a***-1** and the upper-left corner region of the first photoelectric conversion unit **101***a***-2**. A second photoelectric conversion unit **102***a***-4** is provided at a region that is the lower-right corner region of the first photoelectric conversion unit **101***a***-1** and the upper-right corner region of the first photoelectric conversion unit **101***a***-2**.

[0112] A second photoelectric conversion unit **102***a***-5** is provided at the lower-left corner region of the first photoelectric conversion unit **101***a***-2**, and a second photoelectric conversion unit **102***a***-6** is provided at the lower-right corner region of the first photoelectric conversion unit **101***a***-1**. [0113] In the following description, the first photoelectric conversion unit **101***a***-1** and the second photoelectric conversion unit **102***a***-2** constitutes the unit pixel **100***a* having the circuit configuration of FIG. **2**. In other words, in the following example, the unit pixel **100***a* is configured with the first photoelectric conversion unit **101***a* and the second photoelectric conversion unit **102***a* located at the upper right of the first photoelectric conversion unit **101***a*.

[0114] The unit pixel **100***a* configured with the first photoelectric conversion unit **101***a***-1** and the second photoelectric conversion unit **102***a***-2** and the unit pixel **100***a* configured with the first photoelectric conversion unit **101***a***-2** and the second photoelectric conversion unit **102***a***-4** are identical in configuration. Thus, the unit pixel **100***a* configured with the first photoelectric conversion unit **101***a***-1** and the second photoelectric conversion unit **102***a***-2** is described in the following example.

[0115] Referring to FIG. **3**, a first transfer transistor **103**, a second transfer transistor **104**, a reset transistor **108**, an amplification transistor **109**, and a selection transistor **110** are formed in a region where the first photoelectric conversion unit **101***a***-1** is formed. These transistors are connected via an N+ diffusion layer corresponding to a source or a drain that is formed in the semiconductor substrate **131**. In the region of the first photoelectric conversion unit **101***a***-1**, a PCON **121** used as a contact to be connected to wires formed in other layers or a power supply voltage is also formed. [0116] In a region where the second photoelectric conversion unit **102***a***-2** and a PCON **122** (contact) are disposed, the PCON **122** being connected to wires formed in other layers and a power supply voltage. The second photoelectric conversion unit **102***a***-1** corresponds to a small pixel having a small light-receiving area, and at least one transistor (the third transfer transistor **105** in FIG. **3**) and a contact (the PCON **122** in FIG. **3**) are formed in the region of the second photoelectric conversion unit **102***a***-1**.

[0117] The third transfer transistor **105** and the PCON **122** (at least one transistor and a contact) are also disposed in the second photoelectric conversion units **102***a***-1**, **102***a***-3**, **102***a***-5**, and **102***a***-6**, though the illustration thereof is omitted.

[0118] Referring to FIG. **4**, the first photoelectric conversion unit **101***a* and the second photoelectric conversion unit **102***a* are each surrounded by an inter-pixel isolation portion **132**. The inter-pixel isolation portion **132** is formed between the first photoelectric conversion unit **101***a* and the adjacent first photoelectric conversion unit **101***a*. The inter-pixel isolation portion **132** is formed between the first photoelectric conversion unit **101***a*. The inter-pixel isolation portion **132** is formed between the first photoelectric conversion unit **101***a* and the adjacent second photoelectric conversion unit **102***a* and is configured to prevent light from leaking into the adjacent second photoelectric conversion unit **102***a*.

[0119] The inter-pixel isolation portion **132** is configured such that a trench penetrates the semiconductor substrate **131** in the depth direction and the trench is filled with an insulator in the semiconductor substrate **131** made of, for example, silicon. For example, SiO2 is used as the insulator. The structure in the trench may be a layer made of SiO2 alone or a multilayer configuration made of SiO2 and polysilicon. A metallic film made of, for example, aluminum or tungsten may be formed on the inter-pixel isolation portion **132**.

[0120] As described above, the provision of the inter-pixel isolation portion **132** can prevent light from leaking into an adjacent pixel, thereby reducing color mixture. In the case of the structure where the first photoelectric conversion unit **101***a* acting as a large pixel and the second photoelectric conversion unit **102***a* acting as a small pixel are formed next to each other as illustrated in FIG. **3**, even slight leakage of light into the small pixel (second photoelectric conversion unit **102***a*) may seriously affect image quality.

- [0121] The provision of the inter-pixel isolation portion **132** reduces leakage of light into the second photoelectric conversion unit **102***a* acting as a small pixel. The configuration that prevents light from leaking into the second photoelectric conversion unit **102***a* allows the formation of an overflow path with a small depth, thereby improving the saturation signal amount of the first photoelectric conversion unit **101***a* acting as a large pixel. The increase in the saturation signal amount of the first photoelectric conversion unit **101***a* can delay a transition point at which signal processing is switched from the large pixel to the small pixel, thereby improving an SN ratio at the transition point.
- [0122] Also in the second photoelectric conversion unit **102***a*, leakage of light from the first photoelectric conversion unit **101***a* is suppressed, thereby preventing a deterioration of image quality in the small pixel.
- [0123] As illustrated in FIG. **5**, the first photoelectric conversion unit **101***a* and the second photoelectric conversion unit **102***a* are provided with on-chip lenses **161** and **162**, respectively. The first photoelectric conversion unit **101***a*-**1** is provided with an on-chip lens **161**-**1**, and the first photoelectric conversion unit **101***a*-**2** is provided with an on-chip lens **161**-**2**.
- [0124] The second photoelectric conversion unit **102***a***-1** is provided with an on-chip lens **162-1**, and the second photoelectric conversion unit **102***a***-2** is provided with an on-chip lens **162-2**. Likewise, the second photoelectric conversion unit **102***a***-3** is provided with an on-chip lens **162-3**, and the second photoelectric conversion unit **102***a***-4** is provided with an on-chip lens **162-4**. Similarly, the second photoelectric conversion unit **102***a***-6** is provided with an on-chip lens **162-6**. [0125] Since the first photoelectric conversion unit **101***a* and the second photoelectric conversion unit **101***a* and the second photoelectric conversion unit **102***a* have different light-receiving areas, the on-chip lens **161** and the on-chip lens **162** are also formed in different sizes.
- [0126] As described above, according to the present technique, the saturation signal amount of the large pixel (first photoelectric conversion unit **101***a*) can be increased, the transition point of signal processing to the small pixel (second photoelectric conversion unit **102***a*) can be delayed, and an SN ratio by the transition point can be improved. Blooming from the large pixel to the small pixel can be also suppressed, thereby preventing a deterioration of image quality of the small pixel. Second Embodiment
- [0127] FIGS. **6** to **9** illustrate a configuration example of a unit pixel **100***b* disposed in a pixel array unit **11** according to a second embodiment. FIGS. **6** to **9** illustrate the two unit pixels **100***b* vertically disposed in the pixel array unit **11**.
- [0128] FIG. **6** illustrates the configuration example on the front side of a semiconductor substrate **131** of the unit pixel **100***b*. FIG. **7** illustrates the configuration example on the back side of the semiconductor substrate **131**. FIG. **8** illustrates a configuration example of an on-chip lens **181** disposed on the back side of the semiconductor substrate **131**. FIG. **9** illustrates a sectional configuration example of the unit pixel **100***b* taken along line A-A' of FIG. **6**.
- [0129] The circuit configuration example of the unit pixel **100***b* in FIGS. **6** to **9** is identical to the circuit configuration example of the unit pixel **100***a* according to the first embodiment illustrated in FIG. **2**, and thus the description thereof is omitted. In the following description, the same parts as those of the unit pixel **100***a* according to the first embodiment are denoted by the same reference numerals, and the description thereof is omitted as necessary.
- [0130] A first photoelectric conversion unit **101***b***-1** is disposed on the upper side in FIGS. **6** to **8**, and a first photoelectric conversion unit **101***b***-2** is disposed on the lower side in the drawings. As illustrated in FIG. **7**, the first photoelectric conversion unit **101***b* is L-shaped. The second photoelectric conversion unit **102***b* is square-shaped.
- [0131] The unit pixel 100b is configured with the L-shaped first photoelectric conversion unit 101b and the square-shaped second photoelectric conversion unit 102b. The shape is a combination of the first photoelectric conversion unit 101b and the second photoelectric conversion unit 102b, in

other words, the unit pixel **100** is shaped like a quadrangle (a square in FIGS. **6** to **8**). [0132] In the following description, an L-shape refers to a shape determined by vertical lines and horizontal lines, the vertical and horizontal lines having different lengths. In the present embodiment, an L-shape also includes vertical and horizontal lines having the same length. Moreover, an L-shape is shaped like an L and includes the shape when rotated by 90°, 180°, or 270°.

[0133] In the pixel array unit **11**, the unit pixels **100***b* are arranged in a matrix, the unit pixel **100***b* being configured with the first photoelectric conversion unit **101***b* and the second photoelectric conversion unit **102***b*. The unit pixels **100***b* are isolated from each other by an inter-pixel isolation portion **132***b*. The inter-pixel isolation portion **132***b* is also formed between the first photoelectric conversion unit **101***b* and the second photoelectric conversion unit **102***b*. The first photoelectric conversion unit **101***b* and the second photoelectric conversion unit **102***b* are isolated from each other by the inter-pixel isolation portion **132***b*.

[0134] The first photoelectric conversion unit **101***b* is L-shaped and is formed as a region having a light-receiving area that is three times larger than that of the second photoelectric conversion unit **102***b*. The unit pixel **100***b* is configured with a large pixel having a light-receiving area that is three times larger than that of the second photoelectric conversion unit **102***b* and a small pixel having a light-receiving area that is one third that of the first photoelectric conversion unit **101***b*. With respect to the unit pixel **100***b*, the first photoelectric conversion unit **101***b* (large pixel) accounts for three fourths of the region of the unit pixel **100** and the second photoelectric conversion unit **102***b* (small pixel) accounts for one fourth of the region of the unit pixel **100**.

[0135] The first photoelectric conversion unit **101***b* is configured with an L-shape, and the second photoelectric conversion unit **102***b* is placed in the recessed region of the L-shaped first photoelectric conversion unit **101***b*, thereby efficiently placing the first photoelectric conversion unit **101***b* and the second photoelectric conversion unit **102***b* without forming an unnecessary gap between the first photoelectric conversion unit **101***b* and the second photoelectric conversion unit **102***b*.

[0136] The first photoelectric conversion unit **101***b***-1** and the second photoelectric conversion unit **102***b***-2** constitute the unit pixel **100***b* having the circuit configuration of FIG. **2**.

[0137] Referring to FIG. **6**, a first transfer transistor **103**, a second transfer transistor **104**, a reset transistor **108**, an amplification transistor **109**, a selection transistor **110**, and a PCON **121** are formed in a region where the first photoelectric conversion unit **101***b***-1** is formed. These transistors are connected via an N+ diffusion layer corresponding to a source or a drain that is formed in the semiconductor substrate **131**.

[0138] In a region where the second photoelectric conversion unit **102***b***-2** is formed, a third transfer transistor **105** for the second photoelectric conversion unit **102***b***-2** and a PCON **122** (contact) are disposed, the PCON **122** being connected to wires formed in other layers and a power supply voltage. The second photoelectric conversion unit **102***b***-1** corresponds to a small pixel having a small light-receiving area, and at least one transistor and a contact are formed in the region of the second photoelectric conversion unit **102***b***-1**.

[0139] Referring to FIG. **7**, the first photoelectric conversion unit **101***b* and the second photoelectric conversion unit **102***b* are each surrounded by the inter-pixel isolation portion **132***b*. The inter-pixel isolation portion **132***b* is formed between the first photoelectric conversion unit **101***b* and is configured to prevent light from leaking into the adjacent first photoelectric conversion unit **101***b*. Likewise, the inter-pixel isolation portion **132***b* is formed between the first photoelectric conversion unit **101***b* and the adjacent second photoelectric conversion unit **102***b* and is configured to prevent light from leaking into the adjacent second photoelectric conversion unit **102***b*.

[0140] The inter-pixel isolation portion **132***b* is configured such that a trench penetrates the semiconductor substrate **131** in the depth direction and the trench is filled with an insulator in the

semiconductor substrate **131** made of, for example, silicon. For example, SiO2 is used as the insulator. The structure in the trench may be a layer made of SiO2 alone or a multilayer configuration made of SiO2 and polysilicon. A metallic film made of, for example, aluminum or tungsten may be formed on the inter-pixel isolation portion **132***b*.

[0141] As illustrated in FIG. **8**, the first photoelectric conversion unit **101***b* and the second photoelectric conversion unit **102***b* are each provided with the on-chip lens **181**. The first photoelectric conversion unit **101***b*-**1** is provided with on-chip lenses **181**-**1** to **181**-**3**, and the first photoelectric conversion unit **101***b*-**2** is provided with on-chip lenses **181**-**5** to **181**-**7**. [0142] The second photoelectric conversion unit **102***b*-**1** is provided with an on-chip lens **181**-**4**, and the second photoelectric conversion unit **102***b*-**2** is provided with an on-chip lens **181**-**8**. [0143] The on-chip lenses **181**-**1** to **181**-**8** are circularly formed in the same size. The three on-chip lenses **181** are provided on the single first photoelectric conversion unit **101***b*. The three on-chip lenses **181** are disposed in an L-shape aligned with the L-shaped first photoelectric conversion unit **101***b*. The single on-chip lens **181** is disposed on the second photoelectric conversion unit **102***b*. [0144] The first photoelectric conversion unit **101***b* and the second photoelectric conversion unit **102***b*. lenses **181**. The sizes and positions of the on-chip lenses can be determined to suppress color mixture to the small pixel, which will be described later.

[0145] Referring to FIG. **9**, in the unit pixel **100***b* taken along line A-A' of FIG. **6**, the first photoelectric conversion unit **101***b***-1** is provided in the semiconductor substrate **131**. The first photoelectric conversion unit **101***b***-1** is formed as a so-called embedded photodiode that has an n-type impurity region formed in a p-type impurity region **133** formed in the semiconductor substrate **131** made of silicon. The second photoelectric conversion unit **102***b* is also formed as an embedded photodiode, which is not illustrated.

[0146] The inter-pixel isolation portion **132***b* configured with a trench penetrating the semiconductor substrate **131** and an insulating material charged into the trench is provided around the first photoelectric conversion unit **101***b*.

[0147] The gate of the selection transistor **110** and the gate of the amplification transistor **109** are provided on the front side (the upper side in FIG. **9**) of the semiconductor substrate **131**. On the front side in the semiconductor substrate **131**, an N-type diffusion layer **191**, an N-type diffusion layer **192**, and an N-type diffusion layer **193** are sequentially formed from the left side in FIG. **9**. These N-type diffusion layers are diffusion layers acting as sources or drains of the connected transistors.

[0148] Referring to FIGS. **9** and **6**, the N-type diffusion layer **191** is a diffusion layer formed between the first transfer transistor **103** (denoted as TGL in FIG. **6**) and the second transfer transistor **104** (denoted as FDG in FIG. **6**).

[0149] The N-type diffusion layer **193** is a diffusion layer formed between the reset transistor **108** (denoted as RST in FIG. **6**) and the amplification transistor **109** (denoted as AMP in FIG. **6**). The N-type diffusion layer **193** is a diffusion layer formed between the amplification transistor **109** (denoted as AMP in FIGS. **6** and **8**) and the selection transistor **110** (denoted as SEL in FIGS. **6** and **8**).

[0150] An element isolation region **194** is formed between the N-type diffusion layer **191** and the N-type diffusion layer **192**. The element isolation region **194** can have the same basic configuration as the inter-pixel isolation portion **132***b*. The element isolation region **194** can be configured with a trench not penetrating the semiconductor substrate **131** and an insulating material charged in the trench.

[0151] As described above, the unit pixel **100***b* is configured with the coexistence of the inter-pixel isolation portion **132***b* configured with the trench penetrating the semiconductor substrate **131** and the insulating material and the element isolation region **194** configured without penetration (non-penetrating) through the semiconductor substrate **131** and the insulating material.

[0152] Also in the unit pixel **100** according to the second embodiment, the saturation signal amount of the large pixel (first photoelectric conversion unit **101***b*) can be increased, the transition point of signal processing to the small pixel (second photoelectric conversion unit **102***b*) can be delayed, and an SN ratio by the transition point can be improved. Blooming from the large pixel to the small pixel can be also suppressed, thereby preventing a deterioration of image quality of the small pixel. Third Embodiment

[0153] FIGS. **10** to **12** illustrate a configuration example of a unit pixel **100***c* disposed in a pixel array unit **11** according to a third embodiment. FIGS. **10** to **12** illustrate the two unit pixels **100***c* vertically disposed in the pixel array unit **11**.

[0154] FIG. **10** illustrates the configuration example on the front side of a semiconductor substrate **131** of the unit pixel **100***c*. FIG. **7** illustrates the configuration example on the back side of the semiconductor substrate **131**. FIG. **8** illustrates a configuration example of an on-chip lens **181** disposed on the back side of the semiconductor substrate **131**.

[0155] The circuit configuration example of the unit pixel **100***c* in FIGS. **10** to **12** is identical to the circuit configuration example of the unit pixel **100***a* according to the first embodiment illustrated in FIG. **2**, and thus the description thereof is omitted. The configuration example of the unit pixel **100***c* in FIGS. **10** to **12** is basically identical to the configuration example of the unit pixel **100***b* in FIGS. **6** to **9**. Thus, the same parts are denoted by the same reference numerals and the description thereof is omitted.

[0156] An inter-pixel isolation portion **201** that isolates a first photoelectric conversion unit **101***c* and a second photoelectric conversion unit **102***c* in the unit pixel **100***c* illustrated in FIGS. **10** to **12** is different from the inter-pixel isolation portion **132***b* that isolates the first photoelectric conversion unit **101***b* and the second photoelectric conversion unit **102***b* of the unit pixel **100***b* illustrated in FIGS. **6** to **9**, and other parts of the unit pixel **100***c* are identical to those of the unit pixel **100***b*. [0157] Referring to FIGS. **10** and **11**, the unit pixel **100***c* including a first photoelectric conversion unit **101***c*-**1** and a second photoelectric conversion unit **102***c*-**1** is surrounded by an inter-pixel isolation portion **132***c*. Like the inter-pixel isolation portion **132***a* and the inter-pixel isolation portion **132***b*, the inter-pixel isolation portion **132***c* is configured with an insulator containing an insulating material charged in a trench penetrating the semiconductor substrate **131**. [0158] An inter-pixel isolation portion **201-1** formed between the first photoelectric conversion unit

**101***c***-1** and the second photoelectric conversion unit **102***c***-1** that are included in the unit pixel **100***c* is configured with a P-type diffusion layer containing a diffused P-type impurity. Likewise, an inter-pixel isolation portion **201**-2 formed between the first photoelectric conversion unit **101***c***-1** and the second photoelectric conversion unit **102***c***-1** is configured with a P-type diffusion layer containing a diffused P-type impurity.

[0159] If the first photoelectric conversion unit **101***c* and the second photoelectric conversion unit **102***c* are formed as the P-type, the inter-pixel isolation portion **201** is formed by an N-type diffusion layer containing a diffused N-type impurity.

[0160] Referring to FIG. **12**, an on-chip lens **181-4** provided in the region of the second photoelectric conversion unit **102***c***-1** is formed to a position of the inter-pixel isolation portion **201-1** in plan view. Likewise, an on-chip lens **181-8** provided in the region of a second photoelectric conversion unit **102***c***-2** is formed to a position of the inter-pixel isolation portion **201-2** in plan view.

[0161] As described above, the inter-pixel isolation portion **201** formed by a P-type diffusion layer may be formed between the first photoelectric conversion unit **101***c* and the second photoelectric conversion unit **102***c* that constitute the single unit pixel **100***c*. In other words, the inter-pixel isolation portion **132***c* surrounding the unit pixel **100***c* and the inter-pixel isolation portion **201** provided in the unit pixel **100***c* may have different structures.

[0162] Also in the unit pixel 100c according to the third embodiment, the saturation signal amount of the large pixel (first photoelectric conversion unit 101c) can be increased, the transition point of

- signal processing to the small pixel (second photoelectric conversion unit **102***c*) can be delayed, and an SN ratio by the transition point can be improved. Blooming from the large pixel to the small pixel can be also suppressed, thereby preventing a deterioration of image quality of the small pixel. Fourth Embodiment
- [0163] FIGS. **13** to **14** illustrate a configuration example of a unit pixel **100***d* disposed in a pixel array unit **11** according to a fourth embodiment. FIG. **13** illustrates the two unit pixels **100***d* vertically disposed in the pixel array unit **11**.
- [0164] FIG. **13** illustrates the configuration example on the front side of a semiconductor substrate **131** of the unit pixel **100***d*. FIG. **14** illustrates a sectional configuration example of the unit pixel **100***d* taken along line A-A' of FIG. **13**.
- [0165] The configuration example of the unit pixel **100***d* in FIG. **13** is basically identical to the configuration example of the unit pixel **100***b* in FIG. **6**. Thus, the same parts are denoted by the same reference numerals and the description thereof is omitted.
- [0166] FIG. **13** illustrates a plan configuration example of the unit pixel **100***d* in which an in-pixel capacitor **106** is formed by an MIM (Metal-Insulator-Metal) capacitor **221**. The circuit configuration example of the unit pixel **100***d* in FIG. **13** is basically identical to the circuit configuration example of the unit pixel **100***a* according to the first embodiment in FIG. **2**. The in-pixel capacitor **106** is replaced with the MIM capacitor **221**.
- [0167] Referring to the plan configuration example of the unit pixel **100***d* in FIG. **13**, an MIM capacitor **221-1** is connected to a third transfer transistor **105** of a second photoelectric conversion unit **102-1**, and an MIM capacitor **221-2** is connected to a third transfer transistor **105** of a second photoelectric conversion unit **102-2**.
- [0168] Referring to FIG. **14**, in a sectional configuration example of the unit pixel **100***d* taken along line A-A' of FIG. **13**, a first photoelectric conversion unit **101***d*-**1** and a second photoelectric conversion unit **102***d*-**1** are provided in the semiconductor substrate **131**. In the example of FIG. **14**, the first photoelectric conversion unit **101***d*-**1** and the second photoelectric conversion unit **102***d*-**1** are formed as embedded photodiodes.
- [0169] On the left side of the first photoelectric conversion unit **101***d***-1** in FIG. **14**, an inter-pixel isolation portion **132***d* surrounding the unit pixel **100***d* is provided. Also on the right side of the second photoelectric conversion unit **102***d***-1** in FIG. **14**, the inter-pixel isolation portion **132***d* surrounding the unit pixel **100***d* is provided.
- [0170] The inter-pixel isolation portion **132***d* is also provided between the first photoelectric conversion unit **101***d***-1** and the second photoelectric conversion unit **102***d***-1**. The inter-pixel isolation portion provided between the first photoelectric conversion unit **101***d***-1** and the second photoelectric conversion unit **102***d***-1** may be replaced with the inter-pixel isolation portion **201** of the third embodiment.
- [0171] The gate of a selection transistor **110** and the gate of the third transfer transistor **105** are provided on the front side (the upper side in FIG. **14**) of the semiconductor substrate **131**. An N-type diffusion layer **231** is formed on the front side of the first photoelectric conversion unit **101***d***-1** in the semiconductor substrate **131**. Referring to FIGS. **13** and **14**, the N-type diffusion layer **231** is a diffusion layer formed between the selection transistor **110** (denoted as SEL in FIG. **13**) and the inter-pixel isolation portion **132***d*.
- [0172] On the front side of the second photoelectric conversion unit **102***d***-1** in the semiconductor substrate **131**, an N-type diffusion layer **232** and an N-type diffusion layer **233** are formed. Referring to FIGS. **13** and **14**, the N-type diffusion layer **232** is a diffusion layer formed between the third transfer transistor **105** (denoted as FCG in FIG. **13**) and the inter-pixel isolation portion **132***d* provided between the first photoelectric conversion unit **101***d* and the second photoelectric conversion unit **102***d***-1**. The N-type diffusion layer **232** is a diffusion layer formed between the third transfer transistor **105** and the inter-pixel isolation portion **132***d* provided between the second photoelectric conversion unit **102***d***-1** and the first photoelectric conversion unit **101***d* (not

illustrated) in the adjacent unit pixel **100***d*.

[0173] The MIM capacitor **221-1** is connected to the N-type diffusion layer **233**. The N-type diffusion layer **231**, the N-type diffusion layer **232**, and the N-type diffusion layer **233** are diffusion layers acting as sources or drains of connected transistors.

[0174] Also in the unit pixel  $\mathbf{100}d$  according to the fourth embodiment, the saturation signal amount of the large pixel (first photoelectric conversion unit  $\mathbf{101}d$ ) can be increased, the transition point of signal processing to the small pixel (second photoelectric conversion unit  $\mathbf{102}d$ ) can be delayed, and an SN ratio by the transition point can be improved. Blooming from the large pixel to the small pixel can be also suppressed, thereby preventing a deterioration of image quality of the small pixel.

<Operation of Unit Pixel>

[0175] Referring to FIG. **15**, the operations of the unit pixel **100** according to the first to fourth embodiments will be described below. FIG. **15** is a timing chart for explaining operations performed when the unit pixel **100** is read.

[0176] FIG. **15** shows a driving example of the unit pixel **100** in a 1H period (one horizontal period) in the pixel array unit **11**. In FIG. **15**, the horizontal direction indicates a time direction. [0177] At a time before a reset period is started in the low conversion efficiency (LCG) of the large pixel (first photoelectric conversion unit **101**), the vertical driving unit **12** turns on the selection transistor **110** and the reset transistor **108**. At this point, the first transfer transistor **103**, the second transfer transistor **104**, and the third transfer transistor **105** are placed in an off-state. In the case of a setting for the unit pixel **100** to be read, the power supply voltage FCVDD is set at a high level from the start to the end of reading.

[0178] When the reset period in the low conversion efficiency (LCG) of the large pixel (first photoelectric conversion unit **101**) is started, the driving signal RST and the driving signal FDG are set at the high level, the reset transistor **108** and the second transfer transistor **104** are brought into conduction, and a charge accumulated in the FD **107** is reset.

[0179] The vertical driving unit **12** electrically connects the FD unit **107** and the node **112** by turning on the second transfer transistor **104**. Charge accumulated in the FD unit **107** and the node **112** is discharged, and then the FD unit **107** and the node **112** are reset.

[0180] Thereafter, the driving signal FDG and the driving signal RST are sequentially set at a low level, the second transfer transistor **104** and the reset transistor **108** are sequentially brought into a nonconducting state (off-state), and then the driving signal FDG is set at the high level again; meanwhile, the second transfer transistor **104** is brought into conduction.

[0181] Thus, in the state of low conversion efficiency in which the FD unit **107** and the node **112** are connected to each other, a voltage signal corresponding to a charge held in the FD unit **107** and the node **112** is supplied to the column processing unit **13** from the amplification transistor **109** through the selection transistor **110** and the vertical signal line **17**.

[0182] The column processing unit **13** determines a reset level in the low conversion efficiency of the large pixel by performing signal processing such as AD conversion on the signal supplied from the amplification transistor **109**.

[0183] Thereafter, when a reset period in the high conversion efficiency (HCG) of the large pixel (first photoelectric conversion unit **101**) is started, the driving signal FDG is set at the low level and the second transfer transistor **104** is brought out of conduction.

[0184] In this state, a voltage signal corresponding to a charge held in the FD unit **107** is supplied to the column processing unit **13** from the amplification transistor **109** through the selection transistor **110** and the vertical signal line **17**. The column processing unit **13** obtains a noise level in the high conversion efficiency of the large pixel by performing signal processing such as AD conversion on the signal supplied from the amplification transistor **109**.

[0185] Thereafter, when a reading period in the high conversion efficiency (HCG) of the large pixel (first photoelectric conversion unit **101**) is started, the driving signal TGL is set at the high level

and the first transfer transistor **103** is brought into conduction. In the first photoelectric conversion unit **101**, photoelectric conversion is performed and the obtained charge is accumulated therein. When the first transfer transistor **103** is turned on, a charge accumulated in the first photoelectric conversion unit **101** is transferred to the FD unit **107** through the first transfer transistor **103** and is held therein.

[0186] In this case, the FD unit **107** and the node **112** are electrically isolated from each other, that is, a connection is not made therebetween, so that the conversion efficiency is high.

[0187] The vertical driving unit **12** sets the driving signal TGL at the low level, turns off the first transfer transistor **103**, and terminates the transfer of charge from the first photoelectric conversion unit **101** to the FD unit **107**. In this state, a voltage signal corresponding to a charge held in the FD unit **107** is supplied to the column processing unit **13** from the amplification transistor **109** through the selection transistor **110** and the vertical signal line **17**. The column processing unit **13** determines a signal level in the high conversion efficiency of the large pixel by performing signal processing such as AD conversion on the signal supplied from the amplification transistor **109**. [0188] Furthermore, the column processing unit **13** obtains a pixel signal in the high conversion efficiency of the large pixel by determining a difference between the signal level from the large pixel and a reset level, and supplies the pixel signal to the signal processing unit **18**. The difference between the signal level and the reset level may be calculated in the signal processing unit **18**. [0189] Thereafter, when a reading period in the low conversion efficiency (LCG) of the large pixel (first photoelectric conversion unit **101**) is started, the vertical driving unit **12** sets the driving signal FDG at the high level and brings the second transfer transistor **104** into conduction. When the reading period is started, the driving signal TGL is set at the high level for a predetermined time and the first transfer transistor **103** is brought into conduction for a predetermined time. [0190] The vertical driving unit **12** turns on the first transfer transistor **103**, transfers a charge from the first photoelectric conversion unit **101** to the FD unit **107**, turns on the second transfer transistor **104**, and obtains a state of low conversion efficiency again. In this case, the charge transferred from the first photoelectric conversion unit **101** is accumulated in the FD unit **107** and the node **112**. [0191] The vertical driving unit **12** turns off the first transfer transistor **103** and terminates the transfer of the charge from the first photoelectric conversion unit **101** to the FD unit **107**. In this state, a voltage signal corresponding to a charge held in the FD unit 107 and the node 112 is supplied to the column processing unit 13 from the amplification transistor 109 through the selection transistor **110** and the vertical signal line **17**.

[0192] The column processing unit **13** determines a signal level in the low conversion efficiency of the large pixel by performing signal processing such as AD conversion on the signal supplied from the amplification transistor **109**. Furthermore, the column processing unit **13** obtains a pixel signal in the low conversion efficiency of the large pixel by determining a difference between the signal level in the low conversion efficiency of the large pixel and the reset level, and supplies the pixel signal to the signal processing unit **18**.

[0193] Driving for obtaining the pixel signals corresponding to the high conversion frequency and the low conversion frequency of the large pixel (first photoelectric conversion unit **101**) is CDS driving.

[0194] Thereafter, a reading period for the small pixel (second photoelectric conversion unit **102**) is started. The driving signal FDG is kept at the high level, and the second transfer transistor **104** is kept in a conduction state. The driving signal FCG is set at the high level, and the third transfer transistor **105** is brought into conduction.

[0195] In the second photoelectric conversion unit **102**, photoelectric conversion is performed and the obtained charge is accumulated in the in-pixel capacitor **106**. When the third transfer transistor **105** is turned on, a charge accumulated in the in-pixel capacitor **106** is transferred to the FD unit **107** through the third transfer transistor **105** and is held therein.

[0196] In this state, a voltage signal corresponding to a charge held in the FD unit 107, the node

**112**, and the in-pixel capacitor **106** is supplied to the column processing unit **13** from the amplification transistor **109** through the selection transistor **110** and the vertical signal line **17**. [0197] The column processing unit **13** performs signal processing such as AD conversion on the signal supplied from the amplification transistor **109** and reads a signal level in the low conversion efficiency of the small pixel.

[0198] Thereafter, a reset period for the small pixel (second photoelectric conversion unit **102**) is started. The driving signal FDG is kept at the high level, and the second transfer transistor **104** is kept in a conduction state. The driving signal SEL is set at the low level for a predetermined time and then is returned to the high level, so that the selection transistor **110** is brought out of conduction for a predetermined time and then is returned to a conduction state.

[0199] The vertical driving unit **12** turns off the selection transistor **110**, temporarily brings the unit pixel **100** into an unselected state, that is, a state in which a signal is not output to the vertical signal line **17**, and turns on the reset transistor **108** to perform a reset.

[0200] In this case, charge accumulated in the second photoelectric conversion unit **102**, the inpixel capacitor **106**, the FD unit **107**, and the node **112** is discharged, and then the second photoelectric conversion unit **102**, the in-pixel capacitor **106**, the FD unit **107**, and the node **112** are reset.

[0201] The vertical driving unit **12** turns on the selection transistor **110** by setting the driving signal SEL at the high level again, brings the unit pixel **100** into a selected state, turns off the third transfer transistor **105** by setting the driving signal FCG at the low level, and electrically isolates the second photoelectric conversion unit **102** and the in-pixel capacitor **106** from the node **112**. [0202] Thereafter, the vertical driving unit **12** turns off the reset transistor **108** by setting the driving signal RST at the low level and terminates the reset. Furthermore, the vertical driving unit **12** turns on the third transfer transistor **105** by setting the driving signal FCG at the high level and electrically connects the second photoelectric conversion unit **102**, the in-pixel capacitor **106**, the FD unit **107**, and the node **112**.

[0203] In this state, a voltage signal corresponding to a charge held in the FD unit **107**, the node **112**, and the in-pixel capacitor **106** is supplied to the column processing unit **13** from the amplification transistor **109** through the selection transistor **110** and the vertical signal line **17**. [0204] The column processing unit **13** determines a reset level in the small pixel by performing signal processing such as AD conversion on the signal supplied from the amplification transistor **109**. Furthermore, the column processing unit **13** obtains the pixel signal of the small pixel by determining a difference between the signal level of the small pixel and the reset level, and supplies the pixel signal to the signal processing unit **18**. Driving for obtaining the pixel signal of the small pixel is DDS driving.

[0205] The signal processing unit **18** generates the image signal of an image on the basis of the pixel signals from the high conversion efficiency and low conversion efficiency of the large pixel and the small pixel for each unit pixel **100** and outputs the image signal to the subsequent stage, the pixel signals being supplied from the column processing unit **13** as described above.

[0206] Subsequently, a DOL (Digital Over Lap) period is executed. The DOL period is a reading period of a signal level for obtaining a pixel signal corresponding to the maximum illuminance and a reset level.

[0207] The vertical driving unit **12** turns off the third transfer transistor **105** by setting the driving signal FCG at the low level, and electrically isolates the second photoelectric conversion unit **102** and the in-pixel capacitor **106** from the node **112**.

[0208] The vertical driving unit **12** turns off the selection transistor **110** by setting the driving signal SEL at the low level and places the unit pixel **100** in an unselected state. Furthermore, after the DOL period, the vertical driving unit **12** turns on the reset transistor **108** by setting the driving signal RST at the high level and resets the FD unit **107** and the node **112**.

[0209] At this point, the column processing unit 13 reads a signal from the unit pixel 100, that is, a

signal corresponding to a charge accumulated in the FD unit **107** or the like, and then the image signal is generated in the signal processing unit **18** on the basis of the read signal according to, for example, a method called DOL.

[0210] The foregoing driving allows the imaging device **10** to generate an image with a wide dynamic range on the basis of a plurality of pixel signals corresponding to illuminance levels. Fifth Embodiment

[0211] FIG. **16** illustrates a circuit configuration example of a unit pixel **100***e* according to a fifth embodiment. In the unit pixel **100***e* in FIG. **16**, parts having the same functions as the unit pixel **100***a* in FIG. **2** are denoted by the same reference numerals and the description thereof is omitted as necessary.

[0212] The circuit configuration of the unit pixel **100***e* in FIG. **16** is different in that a second transfer transistor **104** is omitted from the unit pixel **100***a* in FIG. **2** and a second photoelectric conversion unit **102** is directly connected to an in-pixel capacitor **106**. Moreover, in the circuit configuration of the unit pixel **100***e* in FIG. **16**, the counter electrode of an MIM capacitor **221** is connected to a power supply voltage VDD.

[0213] FIG. **17** is a timing chart for explaining the operations of the unit pixel **100***e* in FIG. **16**. [0214] In response to a shutter operation, a driving signal RST supplied to a reset transistor **108**, a driving signal FCG supplied to a third transfer transistor **105**, and a driving signal TGL supplied to a first transfer transistor **103** are set at a high level for a predetermined time and then are returned to a low level. During an exposure period, a driving signal SEL, the driving signal RST, the driving signal FCG, and the driving signal TGL are set at the low level, and thus the selection transistor **108**, the reset transistor **108**, the third transfer transistor **105**, and the first transfer transistor **103** are in a nonconducting state.

[0215] When the reset period of the large pixel (first photoelectric conversion unit **101**) is started, the driving signal RST is set at the high level and the reset transistor **108** is brought into conduction, so that the FD unit **107** is reset. When the driving signal RST is set at the low level and the reset transistor **108** is brought out of conduction, the driving signal SEL is set at the high level, the selection transistor **110** is brought into conduction, and the reset level is read from the FD unit **107**.

[0216] When the driving signal SEL is set at the low level and the selection transistor **110** is brought out of conduction, the driving signal TGL is set at the high level and the first transfer transistor **103** is brought into conduction, so that the reading period of the large pixel (first photoelectric conversion unit **101**) is started. In the first photoelectric conversion unit **101**, photoelectric conversion is performed and the obtained charge is accumulated therein. When the first transfer transistor **103** is turned on, a charge accumulated in the first photoelectric conversion unit **101** is transferred to the FD unit **107** through the first transfer transistor **103** and is held therein.

[0217] After the driving signal TGL is set at the low level, the driving signal SEL is set at the high level and the selection transistor **110** is brought into conduction, so that the signal transferred to the FD unit **107** is supplied from an amplification transistor **109** to the column processing unit **13** through the selection transistor **110** and a vertical signal line **17**. The column processing unit **13** determines the signal level by performing signal processing such as AD conversion on the signal supplied from the amplification transistor **109**. Furthermore, the column processing unit **13** obtains the pixel signal of the large pixel (first photoelectric conversion unit **101**) by determining a difference between the signal level and the reset level and supplies the pixel signal to the signal processing unit **18**.

[0218] When the driving signal SEL is set at the low level and the selection transistor **110** is brought out of conduction, the reading period of the small pixel (second photoelectric conversion unit **102**) is started. The driving signal RST is set at the high level and the reset transistor **108** is brought into conduction, so that the FD unit **107** is reset. After the driving signal RST is set at the

low level and the reset transistor **108** is brought out of conduction, the driving signal FCG is set at the high level and the third transfer transistor **105** is brought into conduction. Thereafter, the driving signal SEL is set at the high level, and the selection transistor **110** is brought into conduction.

[0219] In the second photoelectric conversion unit **102**, photoelectric conversion is performed and the obtained charge is accumulated in the MIM capacitor **221**. When the third transfer transistor **105** is turned on, a charge accumulated in the MIM capacitor **221** is transferred to the FD unit **107** through the third transfer transistor **105** and is held therein.

[0220] Moreover, the selection transistor **110** is placed in a conducting state, so that the signal transferred to the FD unit **107** is supplied from the amplification transistor **109** to the column processing unit **13** through the selection transistor **110** and the vertical signal line **17**. The column processing unit **13** determines the signal level of the small pixel (second photoelectric conversion unit **102**) by performing signal processing such as AD conversion on the signal supplied from the amplification transistor **109**.

[0221] When the driving signal SEL is set at the low level and the selection transistor **110** is brought out of conduction, the reset period of the small pixel (second photoelectric conversion unit **102**) is started. Since the driving signal FCG is kept at the high level, the third transfer transistor **105** is placed in a conduction state. The driving signal RST is set at the high level, and the reset transistor **108** is brought into conduction.

[0222] Since the selection transistor **110** is turned off, the unit pixel **100** is placed in an unselected state, that is, in a state in which no signal is output to the vertical signal line **17**. At this point, the reset transistor **108** is turned on to perform a reset. In this case, a charge accumulated in the in-pixel capacitor **106** and the FD unit **107** is discharged, and then the in-pixel capacitor **106** and the FD unit **107** are reset.

[0223] The vertical driving unit **12** turns on the selection transistor **110** by setting the driving signal SEL at the high level again and places the unit pixel **100** in a selected state. The vertical driving unit **12** then turns off the reset transistor **108** by setting the driving signal RST at the low level and terminates the reset.

[0224] Thereafter, the driving signal FCG is also set at the low level, and the third transfer transistor **105** is brought out of conduction.

[0225] The column processing unit **13** determines the reset level by performing signal processing such as AD conversion on the signal supplied from the amplification transistor **109**. Furthermore, the column processing unit **13** obtains a pixel signal from the small pixel by determining a difference between the signal level obtained from the small pixel (second photoelectric conversion unit **102**) and the reset level and supplies the pixel signal to the signal processing unit **18**. Driving for obtaining the pixel signal of the small pixel is DDS driving.

[0226] The signal processing unit **18** generates the image signal of an image on the basis of the pixel signals of the large pixel and the small pixel for each unit pixel **100***e* and outputs the image signal to the subsequent stage, the pixel signals being supplied from the column processing unit **13** as described above.

[0227] FIG. **18** illustrates a plan configuration example of the unit pixel **100***e* that has the circuit configuration and performs the operations. FIG. **19** illustrates a sectional configuration example of the unit pixel **100***e* taken along line A-B of FIG. **18**.

[0228] The unit pixel **100***e* in FIG. **18** is configured with a first photoelectric conversion unit **101***e* acting as a large pixel and a second photoelectric conversion unit **102***e* acting as a small pixel. The first photoelectric conversion unit **101***e* is L-shaped in plan view like the first photoelectric conversion units **101** included in the unit pixels **100***b* to **100***d* described as the second to fourth embodiments. The second photoelectric conversion unit **102***e* is square-shaped.

[0229] In the pixel array unit **11**, the unit pixels **100***e* are arranged in a matrix, the unit pixel **100***e* being configured with the first photoelectric conversion unit **101***e* and the second photoelectric

conversion unit **102***e*. The unit pixels **100***e* are isolated from each other by an inter-pixel isolation portion **132***e*. The inter-pixel isolation portion **132***e* is also formed between the first photoelectric conversion unit **101***e* and the second photoelectric conversion unit **102***e*. The first photoelectric conversion unit **101***e* and the second photoelectric conversion unit **102***e* are isolated from each other by the inter-pixel isolation portion **132***e*.

[0230] The inter-pixel isolation portion **132** described as the first to fourth embodiments can be applied as the inter-pixel isolation portion **132***e* that may be configured with an insulator or partially configured with a P-type diffusion layer.

[0231] In a region where the first photoelectric conversion unit **101***e* is formed, the first transfer transistor **103**, the second transfer transistor **104**, the reset transistor **108**, the amplification transistor **109**, and the selection transistor **110** are formed. These transistors are connected via an N+ diffusion layer corresponding to a source or a drain that is formed in a semiconductor substrate **131**.

[0232] In a region where the second photoelectric conversion unit **102***e* is formed, the third transfer transistor **105** for the second photoelectric conversion unit **102***e* is formed.

[0233] In the region where the first photoelectric conversion unit **101***e* is formed and the region where the second photoelectric conversion unit **102***e* is formed, a plurality of contacts are also formed. On an N-type diffusion layer **311** constituting the first transfer transistor **103**, a contact **301** to a VSS wire connected to GND or a negative power supply. On an N-type diffusion layer **312** between the first transfer transistor **103** and the reset transistor **108**, a contact **302** connected to the FD unit **107**.

[0234] The contact **302** is connected to a contact **306** provided in the region where the second photoelectric conversion unit **102***e* is formed. On an N-type diffusion layer **313** constituting the reset transistor **108**, a contact **303** connected to the power supply voltage VDD is formed. On an N-type diffusion layer **314** connected to the amplification transistor **109**, a contact **304** connected to the power supply voltage VDD is formed.

[0235] The amplification transistor **109** and the selection transistor **110** are connected to each other via an N-type diffusion layer **319**. On an N-type diffusion layer **315** connected to the selection transistor **110**, a contact **305** connected to the vertical signal line **17** is formed.

[0236] In the region where the second photoelectric conversion unit **102***e* is formed, a contact **307** connected to the VSS wire is formed on an N-type diffusion layer **317**. For the third transfer transistor **105** formed in the region where the second photoelectric conversion unit **102***e* is formed, a contact **308** connected to the MIM capacitor **221** is formed. The contact **308** is formed on an N-type diffusion layer **318** constituting the third transfer transistor **105**.

[0237] The first photoelectric conversion unit **101***e* and the second photoelectric conversion unit **102***e* are each provided with an on-chip lens **181** as illustrated in, for example, FIG. **8**. If the layout of the on-chip lenses **181** provided on the unit pixel **100***b* according to the second embodiment illustrated in FIG. **8** is applied to the unit pixel **100***e* according to the fifth embodiment illustrated in FIG. **18**, the first photoelectric conversion unit **101***e* is provided with on-chip lenses **181-1** to **181-3** and the second photoelectric conversion unit **102***e* is provided with an on-chip lens **184**. [0238] FIG. **19** illustrates a sectional configuration example of the unit pixel **100***e* taken along line A-B of FIG. **18**. The first photoelectric conversion unit **101***e* and the second photoelectric conversion unit **102***e* are provided in a semiconductor substrate **131***e*.

[0239] On the left side of the first photoelectric conversion unit **101***e* in FIG. **19**, an inter-pixel isolation portion **132***e***-1** surrounding the unit pixel **100***e* is provided. The inter-pixel isolation portions **132***e* are identified as the inter-pixel isolation portion **132***e***-1**, an inter-pixel isolation portion **132***e***-3** depending upon the position of the inter-pixel isolation portion **132***e*.

[0240] On the right side of the second photoelectric conversion unit **102***e* in FIG. **19**, the inter-pixel isolation portion **132***e***-3** surrounding the unit pixel **100***e* is provided. The inter-pixel isolation

portion **132***e***-2** is provided between the first photoelectric conversion unit **101***e* and the second photoelectric conversion unit **102***e*. The inter-pixel isolation portion **132***e***-2** is configured with an insulator like the inter-pixel isolation portion **132** according to the second embodiment.

[0241] On the front side (the upper side in FIG. **19**) of the semiconductor substrate **131***e* where the first photoelectric conversion unit **101***e* is formed, the gate of the amplification transistor **109** is formed. An oxide film **321** is formed between the gate of the amplification transistor **109** and the semiconductor substrate **131***e*.

[0242] On the front side (the upper side in FIG. **19**) of the semiconductor substrate **131***e* where the second photoelectric conversion unit **102***e* is formed, the gate of the third transfer transistor **105** is formed. An oxide film **322** is formed between the gate of the third transfer transistor **105** and the semiconductor substrate **131***e*. An N-type diffusion layer **316** is provided in a region in the semiconductor substrate **131***e* between the gate of the third transfer transistor **105** and the interpixel isolation portion **132***e*-**2**. The contact **306** (a wire connected to the FD unit **107**) is connected to the N-type diffusion layer **316**.

[0243] FIGS. **18** and **19** will be referred to again. A part of the amplification transistor **109** is sized and located to overlap the inter-pixel isolation portion **132***e*. Specifically, the left end of the gate of the amplification transistor **109** in FIGS. **18** and **19** is located on the inter-pixel isolation portion **132***e***-1**, and the right end of the amplification transistor **109** in FIGS. **18** and **19** is located on the inter-pixel isolation portion **132***e***-2**.

[0244] The inter-pixel isolation portion **132***e***-1** is an isolation portion that is provided between the unit pixels **100***e* and isolates the unit pixels **100***e*, and the inter-pixel isolation portion **132***e***-2** is an isolation portion that is provided in the unit pixel **100***e* and isolates the first photoelectric conversion unit **101***e* and the second photoelectric conversion unit **102***e* in the unit pixel **100***e*. With this configuration, the gate of the amplification transistor **109** is configured in contact with the inter-pixel isolation portion **132***e* provided between the unit pixels **100***e* and the inter-pixel isolation portion **132***e* provided in the unit pixel **100***e*.

[0245] If the gate of the amplification transistor **109** is square-shaped, the gate of the amplification transistor **109** is configured such that two of four sides constituting the gate of the amplification transistor **109** are located on the inter-pixel isolation portion **132***e*. The two sides are parallel to a line (hereinafter referred to as a virtual line) assumed to be a line connecting the source and the drain of the amplification transistor **109**.

[0246] Specifically, in the sectional configuration example of FIG. **18**, the source and the drain of the amplification transistor **109** are the N-type diffusion layer **311** and the N-type diffusion layer **319**, and the virtual line (not illustrated) connecting the N-type diffusion layer **311** and the N-type diffusion layer **319** extends in the vertical direction in FIG. **18**. In other words, the virtual line is perpendicular to line A-B. The left side of the gate of the amplification transistor **109** in FIG. **18** is a side perpendicular to line A-B, and the right side of the gate of the amplification transistor **109** in FIG. **18** is also a side perpendicular to line A-B.

[0247] Thus, the left side, the right side, and the virtual line of the gate of the amplification transistor **109** are extended in parallel. As described above, the gate of the amplification transistor **109** is configured such that among the four sides of the gate of the amplification transistor **109**, the two sides parallel to the virtual line connecting the source and the drain are located on the interpixel isolation portion **132***e*.

[0248] Since the inter-pixel isolation portion **132***e* is configured with a trench penetrating the semiconductor substrate **131***e*, the gate of the amplification transistor **109** may have a structure such that both sides extended in one direction parallel to the virtual line connecting the source and the drain are located in contact with the through trench.

[0249] The gate of the amplification transistor **109** is configured thus, thereby increasing the area of the amplification transistor **109**. Since the area of the amplification transistor **109** results from the shape of the inter-pixel isolation portion **132***e*, variations in production can be suppressed as

compared with isolation by impurity injection. The isolation by impurity injection may reduce yields because the channel size of the transistor depends upon variations in the distribution of impurity. However, according to the unit pixel **100***e* to which the present technique is applied, the isolation is not isolation by impurity injection but isolation by the inter-pixel isolation portion **132***e* (through trench), so that yields are unlikely to decrease.

[0250] If elements are isolated by dielectric isolation such as STI (Shallow Trench Isolation) or CION (Concealed Isolation with Oxide burying Nick), a portion isolated by impurity injection or an impurity injection portion extended for isolation at the bottom according to STI or CION has a junction capacitance with the channel of the transistor, which may reduce the performance of the transistor. The amplification transistor **109** can be improved in performance, for example, noise reduction by upsizing. Thus, for transistors such as the amplification transistor **109** to be upsized, a junction capacitance with STI or CION is not negligible and may reduce an amplification gain. [0251] According to the present technique, the amplification transistor **109** and other elements are isolated by the through trench instead of STI or CION, thereby suppressing the occurrence of a junction capacitance and a reduction in amplification gain.

[0252] STI or CION has a corner portion from a side to the bottom. In this case, the trap probability of charge may be increased by an interface state caused by a stress generated around the corner portion and deteriorate random noise characteristics.

[0253] According to the present technique, the amplification transistor **109** and other elements are isolated by the through trench instead of STI or CION, thereby suppressing the occurrence of a stress at an interface portion and reducing random noise caused by the trap of the interface state. [0254] The second photoelectric conversion unit **102***e* serving as the small pixel has lower sensitivity than the first photoelectric conversion unit **101***e* serving as the large pixel, and the dynamic range can be extended by providing a sensitivity ratio. The second photoelectric conversion unit **102***e* serving as the small pixel is configured to be directly connected to the MIM capacitor **221**, thereby increasing the charge saturation amount of the second photoelectric conversion unit **102***e*.

[0255] In the foregoing example, the gate of the amplification transistor **109** was described. However, the gate of another transistor, or the gate of another transistor also, can be located on the two inter-pixel isolation portions **132**. The gate of at least one transistor of the transistors constituting the unit pixel **100***e* can be configured to be located on the two inter-pixel isolation portions **132**.

Sixth Embodiment

[0256] FIG. **20** illustrates a circuit configuration example of a unit pixel **100***f* according to a sixth embodiment. In the unit pixel **100***f* in FIG. **20**, parts having the same functions as the unit pixel **100***a* in FIG. **2** are denoted by the same reference numerals and the description thereof is omitted as necessary.

[0257] The circuit configuration of the unit pixel **100***f* in FIG. **20** is different in that a fourth transfer transistor **341** is added to the unit pixel **100***a* in FIG. **2**, and other points are identical to those of the unit pixel **100***a*. As compared with the unit pixel **100***e* according to the fifth embodiment in FIG. **16**, the unit pixel **100***f* in FIG. **20** is different in that the fourth transfer transistor **34** is added and the counter electrode of an MIM capacitor **221** is a power supply voltage FCVDD, and other points are identical to those of unit pixel **100***e*.

[0258] The fourth transfer transistor **341** provided for the second photoelectric conversion unit **102** f allows separate processing of a charge accumulated in the MIM capacitor **221** after overflowing a second photoelectric conversion unit **102** f and a charge accumulated in the second photoelectric conversion unit **102** f. Thus, processing for reading the capacity of the MIM capacitor **221** and processing for reading the capacity of the second photoelectric conversion unit **102** f can be performed.

[0259] In a configuration where the power supply voltage FCVDD is connected to the MIM

capacitor **221**, a voltage different from a power supply voltage VDD can be applied to the MIM capacitor **221**. The MIM capacitor **221** has the function of accumulating a charge overflowing the second photoelectric conversion unit **102***f* in bright light. At this point, the occurrence of a dark current during an accumulation period can be suppressed by reducing the voltage of the power supply voltage FCVDD.

[0260] FIG. **21** is a timing chart for explaining the operations of the unit pixel **100***f* in FIG. **20**. [0261] In response to a shutter operation, the voltage of the power supply voltage FCVDD is set at a high level for a predetermined time and then is returned to a low level. A driving signal RST supplied to a reset transistor **108**, a driving signal FDG supplied to a second transfer transistor **104**, a driving signal FCG supplied to a third transfer transistor **105**, a driving signal TGL supplied to a first transfer transistor **103**, and a driving signal TGS supplied to the fourth transfer transistor **341** are set at the high level for a predetermined time and then are returned to the low level. [0262] During an exposure period, the power supply voltage FCVDD has a voltage at the low level, and a driving signal SEL, the driving signal RST, the driving signal FDG, the driving signal FCG, the driving signal TGL, and the driving signal TGS are set at the low level. Thus, a selection transistor **110**, the reset transistor **108**, the second transfer transistor **104**, the third transfer transistor **105**, the first transfer transistor **103**, and the fourth transfer transistor **341** are brought out of conduction.

[0263] When a reset period in the low conversion efficiency (LCG) of a large pixel (first photoelectric conversion unit **101**) is started, the driving signal RST and the driving signal FDG are set at the high level, and the reset transistor **108** and the second transfer transistor **104** are brought into conduction.

[0264] Since the second transfer transistor **104** is brought into conduction, an FD unit **107** and a node **112** are electrically connected to each other. Charge accumulated in the FD unit **107** and the node **112** is discharged, and then the FD unit **107** and the node **112** are reset.

[0265] In the state in which the FD unit **107** and the node **112** are connected, the conversion efficiency of charge to a voltage signal is lower as compared with a state in which the FD unit **107** and the node **112** are not connected.

[0266] Thereafter, the driving signal FDG and the driving signal RST are sequentially set at the low level, the second transfer transistor **104** and the reset transistor **108** are sequentially brought into a nonconducting state (off-state), and then the driving signal FDG is set at the high level again; meanwhile, the second transfer transistor **104** is brought into conduction. Moreover, the voltage of the power supply voltage FCVDD is set at the high level and the driving signal SEL is set at the high level, so that the selection transistor **110** is brought into conduction.

[0267] Thus, in the state of low conversion efficiency in which the FD unit **107** and the node **112** are connected to each other, a voltage signal corresponding to a charge held in the FD unit **107** and the node **112** is supplied to a column processing unit **13** from an amplification transistor **109** through the selection transistor **110** and a vertical signal line **17**.

[0268] The column processing unit **13** determines a reset level in the low conversion efficiency (LCG) of the large pixel by performing signal processing such as AD conversion on the signal supplied from the amplification transistor **109**.

[0269] Thereafter, when a reset period in the high conversion efficiency (HCG) of the large pixel (first photoelectric conversion unit **101**) is started, the driving signal FDG is set at the low level and the second transfer transistor **104** is brought out of conduction. Thus, the FD unit **107** and the node **112** are electrically isolated from each other and are placed in a state of high conversion efficiency with higher conversion efficiency than in a state of low conversion efficiency.

[0270] In this state, a voltage signal corresponding to a charge held in the FD unit **107** is supplied to the column processing unit **13** from the amplification transistor **109** through the selection transistor **110** and the vertical signal line **17**. The column processing unit **13** obtains a noise level in the high conversion efficiency (HCG) of the large pixel by performing signal processing such as

AD conversion on the signal supplied from the amplification transistor **109**.

[0271] Thereafter, when a reading period in the high conversion efficiency (HCG) of the large pixel (first photoelectric conversion unit **101**) is started, the driving signal TGL is set at the high level and the first transfer transistor **103** is brought into conduction. In a first photoelectric conversion unit **101***f*, photoelectric conversion is performed and the obtained charge is accumulated therein. When the first transfer transistor **103** is turned on, a charge accumulated in the first photoelectric conversion unit **101***f* is transferred to the FD unit **107** through the first transfer transistor **103** and is held therein.

[0272] In this case, the FD unit **107** and the node **112** are electrically isolated from each other, that is, a connection is not made therebetween, so that the conversion efficiency is high.

[0273] The driving signal TGL is set at the low level, the first transfer transistor **103** is turned off, and the transfer of charge from the first photoelectric conversion unit **101** to the FD unit **107** is terminated. In this state, when the driving signal SEL is set at the high level and the selection transistor **110** is turned on, a voltage signal corresponding to a charge held in the FD unit **107** is supplied to the column processing unit **13** from the amplification transistor **109** through the selection transistor **110** and the vertical signal line **17**. The column processing unit **13** determines a signal level in the high conversion efficiency of the large pixel by performing signal processing such as AD conversion on the signal supplied from the amplification transistor **109**.

[0274] Furthermore, the column processing unit **13** obtains a pixel signal in the high conversion efficiency of the large pixel by determining a difference between the signal level of the first photoelectric conversion unit **101** and a reset level, and supplies the pixel signal to a signal processing unit **18**. The difference between the signal level and the reset level may be calculated in the signal processing unit **18**.

[0275] When the driving signal SEL is set at the low level and the selection transistor **110** is turned off, a reading period in the low conversion efficiency (LCG) of the large pixel (first photoelectric conversion unit **101**) is started. The vertical driving unit **12** sets the driving signal FDG at the high level and brings the second transfer transistor **104** into conduction. When the reading period is started, the driving signal TGL is set at the high level for a predetermined time and the first transfer transistor **103** is brought into conduction for a predetermined time.

[0276] The vertical driving unit **12** turns on the first transfer transistor **103**, transfers a charge from the first photoelectric conversion unit **101** to the FD unit **107**, turns on the second transfer transistor **104**, and obtains a state of low conversion efficiency again. In this case, the charge transferred from the first photoelectric conversion unit **101** is accumulated in the FD unit **107** and the node **112**. [0277] When the first transfer transistor **103** is turned off, the transfer of charge from the first photoelectric conversion unit **101** to the FD unit **107** is terminated. In this state, when the driving signal SEL is set at the high level and the selection transistor **110** is brought into conduction, a voltage signal corresponding to a charge held in the FD unit **107** and the node **112** is supplied to the column processing unit **13** from the amplification transistor **109** through the selection transistor **110** and the vertical signal line **17**.

[0278] The column processing unit **13** determines a signal level in the low conversion efficiency of the large pixel by performing signal processing such as AD conversion on the signal supplied from the amplification transistor **109**. Furthermore, the column processing unit **13** obtains a pixel signal in the low conversion efficiency of the large pixel by determining a difference between the signal level in the low conversion efficiency of the large pixel and the reset level, and supplies the pixel signal to the signal processing unit **18**.

[0279] Driving for obtaining the pixel signal of the large pixel is CDS driving.

[0280] Thereafter, a reset period for the small pixel (second photoelectric conversion unit **102**) is started. Before the reset period is started, the driving signal SEL is also set at the low level and the selection transistor **110** is turned off.

[0281] The driving signal FDG is kept at the high level, and the second transfer transistor **104** is

kept in a conduction state. The driving signal RST is set at the high level, and the reset transistor **108** is turned on. In this case, a charge accumulated in the FD unit **107** and the node **112** is discharged, and then the FD unit **107** and the node **112** are reset.

[0282] The vertical driving unit **12** turns on the selection transistor **110** by setting the driving signal SEL at the high level again and places the unit pixel **100** in a selected state. The vertical driving unit **12** then turns off the reset transistor **108** by setting the driving signal RST at the low level and terminates the reset.

[0283] The vertical driving unit **12** turns on the third transfer transistor **105** by setting the driving signal FCG at the high level and electrically connects the MIM capacitor **221**, the FD unit **107**, and the node **112**.

[0284] In this state, a voltage signal corresponding to a charge held in the FD unit **107**, the node **112**, and the MIM capacitor **221** is supplied to the column processing unit **13** from the amplification transistor **109** through the selection transistor **110** and the vertical signal line **17**. [0285] The column processing unit **13** obtains the reset signal of the small pixel by performing signal processing such as AD conversion on the signal supplied from the amplification transistor **109**.

[0286] When the driving signal SEL is set at the low level and the selection transistor **110** is turned off, the reading period of the signal of the small pixel (second photoelectric conversion unit **102***f*) and the reading period of a signal for a combination of the small pixel (second photoelectric conversion unit **102***f*) and the MIM capacitor **221** are started. When the reading period of the small pixel and the reading period of the small pixel+the MIM capacitor **221** are started, the driving signal TGS is set at the high level and the fourth transfer transistor **341** is turned on. In the second photoelectric conversion unit **102**, photoelectric conversion is performed and the obtained charge is accumulated in the second photoelectric conversion unit **102**, and a charge having overflown the second photoelectric conversion unit **102** is accumulated in the MIM capacitor **221**.

[0287] When the fourth transfer transistor **341** is turned on, a charge accumulated in the second photoelectric conversion unit **102** and the MIM capacitor **221** is transferred to the FD unit **107** through the third transfer transistor **105** and is held therein. In this state, when the driving signal TGS is set at the low level, the fourth transfer transistor **341** is turned off, the driving signal SEL is set at the high level, and the selection transistor **110** is turned on, a voltage signal corresponding to a charge held in the MIM capacitor **221**, the FD unit **107**, and the node **112** is supplied to the column processing unit **13** from the amplification transistor **109** through the selection transistor **110** and the vertical signal line **17**.

[0288] The column processing unit **13** determines the signal level of the small pixel (second photoelectric conversion unit **102**) by performing signal processing such as AD conversion on the signal supplied from the amplification transistor **109**, and then determines the signal level of the combination of the small pixel (second photoelectric conversion unit **102**) and the MIM capacitor **211**.

[0289] When the driving signal SEL is set at the low level and the selection transistor **110** is turned off, the reset period of the small pixel (second photoelectric conversion unit **102**) and the MIM capacitor **221** is started. The driving signal FDG is kept at the high level, and the second transfer transistor **104** is kept in a conduction state.

[0290] The vertical driving unit **12** turns off the selection transistor **110**, temporarily brings the unit pixel **100** into an unselected state, that is, a state in which a signal is not output to the vertical signal line **17**, and turns on the reset transistor **108** to perform a reset.

[0291] In this case, a charge accumulated in the MIM capacitor **221**, the FD unit **107**, and the node **112** is discharged, and then the MIM capacitor **221**, the FD unit **107**, and the node **112** are reset. The reset transistor **108** is turned off by setting the driving signal RST at the low level, so that the reset is terminated.

[0292] The vertical driving unit **12** turns on the selection transistor **110** by setting the driving signal

SEL at the high level again and places the unit pixel **100***f* in a selected state. The driving signal FDG and the driving signal FCG are kept at the high level, so that the second transfer transistor **104** and the third transfer transistor **105** are turned on, and the MIM capacitor **221**, the FD unit **107**, and the node **112** are electrically connected.

[0293] In this state, a voltage signal corresponding to a charge held in the FD unit **107**, the node **112**, and the MIM capacitor **221** is supplied to the column processing unit **13** from the amplification transistor **109** through the selection transistor **110** and the vertical signal line **17**. [0294] The column processing unit **13** determines the reset level of the small pixel by performing signal processing such as AD conversion on the signal supplied from the amplification transistor **109**. Furthermore, the column processing unit **13** obtains the pixel signal of the small pixel by determining a difference between the signal level from the small pixel and the reset level, and supplies the pixel signal to the signal processing unit **18**.

[0295] At the completion of the reset period of the small pixel and the MIM capacitor **221**, the driving signal SEL, the driving signal FDG, and the driving signal FCG are set at the low level, and the reset transistor 108, the second transfer transistor 104, and the third transfer transistor 105 are turned off.

[0296] The signal processing unit **18** generates the image signal of an image on the basis of the pixel signals of the high conversion efficiency and low conversion efficiency of the large pixel and the pixel signal of the small pixel for each unit pixel **100** and outputs the image signal to the subsequent stage, the pixel signals being supplied from the column processing unit 13 as described above.

[0297] The foregoing driving allows the imaging device **10** to generate an image with a wide dynamic range on the basis of a plurality of pixel signals corresponding to the conversion efficiency.

[0298] FIG. **22** illustrates a plan configuration example of the unit pixel **100** *f* that has the circuit configuration and performs the operations. The unit pixel **100** f in FIG. **22** is different in that the second transfer transistor **104** and the fourth transfer transistor **341** are added to the unit pixel **100***e* in FIG. 18 and the counter electrode of the MIM capacitor 221 is the power supply voltage [0299] FCVDD. Other points are identical to those of the unit pixel **100***e*, and thus the explanation of identical portions is omitted as necessary. The different points will be described below. [0300] In the unit pixel **100***f* in FIG. **22**, the second transfer transistor **104** is disposed in a region where the first photoelectric conversion unit **101** *f* is formed, that is, the upper region of FIG. **22**. One end of the second transfer transistor **104** is connected to an N-type diffusion layer **351** constituting the first transfer transistor **103**. The other end of the second transfer transistor **104** is connected to an N-type diffusion layer **352** constituting the reset transistor **108**. [0301] On the N-type diffusion layer **351**, a contact **361** to be connected to the FD unit **107** is formed. On the N-type diffusion layer **352**, a contact **362** to be connected to the node **112** is

formed. A contact to be connected to the node **112** is formed also in a region where a second transfer transistor **104***f* is formed.

[0302] In a region where the second transfer transistor **104** *f* is formed, the gate of the third transfer transistor **105** and the gate of the fourth transfer transistor **341** are formed. Between the third transfer transistor **105** and the fourth transfer transistor **341**, an N-type diffusion layer **353** is provided. On the N-type diffusion layer **353**, a contact **363** connected to the node **112** is formed. [0303] Also in the unit pixel **100***f* according to the sixth embodiment illustrated in FIG. **22**, the gate of the amplification transistor **109** is located on an inter-pixel isolation portion **132**f as in the unit pixel **100***e* according to the fifth embodiment illustrated in FIG. **18**. Specifically, referring to FIG. **22**, the left side of the gate of an amplification transistor **109***e* in FIG. **22** is located on an interpixel isolation portion **132***e***-1**, and the right side of the amplification transistor **109** in FIG. **22** is located on an inter-pixel isolation portion **132***e***-2**.

[0304] If the gate of the amplification transistor **109** is square-shaped, the gate of the amplification

transistor 109f is configured such that two of four sides constituting the gate of the amplification transistor 109f are located on an inter-pixel isolation portion 132e. The two sides are parallel to a virtual line connecting the source and the drain of the amplification transistor 109f.

[0305] The gate of the amplification transistor **109** is configured such that among the four sides of the gate of the amplification transistor **109** *f*, the two sides parallel to the virtual line connecting the source and the drain are located on the inter-pixel isolation portion **132** *f*. In other words, the gate of the amplification transistor **109** *f* has a structure such that both sides extended in one direction parallel to the virtual line connecting the source and the drain are located in contact with the through trench.

[0306] The gate of the amplification transistor **109***f* is configured thus, thereby extending the area of the amplification transistor **109***f*. Since the area of the amplification transistor **109***f* results from the shape of the inter-pixel isolation portion **132***f*, variations in production can be suppressed as compared with isolation by impurity injection. According to the present technique, the amplification transistor **109***f* and other elements are isolated by the through trench instead of STI or CION, thereby suppressing the occurrence of a junction capacitance and a reduction in amplification gain.

[0307] According to the present technique, the amplification transistor **109***f* and other elements are isolated by the through trench instead of STI or CION, thereby suppressing the occurrence of a stress at an interface portion and reducing random noise caused by the trap of the interface state. [0308] The second photoelectric conversion unit **102***f* serving as the small pixel has lower sensitivity than the first photoelectric conversion unit **101***f* serving as the large pixel, and the dynamic range can be extended by providing a sensitivity ratio. The second photoelectric conversion unit **102***f* serving as the small pixel is configured to be directly connected to the MIM capacitor **221**, thereby increasing the charge saturation amount of the second photoelectric conversion unit **102***f*.

Seventh Embodiment

[0309] FIG. **23** illustrates a circuit configuration example of a unit pixel **100***g* according to a seventh embodiment. In the unit pixel **100***g* in FIG. **23**, parts having the same functions as the unit pixel **100***e* in FIG. **16** are denoted by the same reference numerals and the description thereof is omitted as necessary.

[0310] The circuit configuration of the unit pixel **100***g* in FIG. **23** is different in that the selection transistor **110** is omitted from the circuit configuration of the unit pixel **100***e* in FIG. **16** and an amplification transistor **109** is directly connected to a vertical signal line **17**. Another difference is that a power supply voltage SELVDD serves as the counter electrodes of a reset transistor **108** and the amplification transistor **109**.

[0311] In the unit pixel **100***g* illustrated in FIG. **23**, the reset transistor **108** has the drain connected to the selection power supply voltage SELVDD and the source connected to an FD unit **107**. The selection power supply voltage SELVDD is a power supply selectively set at a VDD level or a GND level.

[0312] The amplification transistor **109** has a source follower configuration in which the gate is connected to the FD unit **107**, the drain is connected to the selection power supply voltage SELVDD, and the source is connected to the vertical signal line **17**. The amplification transistor **109** is placed in an operating state by setting the selection power supply voltage SELVDD at the VDD level, allowing the selection of the unit pixel **100***g*. The amplification transistor **109** outputs the potential of the FD unit **107** as a reset level to the vertical signal line **17** after a reset by the reset transistor **108** and outputs the potential of the FD unit **107** as a signal level to the vertical signal line **17** after a signal charge is transferred by a first transfer transistor **103**.

[0313] FIG. **24** is a timing chart for explaining the operations of the unit pixel **100***g* in FIG. **23**. [0314] In response to a shutter operation, a power supply voltage SELVDD and a power supply voltage FCVDD are set at a high level for a predetermined time. Furthermore, a driving signal RST

supplied to the reset transistor **108**, a driving signal FCG supplied to a third transfer transistor **105**, and a driving signal TGL supplied to the first transfer transistor **103** are set at the high level for a predetermined time and then are returned to a low level.

[0315] During an exposure period, the driving signal RST, the driving signal FCG, and the driving signal TGL are set at the low level, and thus the reset transistor **108**, the third transfer transistor **105**, and the first transfer transistor **103** are in a nonconducting state. The power supply voltage SELVDD and the power supply voltage FCVDD are both set at the low level.

[0316] When the reset period of the large pixel (first photoelectric conversion unit **101**) is started, the power supply voltage SELVDD is set at the high level and the unit pixel **100***g* is placed in a selected state. When the reset period of the large pixel (first photoelectric conversion unit **101**) is started, the driving signal RST is set at the high level and the reset transistor **108** is brought into conduction, so that the FD unit **107** is reset.

[0317] Thereafter, the reset transistor **108** is turned off by setting the driving signal RST at the low level, so that the reset is terminated. When the driving signal RST is set at the low level, the power supply voltage FCVDD is set at the high level.

[0318] When the reading period of the large pixel (first photoelectric conversion unit **101**) is started, the driving signal TGL is set at the high level and the first transfer transistor **103** is brought into conduction. In the first photoelectric conversion unit **101**, photoelectric conversion is performed and the obtained charge is accumulated therein. When the first transfer transistor **103** is turned on, a charge accumulated in the first photoelectric conversion unit **101** is transferred to the FD unit **107** through the first transfer transistor **103** and is held therein.

[0319] After the driving signal TGL is set at the low level, the signal transferred to the FD unit **107** is supplied from the amplification transistor **109** to a column processing unit **13** through the vertical signal line **17**. The column processing unit **13** determines the signal level by performing signal processing such as AD conversion on the signal supplied from the amplification transistor **109**. Furthermore, the column processing unit **13** obtains the pixel signal of the large pixel (first photoelectric conversion unit **101**) by determining a difference between the signal level and the reset level and supplies the pixel signal to a signal processing unit **18**.

[0320] When the reading period of the small pixel (second photoelectric conversion unit **102**) is started, the driving signal RST is set at the high level and the reset transistor **108** is brought into conduction, so that the FD unit **107** is reset. After the driving signal RST is set at the low level and the reset transistor **108** is brought out of conduction, the driving signal FCG is set at the high level and the third transfer transistor **105** is brought into conduction.

[0321] In the second photoelectric conversion unit **102**, photoelectric conversion is performed and the obtained charge is accumulated in an MIM capacitor **221**. When the third transfer transistor **105** is turned on, a charge accumulated in the MIM capacitor **221** is transferred to the FD unit **107** through the third transfer transistor **105** and is held therein.

[0322] Moreover, the power supply voltage SELVDD is set at the high level, so that the unit pixel **100***g* is placed in a selected state. Thus, the signal transferred to the FD unit **107** is supplied from the amplification transistor **109** to the column processing unit **13** through the vertical signal line **17**. The column processing unit **13** determines the signal level of the small pixel (second photoelectric conversion unit **102**) by performing signal processing such as AD conversion on the signal supplied from the amplification transistor **109**.

[0323] The reset period for the small pixel (second photoelectric conversion unit **102**) is started. The driving signal RST is set at the high level, and the reset transistor **108** is brought into conduction. Since the driving signal FCG is kept at the high level, the third transfer transistor **105** is also placed in a conduction state. The reset transistor **108** is turned on by setting the driving signal RST at the high level, so that a reset is performed. In this case, a charge accumulated in the MIM capacitor **221** and the FD unit **107** is discharged, and then the MIM capacitor **221** and the FD unit **107** are reset.

[0324] The vertical driving unit **12** then turns off the reset transistor **108** by setting the driving signal RST at the low level and terminates the reset. Thereafter, the driving signal FCG is also set at the low level, and the third transfer transistor **105** is brought out of conduction.

[0325] The column processing unit **13** determines a reset level in the small pixel by performing signal processing such as AD conversion on the signal supplied from the amplification transistor **109**. Furthermore, the column processing unit **13** obtains a pixel signal in the small pixel by determining a difference between the signal level obtained from the small pixel (second photoelectric conversion unit **102**) and the reset level and supplies the pixel signal to the signal processing unit **18**. Driving for obtaining the pixel signal in the small pixel is DDS driving. [0326] The signal processing unit **18** generates the image signal of an image on the basis of the pixel signals of the large pixel and the small pixel for each unit pixel **100***g* and outputs the image signal to the subsequent stage, the pixel signals being supplied from the column processing unit **13** as described above.

[0327] FIG. **25** illustrates a plan configuration example of the unit pixel **100***g* that has the circuit configuration and performs the operations. The unit pixel **100***g* in FIG. **25** is different in that the selection transistor **110** is omitted from the unit pixel **100***e* in FIG. **18** and the reset transistor **108** and the amplification transistor **109** are connected to the power supply voltage SELVDD. Other points are identical to those of the unit pixel **100***e*, and thus the explanation of identical portions is omitted as necessary. The different points will be described below.

[0328] A contact **303** formed on an N-type diffusion layer **313** constituting the reset transistor **108** and a contact **304** formed on an N-type diffusion layer **314** constituting the amplification transistor **109** are connected to the power supply voltage SELVDD.

[0329] The amplification transistor **109** is connected to an N-type diffusion layer **391** on which a contact **392** connected to the vertical signal line **17** is formed. The amplification transistor **109** is configured with the N-type diffusion layer **314** and the N-type diffusion layer **391** that serve as a source or a drain.

[0330] In the seventh embodiment, the selection transistor **110** is not provided, so that the amplification transistor **109** can be configured with a larger size, accordingly. Comparing the amplification transistor **109***e* in FIG. **25** and the amplification transistor **109***e* in FIG. **18** needs a region for forming the selection transistor **110** on the lower side of FIG. **18** and thus has a smaller size, accordingly. In contrast, the amplification transistor **109***g* in FIG. **25** does not need a region for forming the selection transistor **110** and thus can be extended to a region where the selection transistor **110** was formed.

[0331] It is known that a reduction of random noise can be increased with the size of the amplification transistor **109**. Thus, as in the unit pixel **100***g* according to the seventh embodiment, random noise can be further reduced by forming the amplification transistor **109***g* with a large size. [0332] Also in the unit pixel **100***g* according to the seventh embodiment illustrated in FIG. **25**, the gate of an amplification transistor **109***g* is located on an inter-pixel isolation portion **132***g* as in the unit pixel **100***e* according to the fifth embodiment illustrated in FIG. **18**. Specifically, referring to FIG. **25**, the left side of the gate of the amplification transistor **109***e* in FIG. **25** is located on an inter-pixel isolation portion **132***g*-**1**, and the right side of the amplification transistor **109** in FIG. **25** is located on an inter-pixel isolation portion **132***g*-**2**.

[0333] If the gate of the amplification transistor  $\mathbf{109}g$  is square-shaped, the gate of the amplification transistor  $\mathbf{109}g$  is configured such that two of four sides constituting the gate of the amplification transistor  $\mathbf{109}g$  are located on the inter-pixel isolation portion  $\mathbf{132}g$ . The two sides are parallel to a virtual line connecting the source and the drain (the N-type diffusion layer  $\mathbf{314}$  and the N-type diffusion layer  $\mathbf{391}$ ) of the amplification transistor  $\mathbf{109}g$ .

[0334] The gate of the amplification transistor **109***g* has a structure such that both sides extended in one direction parallel to the virtual line connecting the source and the drain are located in contact with a through trench.

[0335] The gate of the amplification transistor  $\mathbf{109}g$  is configured thus, thereby extending the area of the amplification transistor  $\mathbf{109}g$ . Since the area of the amplification transistor  $\mathbf{109}g$  results from the shape of the inter-pixel isolation portion  $\mathbf{132}g$ , variations in production can be suppressed as compared with isolation by impurity injection. According to the present technique, the amplification transistor  $\mathbf{109}g$  and other elements are isolated by the through trench instead of STI or CION, thereby suppressing the occurrence of a junction capacitance and a reduction in amplification gain.

[0336] According to the present technique, the amplification transistor **109***g* and other elements are isolated by the through trench instead of STI or CION, thereby suppressing the occurrence of a stress at an interface portion and reducing random noise caused by the trap of an interface state. [0337] The second photoelectric conversion unit **102***g* serving as the small pixel has lower sensitivity than the first photoelectric conversion unit **101***g* serving as the large pixel, and the dynamic range can be extended by providing a sensitivity ratio. The second photoelectric conversion unit **102***g* serving as the small pixel is configured to be directly connected to the MIM capacitor **221**, thereby increasing the charge saturation amount of the second photoelectric conversion unit **102***g*.

**Eighth Embodiment** 

[0338] A unit pixel **100***h* according to an eighth embodiment will be described below. The eighth embodiment relates to the layout, size, and shape of an on-chip lens. FIG. **26** illustrates the four unit pixels **100***h* in a two by two array disposed in a pixel array unit **11** (FIG. **1**). FIG. **27** illustrates a sectional configuration example of the unit pixel **100***h* taken along line A-B of FIG. **26**. [0339] In FIG. **26**, a unit pixel **100***h*-**1** is disposed on the upper left, a unit pixel **100***h*-**2** is disposed on the upper right, a unit pixel **100***h*-**3** is disposed on the lower left, and a unit pixel **100***h*-**4** is disposed on the lower right. In the following description, if the unit pixels **100***h*-**1** to **100***h*-**4** do not need to be distinguished from one another, the unit pixels will be simply referred to as unit pixels **100***h*. Other parts will be similarly described.

[0340] The unit pixel **100***h***-1** is configured to include a first photoelectric conversion unit **101***h***-1** and a second photoelectric conversion unit **102***h***-1**. The unit pixel **100***h***-2** is configured to include a first photoelectric conversion unit **101***h***-2** and a second photoelectric conversion unit **102***h***-3**. The unit pixel **100***h***-4** is configured to include a first photoelectric conversion unit **102***h***-3**. The unit pixel **100***h***-4** is configured to include a first photoelectric conversion unit **101***h***-4** and a second photoelectric conversion unit **102***h***-4**. [0341] The first photoelectric conversion unit **101***h* is L-shaped, and the second photoelectric conversion unit **102***h* is square-shaped. The combined shape of the first photoelectric conversion unit **101***h* and the second photoelectric conversion unit **102***h*, in other words, the shape of the unit pixel **100***h* is a quadrangle (a square in FIG. **26**).

[0342] In the pixel array unit **11**, the unit pixels **100***h* are arranged in a matrix, the unit pixel **100***h* being configured with the first photoelectric conversion unit **101***h* and the second photoelectric conversion unit **102***h*. The unit pixels **100***h* are isolated from each other by an inter-pixel isolation portion **132***h*. The inter-pixel isolation portion **132***h* is also formed between the first photoelectric conversion unit **101***h* and the second photoelectric conversion unit **102***h*. The first photoelectric conversion unit **101***h* and the second photoelectric conversion unit **102***h* are isolated from each other by the inter-pixel isolation portion **132***h*.

[0343] The unit pixel **100***h* is surrounded by the inter-pixel isolation portion **132***h*. Referring to the sectional configuration example of the unit pixels **100***h* in FIG. **27**, an inter-pixel isolation portion **132***h*-**1** is provided on the left side of the unit pixel **100***h* including the first photoelectric conversion unit **101***h*-**1** and the second photoelectric conversion unit **102***h*-**2**, and an inter-pixel isolation portion **132***h*-**3** is provided on the right side (on the right side of the second photoelectric conversion unit **102***h*-**1**).

[0344] The unit pixel **100***h* is configured to be surrounded by the inter-pixel isolation portion **132***h*,

thereby preventing light from leaking into the adjacent unit pixel **100***h*.

[0345] Likewise, an inter-pixel isolation portion **132***h***-2** (FIG. **27**) is formed between the first photoelectric conversion unit **101***h* and the second photoelectric conversion unit **102***h* constituting the unit pixels **100***h* with the first photoelectric conversion unit **101***h*, thereby preventing light from leaking from the first photoelectric conversion unit **101***h***-1** into the adjacent second photoelectric conversion unit **102***h***-2**.

[0346] The inter-pixel isolation portion **132***h* is configured such that a trench penetrates a semiconductor substrate **131** in the depth direction and the trench is filled with an insulator in the semiconductor substrate **131** made of, for example, silicon. For example, SiO2 is used as the insulator. The structure in the trench may be a layer made of SiO2 alone or a multilayer configuration made of SiO2 and polysilicon. A metallic film made of, for example, aluminum or tungsten may be formed on the inter-pixel isolation portion **132***h*.

[0347] The first photoelectric conversion unit **101***h***-1** in FIG. **27** is formed as a so-called embedded photodiode that has an n-type impurity region formed in a p-type impurity region **133** formed in the semiconductor substrate **131** made of silicon. Likewise, the second photoelectric conversion unit **102***h***-1** is also formed as an embedded photodiode.

[0348] A light shielding film **411** is formed on the inter-pixel isolation portion **132***h*. A light shielding film **411-1** is provided on the inter-pixel isolation portion **132***h*-**1**, a light shielding film **411-2** is provided on the inter-pixel isolation portion **132***h*-**2**, and a light shielding film **411-3** is provided on the inter-pixel isolation portion **132***h*-**3**. The light shielding film **411** is a film made of a light shielding material that prevents incident light from entering an adjacent pixel. [0349] On the upper side of the semiconductor substrate **131** where the first photoelectric conversion unit **101***h*-**1** and the second photoelectric conversion unit **102***h*-**2** are formed, a planarizing film **412** is formed and the light shielding film **411** is formed in the planarizing film **412**. An on-chip lens **401-3** and an on-chip lens **401-4** are provided on the planarizing film **412**. [0350] Referring to FIG. **26**, on-chip lenses **401-1** to **401-3** are provided on the first photoelectric conversion unit **101***h*-**1**, and the on-chip lenses **401-4** is provided on the second photoelectric conversion unit **102***h*-**1**. Likewise, on-chip lenses **401-5** to **401-7** are provided on the second photoelectric conversion unit **102***h*-**2**, and an on-chip lens **401-8** is provided on the second photoelectric conversion unit **102***h*-**2**.

[0351] Similarly, on-chip lenses **401-9** to **401-11** are provided on the first photoelectric conversion unit **101***h***-3**, and an on-chip lens **401-12** is provided on the second photoelectric conversion unit **102***h***-3**. Similarly, on-chip lenses **401-13** to **401-15** are provided on the first photoelectric conversion unit **101***h***-4**, and an on-chip lens **401-16** is provided on the second photoelectric conversion unit **102***h***-4**.

[0352] The on-chip lenses **401-1** to **401-16** are circularly formed in the same size. The three on-chip lenses **401** are provided on the single first photoelectric conversion unit **101***h*. The three on-chip lenses **401** are disposed in an L-shape aligned with the L-shaped first photoelectric conversion unit **101***h*. The single on-chip lens **401** is disposed on the second photoelectric conversion unit **102***h*.

[0353] The on-chip lenses **401** formed in large sizes can improve light-gathering capability, thereby increasing sensitivity in the photoelectric conversion unit. In the example illustrated in FIGS. **26** and **27**, the on-chip lenses **401** are formed in large sizes in contact with one another.

[0354] Referring to FIG. **27** again, a boundary between the on-chip lens **401-3** and the on-chip lens **401-4** is denoted as a boundary P**1**. The boundary P**1** is located substantially at the center of the inter-pixel isolation portion **132***h***-2** formed between the first photoelectric conversion unit **101***h***-1** and the second photoelectric conversion unit **102***h***-2**. The on-chip lens **401** is formed with one end thereof large-sized to be located at the boundary P**1** between pixels.

[0355] As described above, if the plurality of on-chip lenses **401** are disposed in the unit pixel **100***h* and the on-chip lenses **401** are identical in size and shape, the on-chip lenses **401** can be formed

with one ends thereof large-sized to be located at the center of the inter-pixel isolation portion **132***h*.

[0356] The eighth embodiment can be implemented in combination with one or more of the second to seventh embodiments.

Ninth Embodiment

[0357] A unit pixel **100***i* according to a ninth embodiment will be described below. The ninth embodiment relates to the layout, size, and shape of an on-chip lens. FIG. **28** illustrates the four unit pixels **100***i* in a 2 by 2 array disposed in a pixel array unit **11** (FIG. **1**). FIG. **29** illustrates a sectional configuration example of the unit pixel **100***i* taken along line A-B of FIG. **28**. [0358] The unit pixel **100***i* in FIG. **28** is configured with a first photoelectric conversion unit **101***i* in an L-shape and a second photoelectric conversion unit **102***i* in a square shape like the unit pixels **100***h* in FIG. **26**. The unit pixel **100***i* in FIG. **28** is different from the unit pixel **100***h* according to the eighth embodiment in the shape, size, and position or the like of an on-chip lens **421** provided on each of a first photoelectric conversion unit **101***i* and a second photoelectric conversion unit **102***i*. Other points are identical to those of the unit pixel **100***h* and thus the explanation of identical portions is omitted as necessary.

[0359] On-chip lenses **421-1** to **421-3** are provided on a first photoelectric conversion unit **101***i***-1**, and an on-chip lens **421-4** is provided on a second photoelectric conversion unit **102***i***-1**. Similarly, on-chip lenses **421-5** to **421-7** are provided on a first photoelectric conversion unit **101***i***-2**, and an on-chip lens **421-8** is provided on a second photoelectric conversion unit **102***i***-2**.

[0360] Likewise, on-chip lenses **421-9** to **421-11** are provided on a first photoelectric conversion unit **101***i*-**3**, and an on-chip lens **421-12** is provided on a second photoelectric conversion unit **102***i*-**3**. Similarly, on-chip lenses **421-13** to **421-15** are provided on a first photoelectric conversion unit **101***i*-**4**, and an on-chip lens **421-16** is provided on a second photoelectric conversion unit **102***i*-**4**. [0361] The unit pixel **100***i*-**1** will be referred to below. The on-chip lenses **421-1** to **421-3** are provided on the first photoelectric conversion unit **101***i*-**1** of a unit pixel **100***i*-**1**. Among the on-chip lenses **421-1** to **421-3**, the on-chip lense **421-1** is shaped like a circle smaller than the on-chip lenses **421-2** and **411-3**.

[0362] The on-chip lens **421-4** disposed on the second photoelectric conversion unit **102***i***-1** is formed in a smaller size than the on-chip lenses **421-1** to **421-3**. In a comparison of the sizes of the four on-chip lenses **421-1** to **421-4** disposed on the unit pixels **100***i*, the relationship of the on-chip lens **421-2**=the on-chip lens **421-3**>the on-chip lens **421-1**>the on-chip lens **421-4** is satisfied. [0363] The plurality of (in this case, four) on-chip lenses **421** disposed in the unit pixel **100***i* are formed in different sizes. Thus, the first photoelectric conversion unit **101***i* can be covered with the on-chip lenses **421** with a minimum gap, thereby improving the sensitivity of the first photoelectric conversion unit **101***i*. In other words, in the first photoelectric conversion unit **101***i* illustrated in FIG. **28**, the on-chip lenses **421** can be disposed with a minimum gap, thereby improving the sensitivity of the first photoelectric conversion unit **101***i*.

[0364] Regarding the on-chip lenses **421-1** to **421-4** disposed in the unit pixel **100***i***-1**, the ends of the on-chip lens **421-1** and the on-chip lens **421-2** are partially placed in contact with each other, and the ends of the on-chip lens **421-1** and the on-chip lens **421-3** are also partially placed in contact with each other. The end of the on-chip lens **421-4** disposed on a second photoelectric conversion unit **102***i***-1** is partially placed in contact with the end of the on-chip lens **421-2** and the end of the on-chip lens **421-3**.

[0365] As described above, the on-chip lenses **421-1** to **421-4** disposed in the unit pixel **100***i***-1** are formed with contact positions.

[0366] The on-chip lens **421-4** disposed on the second photoelectric conversion unit **102***i***-1** is formed with positions of contact with the on-chip lenses **421** in the unit pixel **100***i***-1** without making contact with the on-chip lenses **421** formed in other unit pixels **100***i***-2** to **100***i***-4** adjacent to the unit pixel **100***i***-1**.

[0367] An on-chip lens **421-7** formed in the unit pixel **100***i*-**2** adjacent to the unit pixel **100***i*-**1** on the right side and an on-chip lens **421-4** formed on the second photoelectric conversion unit **102***i*-**1** of the unit pixel **100***i*-**1** are formed in a separated state. An on-chip lens **421-10** formed in the unit pixel **100***i*-**3** with the lower left side adjacent to the unit pixel **100***i*-**1** and the on-chip lens **421-4** formed on the second photoelectric conversion unit **102***i*-**1** of the unit pixel **100***i*-**1** are formed in a separated state.

[0368] As described above, in a unit pixel **100***i*, the on-chip lens **421** disposed on the second photoelectric conversion unit **102** is formed with a position of contact with the on-chip lens **421** disposed on the first photoelectric conversion unit **101***i*. Along with the adjacent unit pixel **100***i*, the on-chip lens **421** disposed on the second photoelectric conversion unit **102** is formed without a position of contact with the on-chip lens **421** disposed on the first photoelectric conversion unit **101***i* included in another unit pixel **100***i*.

[0369] In other words, the on-chip lens **421** of the second photoelectric conversion unit **102***i* serving as a small pixel is disposed at a distance from the on-chip lens **421** of the first photoelectric conversion unit **101***i* in a different color such that influence from a large pixel in a different color is eliminated. Thus, the influence from the pixel in a different color can be reduced on the second photoelectric conversion unit **102***i* serving as a small pixel, thereby suppressing color mixture. [0370] The on-chip lens **421** formed on the first photoelectric conversion unit **101***i* is formed in a size with a position of contact with the on-chip lens **421** formed on the adjacent first photoelectric conversion unit **101***i*. For example, the on-chip lens **421-13** formed on the first photoelectric conversion unit **101***i*-**4** of the unit pixel **100***i*-**4** is formed in a size in contact with the on-chip lens **421-10** formed on the first photoelectric conversion unit **101***i*-**3** of the unit pixel **100***i*-**3** adjacent to the unit pixel **100***i*-**4** on the left side.

[0371] The on-chip lens **421-13** formed on the first photoelectric conversion unit **101***i***-4** of the unit pixel **100***i***-4** is formed in a size in contact with the on-chip lens **421-7** formed on the first photoelectric conversion unit **101***i***-2** of the unit pixel **100***i***-2** with the upper side adjacent to the unit pixel **100***i***-4**.

[0372] As described above, the on-chip lens **421** disposed on the first photoelectric conversion unit **101***i* serving as the large pixel is formed with a maximum size and is configured to improve the sensitivity of the first photoelectric conversion unit **101***i*.

[0373] A sectional configuration example in FIG. **29** will be referred to below. The sectional configuration of the unit pixel **100***i* in FIG. **29** is basically identical to that of the unit pixel **100***i* in FIG. **28**, and the position of the on-chip lens **421** is different. Thus, only different points will be described below.

[0374] The center position of an inter-pixel isolation portion **132***i*-**2** formed between the first photoelectric conversion unit **101***i*-**1** and the second photoelectric conversion unit **102***i*-**1** is denoted as a position P**11**. The position of a boundary between the on-chip lens **421**-**3** and the on-chip lens **421**-**4** is denoted as a position P**12**. The position of the end of the on-chip lens **421**-**4** is denoted as a position P**13**. The position of the end of the on-chip lens **421**-**7** is denoted as a position P**14**. [0375] The on-chip lens **421**-**3** provided on the first photoelectric conversion unit **101***i*-**1** is formed to a position that covers the inter-pixel isolation portion **132***i*-**2**. In the example illustrated in FIG. **29**, the on-chip lens **421**-**3** is formed to the position P**12**. The position P**12** is the position of a side of the inter-pixel isolation portion **132***i*-**2** near the second photoelectric conversion unit **102***i*-**1**. In other words, the on-chip lenses **421**-**3** is formed over the position P**11** to the position P**12** near the second photoelectric conversion unit **102***i*-**1**.

[0376] As described above, the on-chip lens **421** formed on the first photoelectric conversion unit **101***i* is formed in a large size to a position that covers the inter-pixel isolation portion **132***i*. Thus, the sensitivity of the first photoelectric conversion unit **101***i* serving as the large pixel can be improved.

[0377] The on-chip lens **421-4** provided on the second photoelectric conversion unit **102***i* is

provided between the inter-pixel isolation portion **132***i*-**2** and an inter-pixel isolation portion **132***i*-**3**. In FIG. **29**, the on-chip lens **421**-**4** is formed between the position P**12** and the position P**13**. [0378] The on-chip lens **421** is not formed in a region between the on-chip lens **421**-**4** and the on-chip lens **421**-**7** adjacent to the on-chip lens **421**-**4** on the right side of FIG. **29**. In FIG. **29**, the end of the on-chip lens **421**-**4** is located at the position P**13**, and the end of the on-chip lens **421**-**7** is located at the position P**14**. The on-chip lens **421** is not formed in a region between the position P**13** and the position P**14**. In other words, the on-chip lens **421**-**4** and the on-chip lens **421**-**7** are formed in a separated state.

[0379] The on-chip lenses **421-4** is an on-chip lens **421** formed on the second photoelectric conversion unit **102***i* serving as the small pixel, and the on-chip lens **421-7** is an on-chip lens **421** formed on the first photoelectric conversion unit **101***i*-**2** included in the adjacent unit pixel **100***i*. As described above, the on-chip lens **421** serving as a small pixel and the on-chip lens **421** serving as a large pixel in an adjacent unit pixel are formed in a separated state.

[0380] Thus, the influence from the pixel in a different color can be reduced on the second photoelectric conversion unit **102***i* serving as a small pixel, thereby suppressing color mixture. [0381] The ninth embodiment can be implemented in combination with one or more of the second to seventh embodiments.

## Tenth Embodiment

[0382] A unit pixel **100***j* according to a tenth embodiment will be described below. The tenth embodiment relates to the layout, size, and shape of an on-chip lens. FIG. **30** illustrates the four unit pixels **100***j* in a 2 by 2 array disposed in a pixel array unit **11** (FIG. **1**). FIG. **31** illustrates a sectional configuration example of the unit pixel **100***j* taken along line A-B of FIG. **30**. [0383] The unit pixel **100***j* in FIG. **30** is configured with a first photoelectric conversion unit **101***j* in an L-shape and a second photoelectric conversion unit **102***j* in a square shape like the unit pixels **100***h* in FIG. **26**. The unit pixel **100***j* in FIG. **30** is different from the unit pixel **100***h* according to the eighth embodiment in the shape, size, and position or the like of an on-chip lens **441** provided on each of a first photoelectric conversion unit **101***j* and a second photoelectric conversion unit **102***j*. Other points are identical to those of the unit pixel **100***h* and thus the explanation of identical portions is omitted as necessary.

[0384] On-chip lenses **441-1** to **441-3** are provided on a first photoelectric conversion unit **101***j***-1**, and an on-chip lens **441-4** is provided on a second photoelectric conversion unit **102***j***-1**. Similarly, on-chip lenses **441-5** to **441-7** are provided on a first photoelectric conversion unit **101***j***-2**, and an on-chip lens **441-8** is provided on a second photoelectric conversion unit **102***j***-2**. [0385] Likewise, on-chip lenses **441-9** to **441-11** are provided on a first photoelectric conversion unit **101***j***-3**, and an on-chip lens **441-12** is provided on a second photoelectric conversion unit **102***j*-

**3.** Similarly, on-chip lenses **441-13** to **441-15** are provided on a first photoelectric conversion unit **101***j*-**4**, and an on-chip lens **441-16** is provided on a second photoelectric conversion unit **102***j*-**4**. [0386] The unit pixel **100***j*-**1** will be referred to below. The on-chip lenses **441-1** to **441-3** are provided on the first photoelectric conversion unit **101***j*-**1** of a unit pixel **100***j*-**1**. Among the on-chip lenses **441-1** to **441-3**, the on-chip lens **441-1** is shaped like a circle and the on-chip lens **441-2** and the on-chip lens **441-3** are shaped like ellipses.

[0387] The on-chip lens **441-4** disposed on the second photoelectric conversion unit **102***j***-1** is shaped like a circle in a smaller size than the on-chip lenses **441-1** to **441-3**. In a comparison of the sizes of the four on-chip lenses **441-1** to **441-4** disposed on the unit pixel **100***j*, the relationship of the on-chip lens **441-1**>the on-chip lens **441-2**=the on-chip lens **441-3**>the on-chip lens **441-4** is satisfied.

[0388] The plurality of (in this case, four) on-chip lenses **441** disposed in the unit pixel **100***j* are formed in different sizes and shapes. Thus, the on-chip lens **441** covering the first photoelectric conversion unit **101***j* can be increased in size and can be disposed with a minimum gap, thereby improving the sensitivity of the first photoelectric conversion unit **101***j*.

[0389] In the first photoelectric conversion unit **101***j* illustrated in FIG. **30**, the on-chip lens **441-1** like a large circle, the on-chip lens **441-2** like an oval having the major axis in the longitudinal direction of FIG. **30** on the left side of the on-chip lenses **441-1**, and the on-chip lenses **441-3** like an oval having the major axis in the horizontal direction of FIG. **30** on the lower side of the on-chip lenses **441-1** can be with a minimum gap, thereby improving the sensitivity of the first photoelectric conversion unit **101***j*.

[0390] Regarding the on-chip lenses **441-1** to **441-4** disposed in the unit pixel **100***j***-1**, the ends of the circular on-chip lens **441-1** and the oval on-chip lens **441-2** are partially placed in contact with each other. Furthermore, the ends of the circular on-chip lens **441-1** and the oval on-chip lens **441-3** are also partially placed in contact with each other. The end of the circular on-chip lens **441-4** disposed on the second photoelectric conversion unit **102***j***-1** is partially placed in contact with the end of the oval on-chip lens **441-2** and the end of the oval on-chip lens **441-3**.

[0391] As described above, the on-chip lenses **441-1** to **441-4** disposed in the unit pixel **100***j*-**1** are formed with contact positions. The on-chip lens **441-4** disposed on the second photoelectric conversion unit **102***j*-**1** is formed with positions of contact with the on-chip lenses **441** in the unit pixel **100***j*-**1** without making contact with the on-chip lenses **441** formed in other unit pixels **100***j*-**2** to **100***j*-**4** adjacent to the unit pixel **100***j*-**1**.

[0392] The oval on-chip lens **441-7** formed in the unit pixel **100***j*-**2** adjacent to the unit pixel **100***j*-**1** on the right side and the circular on-chip lens **441-4** formed in the second photoelectric conversion unit **102***j*-**1** of the unit pixel **100***j*-**1** are formed in a separated state. The oval on-chip lens **441-10** formed in the unit pixel **100***j*-**3** adjacent to the unit pixel **100***j*-**1** on the lower left side and the circular on-chip lens **441-4** formed in the second photoelectric conversion unit **102***j*-**1** of the unit pixel **100***j*-**1** are formed in a separated state.

[0393] As described above, in the unit pixel **100***j*, the circular on-chip lens **441** disposed on the second photoelectric conversion unit **102** is formed with a position of contact with the oval on-chip lens **441** disposed on the first photoelectric conversion unit **101***j*. Along with the adjacent unit pixel **100***j*, the circular on-chip lens **441** disposed on the second photoelectric conversion unit **102** is formed without a position of contact with the oval on-chip lens **441** disposed on the first photoelectric conversion unit **101***j* included in another unit pixel **100***j*.

[0394] In other words, the on-chip lens **441** of the second photoelectric conversion unit **102***j* serving as a small pixel is disposed at a distance from the on-chip lens **441** of the first photoelectric conversion unit **101***j* in a different color such that influence from a large pixel in a different color is eliminated. Thus, the influence from the pixel in a different color can be reduced on the second photoelectric conversion unit **102***j* serving as a small pixel, thereby suppressing color mixture. [0395] The on-chip lens **441** formed on the first photoelectric conversion unit **101***j* is formed in a size with a position of contact with the on-chip lens **441** formed on the adjacent first photoelectric conversion unit **101***j*. For example, the circular on-chip lens **441-13** formed on the first photoelectric conversion unit **101***j*-4 of the unit pixel **100***j*-4 is formed in a size in contact with the oval on-chip lens **441-10** formed on the first photoelectric conversion unit **101***j*-3 of the unit pixel **100***j*-3 adjacent to the unit pixel **100***j*-4 on the left side.

[0396] The circular on-chip lens **441-13** formed on the first photoelectric conversion unit **101***j*-**4** of the unit pixel **100***j*-**4** is formed in a size in contact with the oval on-chip lens **441-7** formed on the first photoelectric conversion unit **101***j*-**2** of the unit pixel **100***j*-**2** adjacent to the unit pixel **100***j*-**4** on the upper side.

[0397] As described above, the on-chip lens **441** disposed on the first photoelectric conversion unit **101***j* serving as the large pixel is formed with a maximum size, and the first photoelectric conversion unit **101***i* is formed with a minimum gap, thereby improving the sensitivity of the first photoelectric conversion unit **101***j*.

[0398] A sectional configuration example in FIG. **31** will be referred to below. The sectional configuration of the unit pixel 100j in FIG. **31** is basically identical to that of the unit pixel 100i in

FIG. **29**, and the position of the on-chip lens **441** is different. Thus, only different points will be described below.

[0399] The center position of an inter-pixel isolation portion 132*j*-2 formed between the first photoelectric conversion unit 101*j*-1 and the second photoelectric conversion unit 102*j*-1 is denoted as a position P21. The position of a boundary between the on-chip lens 441-3 and the on-chip lens 441-4 is denoted as a position P22. The position of the end of the on-chip lens 441-7 is denoted as a position P23. The position of the end of the on-chip lens 441-7 is denoted as a position P24. [0400] The surface of the on-chip lens 441-3 provided on the first photoelectric conversion unit 101*j*-1 is oval in plan view and thus forms a gentler curve than the circular on-chip lens 441 in cross section. The on-chip lens 441-3 is formed to a position that covers an inter-pixel isolation portion 132*j*-2. In the example illustrated in FIG. 31, the on-chip lens 441-3 is formed to the position P22 is the position of a side of the inter-pixel isolation portion 132*j*-2 near the second photoelectric conversion unit 102*j*-1. In other words, the on-chip lens 441-3 is formed over the position P21 to the position P22 near the second photoelectric conversion unit 102*j*-1.

[0401] As described above, the on-chip lens **441** formed on the first photoelectric conversion unit **101***j* is formed in a large size to a position that covers the inter-pixel isolation portion **132***j*. Thus, the sensitivity of the first photoelectric conversion unit **101***j* serving as the large pixel can be improved.

[0402] The on-chip lens **441-4** provided on the second photoelectric conversion unit **102***j* is provided between the inter-pixel isolation portion **132***j*-2 and an inter-pixel isolation portion **132***j*-3. In FIG. **31**, the on-chip lens **441-4** is formed between the position P**22** and the position P**23**. [0403] The on-chip lens **441** is not formed in a region between the on-chip lens **441-4** and the on-chip lens **441-4** is located at the position P**23**, and the end of the on-chip lens **441-7** is located at the position P**24**. The on-chip lens **441** is not formed in a region between the position P**23** and the position P**24**. In other words, the on-chip lens **441-4** and the on-chip lens **441-7** are formed in a separated state.

[0404] The on-chip lenses **441-4** is an on-chip lens **441** formed on the second photoelectric conversion unit **102***j* serving as the small pixel, and the on-chip lens **441-7** is an on-chip lens **441** formed on the first photoelectric conversion unit **101***j*-**2** included in the adjacent unit pixel **100***j*. As described above, the on-chip lens **441** serving as a small pixel and the on-chip lens **441** serving as a large pixel in an adjacent unit pixel are formed in a separated state.

[0405] Thus, the influence from the pixel in a different color can be reduced on the second photoelectric conversion unit **102***j* serving as a small pixel, thereby suppressing color mixture. [0406] The tenth embodiment can be implemented in combination with one or more of the second to seventh embodiments.

### Eleventh Embodiment

[0407] A unit pixel **100***k* according to an eleventh embodiment will be described below. The eleventh embodiment relates to the layout, size, and shape of an on-chip lens. FIG. **32** illustrates the four unit pixels **100***k* in a 2 by 2 array disposed in a pixel array unit **11** (FIG. **1**). FIG. **33** illustrates a sectional configuration example of the unit pixel **100***k* taken along line A-B of FIG. **32**. [0408] The unit pixel **100***k* in FIG. **32** is configured with a first photoelectric conversion unit **101***k* in an L-shape and a second photoelectric conversion unit **102***k* in a square shape like the unit pixels **100***h* in FIG. **26**. The unit pixel **100***k* in FIG. **32** is different from the unit pixel **100***h* according to the eighth embodiment in the shape, size, and position or the like of an on-chip lens **461** provided on each of a first photoelectric conversion unit **101***k* and a second photoelectric conversion unit **102***k*. Other points are identical to those of the unit pixel **100***h* and thus the explanation of identical portions is omitted as necessary.

[0409] The first photoelectric conversion unit 101k-1 is provided with on-chip lenses 461-1 and

**461-2**, and the second photoelectric conversion unit **102***k***-1** is provided with an on-chip lens **461-3**. Similarly, on-chip lenses **461-4** and **461-5** are provided on a first photoelectric conversion unit **101***k***-2**, and an on-chip lens **461-6** is provided on a second photoelectric conversion unit **102***k***-2**. [0410] Likewise, on-chip lenses **461-7** and **461-8** are provided on a first photoelectric conversion unit **101***k*-**3**, and an on-chip lens **461-9** is provided on a second photoelectric conversion unit **102***k*-**3**. Similarly, on-chip lenses **461-10** and **461-11** are provided on a first photoelectric conversion unit **101***k***-4**, and an on-chip lens **461-12** is provided on a second photoelectric conversion unit **102***k***-4**. [0411] The unit pixel **100***k***-1** will be referred to below. The on-chip lenses **461-1** and **461-2** provided on the first photoelectric conversion unit **101***k***-1** of the unit pixels **100***k***-1** are both formed in square shapes. If it is assumed that the L-shaped first photoelectric conversion unit **101***k***-1** is divided into three, two thirds of the first photoelectric conversion unit **101***k***-1** are covered with the on-chip lens **461-1** and the other one third is covered with the on-chip lens **461-2**. [0412] In the example illustrated in FIG. **32**, the on-chip lens **461-1** is formed into a rectangle having long sides in the horizontal direction and short sides in the vertical direction. The on-chip lens 461-2 is also formed into a rectangle having long sides in the horizontal direction and short sides in the vertical direction like the on-chip lens **461-1** but has a smaller area than the on-chip lens 461-1.

[0413] The on-chip lens **461-3** disposed on the second photoelectric conversion unit **102**k**-1** is shaped like a circle in a smaller size than the on-chip lenses **461-1** and **461-2**. In a comparison of the sizes of the three on-chip lenses **461-1** to **461-3** disposed on the unit pixel **100**k, the relationship of the on-chip lens **461-1**>the on-chip lens **461-2**>the on-chip lens **461-3** is satisfied. [0414] The second photoelectric conversion unit **102**k can also be square-shaped like the first photoelectric conversion unit **101**k.

[0415] The plurality of (in this case, three) on-chip lenses **461** disposed in the unit pixel **100***k* are formed in different sizes and shapes. Thus, the on-chip lens **461** covering the first photoelectric conversion unit **101***k* can be increased in size, thereby improving the sensitivity of the first photoelectric conversion unit **101***k*. In other words, in the first photoelectric conversion unit **101***k* illustrated in FIG. **32**, the square on-chip lenses **461** are disposed in combination in an L-shape with a minimum gap like the L-shaped first photoelectric conversion unit **101***k*, thereby improving the sensitivity of the first photoelectric conversion unit **101***k*.

[0416] Regarding the on-chip lenses **461-1** to **461-3** disposed in the unit pixel **100***k***-1**, the sides of the square on-chip lens **461-1** and the square on-chip lens **461-2** are in contact with each other. The end of the circular on-chip lens **461-2** disposed on the second photoelectric conversion unit **102***k***-1** is partially placed in contact with a part of a side of the square on-chip lens **461-1** and a part of the square on-chip lens **461-2**.

[0417] As described above, the on-chip lenses **461-1** to **461-3** disposed in the unit pixel **100**k**-1** are formed with contact positions. The on-chip lens **461-3** disposed on the second photoelectric conversion unit **102**k**-1** is formed with positions of contact with the on-chip lenses **461** in the unit pixel **100**k**-1** without making contact with the on-chip lenses **461** formed in other unit pixels **100**k**-2** to **100**k**-4** adjacent to the unit pixel **100**k**-1**.

[0418] The square on-chip lens **461-5** formed in the unit pixel **100***k***-2** adjacent to the unit pixel **100***k***-1** on the right side and the circular on-chip lens **461-3** formed in the second photoelectric conversion unit **102***k***-1** of the unit pixel **100***k***-1** are formed in a separated state. The square on-chip lens **461-7** formed in the unit pixel **100***k***-3** adjacent to the unit pixel **100***k***-1** on the lower left side and the circular on-chip lens **461-3** formed in the second photoelectric conversion unit **102***k***-1** of the unit pixel **100***k***-1** are formed in a separated state.

[0419] As described above, in the unit pixel **100***k*, the circular on-chip lens **461** disposed on the second photoelectric conversion unit **102** is formed with a position of contact with the square on-chip lens **461** disposed on the first photoelectric conversion unit **101***k*. Along with the adjacent unit pixel **100***k*, the circular on-chip lens **461** disposed on the second photoelectric conversion unit **102** 

is formed without a position of contact with the square on-chip lens **461** disposed on the first photoelectric conversion unit  $\mathbf{101}k$  included in another unit pixel  $\mathbf{100}k$ .

[0420] In other words, the on-chip lens **461** of the second photoelectric conversion unit **102***k* serving as a small pixel is disposed at a distance from the on-chip lens **461** of the first photoelectric conversion unit **101***k* in a different color such that influence from a large pixel in a different color is eliminated. Thus, the influence from the pixel in a different color can be reduced on the second photoelectric conversion unit **102***k* serving as a small pixel, thereby suppressing color mixture. [0421] The on-chip lens **461** formed on the first photoelectric conversion unit **101***k* is formed in a size with a position of contact with the on-chip lens **461** formed on the adjacent first photoelectric conversion unit **101***k*. For example, the square on-chip lens **461-10** formed on the first photoelectric conversion unit **101***k*-**4** of the unit pixel **100***k*-**4** is formed in a size with a side in contact with the square on-chip lens **461-7** formed on the first photoelectric conversion unit **101***k*-**3** of the unit pixel **100***k*-**4** on the left side.

[0422] The square on-chip lens **461-10** formed on the first photoelectric conversion unit **101**k**-4** of the unit pixel **100**k**-4** is formed in a size with a side in contact with a side of the square on-chip lens **461-5** formed on the first photoelectric conversion unit **101**k**-2** of the unit pixel **100**k**-2** adjacent to the unit pixel **100**k**-4** on the upper side.

[0423] As described above, the on-chip lens **461** disposed on the first photoelectric conversion unit  $\mathbf{101}k$  serving as the large pixel is formed with a maximum size, and the first photoelectric conversion unit  $\mathbf{101}i$  is formed with a minimum gap, thereby improving the sensitivity of the first photoelectric conversion unit  $\mathbf{101}k$ .

[0424] In this example, the two square-shaped on-chip lenses **461***k* are disposed on the first photoelectric conversion unit **101***k*. The single on-chip lens **461***k* in an L shape may be disposed instead.

[0425] A sectional configuration example in FIG. **33** will be referred to below. The sectional configuration of the unit pixel **100***k* in FIG. **33** is basically identical to that of the unit pixel **100***h* in FIG. **27**, and the position of the on-chip lens **461** is different. Thus, only different points will be described below.

[0426] The center position of an inter-pixel isolation portion **132***k*-**2** formed between the first photoelectric conversion unit **101***k*-**1** and the second photoelectric conversion unit **102***k*-**1** is denoted as a position P**31**. The position of a boundary between the on-chip lens **461**-**2** and the on-chip lens **461**-**3** is denoted as a position P**32**. The position of the end of the on-chip lens **461**-**3** is denoted as a position P**33**. The position of the end of the on-chip lens **461**-**5** is denoted as a position P**34**.

[0427] The on-chip lens **461-2** provided on the first photoelectric conversion unit **101***k***-1** is formed to a position that covers the inter-pixel isolation portion **132***k***-2**. In the example illustrated in FIG. **33**, the on-chip lens **461-2** is formed to the position P**32**. The position P**32** is the position of a side of the inter-pixel isolation portion **132***k***-2** near the second photoelectric conversion unit **102***k***-1**. In other words, the on-chip lens **461-2** is formed over the position P**31** to the position P**32** near the second photoelectric conversion unit **102***k***-1**.

[0428] As described above, the on-chip lens **461** formed on the first photoelectric conversion unit **101***k* is formed in a large size to a position that covers the inter-pixel isolation portion **132***k*. Thus, the sensitivity of the first photoelectric conversion unit **101***k* serving as the large pixel can be improved.

[0429] The on-chip lens **461-3** provided on the second photoelectric conversion unit **102***k* is provided between the inter-pixel isolation portion **132***k*-**2** and an inter-pixel isolation portion **132***k*-**3**. In FIG. **33**, the on-chip lens **461-3** is formed between the position P**32** and the position P**33**. [0430] The on-chip lens **461** is not formed in a region between the on-chip lens **461-3** and the on-chip lens **461-5** adjacent to the on-chip lens **461-3** on the right side of FIG. **33**. In FIG. **29**, the end of the on-chip lens **461-3** is located at the position P**33**, and the end of the on-chip lens **461-5** is

located at the position P34. The on-chip lens 461 is not formed in a region between the position P33 and the position P34. In other words, the on-chip lens 461-3 and the on-chip lens 461-5 are formed in a separated state.

[0431] The on-chip lenses **461-3** is an on-chip lens **461** formed on the second photoelectric conversion unit **102***k* serving as the small pixel, and the on-chip lens **461-5** is an on-chip lens **461** formed on the first photoelectric conversion unit **101***k*-**2** included in the adjacent unit pixel **100***k*. As described above, the on-chip lens **461** serving as a small pixel and the on-chip lens **461** serving as a large pixel in an adjacent unit pixel are formed in a separated state.

[0432] Thus, the influence from the pixel in a different color can be reduced on the second photoelectric conversion unit **102***k* serving as a small pixel, thereby suppressing color mixture. [0433] The eleventh embodiment can be implemented in combination with one or more of the second to seventh embodiments.

## Twelfth Embodiment

[0434] A unit pixel **100***m* according to a twelfth embodiment will be described below. The twelfth embodiment relates to the layout, size, and shape of an on-chip lens. FIG. **34** illustrates the four unit pixels **100***m* in a 2 by 2 array disposed in a pixel array unit **11** (FIG. **1**). FIG. **34** illustrates a sectional configuration example of the unit pixel **100***m* taken along line A-B of FIG. **33**. [0435] The unit pixel **100***m* according to the twelfth embodiment is different from the unit pixel **100***i* according to ninth embodiment in FIG. **28** in that an on-chip lens **481** provided on a first photoelectric conversion unit **101***m* is formed larger than that of the unit pixel **100***i*. Other points are identical to those of the unit pixel **100***i* and thus the explanation of identical portions is omitted as necessary.

[0436] A first photoelectric conversion unit **101***m***-1** is provided with on-chip lenses **481-1** to **481-3**, and a second photoelectric conversion unit **102***m***-1** is provided with an on-chip lens **481-4**. Similarly, on-chip lenses **481-5** to **481-7** are provided on a first photoelectric conversion unit **101***m***-2**, and an on-chip lense **481-8** is provided on a second photoelectric conversion unit **102***m***-2**. [0437] Likewise, on-chip lenses **481-9** to **481-11** are provided on a first photoelectric conversion unit **101***m***-3**, and an on-chip lenses **481-12** is provided on a second photoelectric conversion unit **102***m***-3**. Similarly, on-chip lenses **481-13** to **481-15** are provided on a first photoelectric conversion unit **101***m***-4**, and an on-chip lens **481-16** is provided on a second photoelectric conversion unit **102***m***-4**.

[0438] A unit pixel **100***m***-1** will be referred to below. The on-chip lenses **481-1** to **481-3** are provided on the first photoelectric conversion unit **101***m***-1** of the unit pixel **100***m***-1**. Among the on-chip lenses **481-1** to **481-3**, the on-chip lense **481-1** is shaped like a circle smaller than the on-chip lenses **481-2** and **411-3**.

[0439] The on-chip lens **481-1** is formed smaller than the on-chip lens **421-1** of the unit pixel **100***i* in FIG. **28**. The on-chip lens **421-1** of the unit pixel **100***i* in FIG. **28** is extended to the inter-pixel isolation portion **132***i*, whereas the on-chip lens **481-1** of the unit pixel **100***m* in FIG. **34** is formed within an inter-pixel isolation portion **132***m*.

[0440] Since the on-chip lens **481-1** is formed in a small size, the on-chip lenses **481-2** and **411-3** are formed in a large size. As will be described later, the on-chip lenses **481-2** and **411-3** are formed so large as to make contact with the on-chip lens **481** formed on the second photoelectric conversion unit **102***m* of another adjacent unit pixel **100***m*.

[0441] The on-chip lens **481-4** disposed on the second photoelectric conversion unit **102***m***-1** is as large as the on-chip lens **481-1** and is smaller than the on-chip lenses **481-2** and **481-3**. In a comparison of the sizes of the four on-chip lenses **481-1** to **481-4** disposed on the unit pixel **100***m*, the relationship of the on-chip lens **481-2**=the on-chip lens **481-3**>the on-chip lens **481-1**=the on-chip lens **481-4** is satisfied.

[0442] The plurality of (in this case, four) on-chip lenses **481** disposed in the unit pixel **100***m* are formed in different sizes. Thus, the on-chip lens **481** covering the first photoelectric conversion unit

**101***m* can be increased in size, thereby improving the sensitivity of the first photoelectric conversion unit **101***m*. In other words, in the first photoelectric conversion unit **101***m* illustrated in FIG. **34**, the on-chip lenses **481** can be disposed with a minimum gap, thereby improving the sensitivity of the first photoelectric conversion unit **101***m*.

[0443] Regarding the on-chip lenses **481-1** to **481-4** disposed in the unit pixel **100***m***-1**, the ends of the on-chip lens **481-1** and the on-chip lens **481-2** are partially placed in contact with each other, and the ends of the on-chip lens **481-1** and the on-chip lens **481-3** are also partially placed in contact with each other. The end of the on-chip lens **481-4** disposed on the second photoelectric conversion unit **102***m***-1** is partially placed in contact with the end of the on-chip lens **481-2** and the end of the on-chip lens **481-3**.

[0444] As described above, the on-chip lenses **481-1** to **481-4** disposed in the unit pixel **100***m***-1** are formed with contact positions. The on-chip lens **481-4** disposed on the second photoelectric conversion unit **102***m***-1** is formed with a position of contact with the on-chip lens **481** in the unit pixel **100***m***-1**. The on-chip lens **481-4** disposed on the second photoelectric conversion unit **102***m***-1** is formed in contact with the on-chip lenses **481** formed on other unit pixels **100***m***-2** to **100***m***-4** adjacent to the unit pixel **100***m***-1**.

[0445] The end of the on-chip lens **481-7** formed in the unit pixel **100***m***-2** adjacent to the unit pixel **100***m***-1** on the right side and the end of the on-chip lens **481-4** formed on the second photoelectric conversion unit **102***m***-1** of the unit pixel **100***m***-1** are formed with contact positions. The end of the on-chip lens **481-10** formed in the unit pixel **100***m***-3** adjacent to the unit pixel **100***m***-1** on the lower left side and the end of the on-chip lens **481-4** formed on the second photoelectric conversion unit **102***m***-1** of the unit pixel **100***m***-1** are formed with contact positions.

[0446] The on-chip lens **481** disposed on the first photoelectric conversion unit **101***m* is formed so large as to make partial contact with the on-chip lens **481** disposed on the second photoelectric conversion unit **102***m* in the adjacent unit pixel **100***m*.

[0447] As described above, in the unit pixel **100***m*, the on-chip lens **481** disposed on the second photoelectric conversion unit **102** is formed with a position of contact with the on-chip lens **481** disposed on the first photoelectric conversion unit **101***m*. Along with the adjacent unit pixel **100***m*, the on-chip lens **481** disposed on the second photoelectric conversion unit **102** is formed with a position of contact with the on-chip lens **481** disposed on the first photoelectric conversion unit **101***m* included in another unit pixel **100***m*.

[0448] The on-chip lens **481** formed on the first photoelectric conversion unit **101***m* is formed in a size with a position of contact with the on-chip lens **481** formed on the adjacent first photoelectric conversion unit **101***m*. For example, the on-chip lens **481-13** formed on the first photoelectric conversion unit **101***m***-4** of the unit pixel **100***m***-4** is formed in a size in contact with the on-chip lens **481-10** formed on the first photoelectric conversion unit **101***m***-3** of the unit pixel **100***m***-3** adjacent to the unit pixel **100***m***-4** on the left side.

[0449] The on-chip lens **481-13** formed on the first photoelectric conversion unit **101***m***-4** of the unit pixel **100***m***-4** is formed in a size in contact with the on-chip lens **481-7** formed on the first photoelectric conversion unit **101***m***-2** of the unit pixel **100***m***-2** adjacent to the unit pixel **100***m***-4** on the upper side.

[0450] As described above, the on-chip lens **481** provided on the first photoelectric conversion unit **101***m* serving as a large pixel is formed with a maximum size and is configured to improve the sensitivity of the first photoelectric conversion unit **101***m*.

[0451] A sectional configuration example in FIG. **35** will be referred to below. The sectional configuration of the unit pixel **100***m* in FIG. **35** is basically identical to that of the unit pixel **100***i* in FIG. **29**, and the position and size of the on-chip lens **481** are different. Thus, only different points will be described below.

[0452] The center position of an inter-pixel isolation portion **132***m***-2** formed between the first photoelectric conversion unit **101***m***-1** and the second photoelectric conversion unit **102***m***-1** is

denoted as a position P**51**. The position of a boundary between the on-chip lens **481-3** and the on-chip lens **481-4** is denoted as a position P**52**. The position of a boundary between the on-chip lens **481-4** and the on-chip lens **481-7** is denoted as a position P**53**. The center position of an inter-pixel isolation portion **132***m***-3** formed between the second photoelectric conversion unit **102***m***-1** and the first photoelectric conversion unit **101***m***-2** is denoted as a position P**54**.

[0453] The on-chip lens **481-3** provided on the first photoelectric conversion unit **101***m***-1** is formed to a position that covers the inter-pixel isolation portion **132***m***-2**. In the example illustrated in FIG. **35**, the on-chip lens **481-3** is formed to the position P**52**. The position P**52** is the position of a side of the inter-pixel isolation portion **132***m***-2** near the second photoelectric conversion unit **102***m***-1**. In other words, the on-chip lens **481-3** is formed over the position P**51** to the position P**52** near the second photoelectric conversion unit **102***m***-1**.

[0454] The on-chip lens **481-4** provided on the second photoelectric conversion unit **102***m***-1** is provided between the inter-pixel isolation portion **132***m***-2** and the inter-pixel isolation portion **132***m***-3**. In FIG. **35**, the on-chip lens **481-4** is formed between the position P**52** and the position P**53**.

[0455] The on-chip lens **481-7** provided on the first photoelectric conversion unit **101***m***-2** on the right side of FIG. **35** is formed to a position that covers the inter-pixel isolation portion **132***m***-3**. In the example illustrated in FIG. **35**, the on-chip lens **481-7** is formed to the position P**53**. The position P**53** is the position of a side of the inter-pixel isolation portion **132***m***-3** near the second photoelectric conversion unit **102***m***-1**.

[0456] In other words, the on-chip lens **481-7** is formed over the position P**54** to the position P**53** near the second photoelectric conversion unit **102***m***-1**.

[0457] As described above, the on-chip lens **481** formed on the first photoelectric conversion unit **101***m* is formed in a large size to a position that covers the inter-pixel isolation portion **132***m*. The on-chip lens **481** formed on the first photoelectric conversion unit **101***m* is formed without a region separating the on-chip lens **481** formed on the adjacent second photoelectric conversion unit **102***m*, that is, in contact with the on-chip lens **481**, so that the on-chip lens **481** can be formed in a large size. Thus, the sensitivity of the first photoelectric conversion unit **101***m* serving as the large pixel can be improved.

[0458] The twelfth embodiment can be implemented in combination with one or more of the second to seventh embodiments.

Thirteenth Embodiment

[0459] A unit pixel **100***n* according to a thirteenth embodiment will be described below.

[0460] FIG. **36** is an explanatory drawing showing a difference in refractive index according to the wavelength of light incident on the on-chip lens **501**. Even if light enters at the same point and at the same angle of the on-chip lens **501**, the light is refracted according to the wavelength of the incident light and travels in different directions after entering the lens.

[0461] The refractive index on the on-chip lens **501** decreases in the order of the wavelength of incident light, that is, blue (B), green (G), and red (R). As shown in FIG. **36**, in the case of blue (B) incident light, the light has a high refractive index and thus travels toward the central direction of a pixel. In the case of red (R) incident light, the light has a low refractive index and thus is hardly refracted while traveling. In the case of green (G) incident light, the light has a lower refractive index than blue but higher than red and thus travels in a direction between the direction of blue and the direction of red.

[0462] A difference in refractive index is represented as the degree of gathering light to the center of the pixel, in other words, a difference in the light-gathering capability of the on-chip lens **501**. The on-chip lens **501** in FIG. **36** is assumed to be highly capable of gathering blue light but less capable of gathering red light. An adjustment of the size of the on-chip lens **501** according to a difference in light-gathering capability will be described as the thirteenth embodiment. [0463] If the on-chip lens **501** transmits a wavelength of light with high light-gathering capability,

the on-chip lens **501** is less likely to leak light into an adjacent pixel and thus is designed as large as possible. If the on-chip lens **501** transmits a wavelength of light with low light-gathering capability, the on-chip lens **501** is more likely to leak light into an adjacent pixel and thus is designed as large as possible without affecting an adjacent pixel.

[0464] FIG. **37** illustrates a plan configuration example of a unit pixel **100***n* configured with a first photoelectric conversion unit **101***n* and a second photoelectric conversion unit **102***n* according to the thirteenth embodiment.

[0465] A first photoelectric conversion unit **101**Gr is provided with on-chip lenses **501-1** to **501-3**, and a second photoelectric conversion unit **102**Gr is provided with an on-chip lens **501-4**. A unit pixel configured with the first photoelectric conversion unit **101**Gr and the second photoelectric conversion unit **102**Gr is denoted as a unit pixel **100**Gr. The unit pixel **100**Gr is a pixel that has a color filter of green and processes green light.

[0466] A first photoelectric conversion unit **101**R is provided with on-chip lenses **501-5** to **501-7**, and a second photoelectric conversion unit **102**R is provided with an on-chip lens **501-8**. A unit pixel configured with the first photoelectric conversion unit **101**R and the second photoelectric conversion unit **102**R is denoted as a unit pixel **100**R. The unit pixel **100**R is a pixel that has a color filter of red and processes red light.

[0467] A first photoelectric conversion unit **101**B is provided with on-chip lenses **501-9** to **501-11**, and a second photoelectric conversion unit **102**B is provided with an on-chip lens **501-12**. A unit pixel configured with the first photoelectric conversion unit **101**B and the second photoelectric conversion unit **102**B is denoted as a unit pixel **100**B. The unit pixel **100**B is a pixel that has a color filter of blue and processes blue light.

[0468] A first photoelectric conversion unit **101**Gb is provided with on-chip lenses **501-13** to **501-15**, and a second photoelectric conversion unit **102**Gb is provided with an on-chip lens **501-16**. A unit pixel configured with the first photoelectric conversion unit **101**Gb and the second photoelectric conversion unit **102**Gb is denoted as a unit pixel **100**Gb. The unit pixel **100**Gb is a pixel that has a color filter of green and processes green light.

[0469] The on-chip lenses **501-1** to **501-3** are provided on the first photoelectric conversion unit **101**Gr of the unit pixel **100**Gr. Among the on-chip lenses **501-1** to **501-3**, the on-chip lens **501-1** is shaped like a circle smaller than the on-chip lenses **501-2** and **501-3**. The on-chip lenses **501-2** and **501-3** are formed into ellipses close to circles. The minor axes of the on-chip lenses **501-2** and **501-3** are denoted as minor axes Gr.

[0470] Regarding the on-chip lenses **501-1** to **501-4** disposed in the unit pixel **100**Gr, the ends of the circular on-chip lens **501-1** and the oval on-chip lens **501-2** are partially placed in contact with each other. Furthermore, the ends of the circular on-chip lens **501-1** and the oval on-chip lens **501-3** are also partially placed in contact with each other.

[0471] The circular on-chip lens **501-4** disposed on the second photoelectric conversion unit **102**Gr and the oval on-chip lens **501-2** are formed in a separated state. Likewise, the circular on-chip lens **501-4** disposed on the second photoelectric conversion unit **102**Gr and the oval on-chip lens **501-3** are formed in a separated state.

[0472] The minor axes Gr of the on-chip lenses **501-2** and **501-3** are set to keep the relationship. [0473] The on-chip lenses **501-5** to **501-7** are provided on the first photoelectric conversion unit **101**R of the unit pixel **100**R. Among the on-chip lenses **501-5** to **501-7**, the on-chip lense **501-5** is shaped like a circle smaller than the on-chip lenses **501-6** and **501-7**. The on-chip lenses **501-6** and **501-7** are formed into ellipses. The minor axes of the on-chip lenses **501-6** and **501-7** are denoted as minor axes R.

[0474] Regarding the on-chip lenses **501-5** to **501-8** disposed in the unit pixel **100**R, the ends of the circular on-chip lens **501-5** and the oval on-chip lens **501-6** are partially placed in contact with each other. Furthermore, the ends of the circular on-chip lens **501-5** and the oval on-chip lens **501-7** are also partially placed in contact with each other.

[0475] The circular on-chip lens **501-8** disposed on the second photoelectric conversion unit **102**R and the oval on-chip lens **501-6** are formed in a separated state. Likewise, the circular on-chip lens **501-8** disposed on the second photoelectric conversion unit **102**R and the oval on-chip lens **501-7** are formed in a separated state.

[0476] The minor axes R of the on-chip lenses **501-6** and **501-7** are set to keep the relationship. The minor axis R is shorter than the minor axis Gr. If a distance between the on-chip lens **501-2** and the on-chip lens **501-4** that are disposed on the unit pixel **100**Gr is denoted as a distance Gr and a distance between the on-chip lens **501-5** and the on-chip lens **501-8** that are disposed on the unit pixel **100**R is denoted as a distance R, the relationship of the distance Gr<the distance R is satisfied.

[0477] As described with reference to FIG. **36**, green (Gr) has a higher refractive index than red (R) on the on-chip lens **501**. If the on-chip lens **501** has a large size with a high refractive index and is likely to leak light into an adjacent pixel, the size of the on-chip lens **501** is set to satisfy the relationship of the minor axis Gr>the minor axis R.

[0478] Regarding the on-chip lenses **501-9** to **501-12** disposed in the unit pixel **100**B, the ends of the circular on-chip lens **501-9** and the circular on-chip lens **501-10** are partially placed in contact with each other. Furthermore, the ends of the circular on-chip lens **501-9** and the circular on-chip lens **501-11** are also partially placed in contact with each other.

[0479] The circular on-chip lens **501-12** disposed on the second photoelectric conversion unit **102**B and the circular on-chip lens **501-10** are partially placed in contact with each other. Likewise, the circular on-chip lens **501-12** disposed on the second photoelectric conversion unit **102**B and the circular on-chip lens **501-11** are partially placed in contact with each other.

[0480] Diameters B of the on-chip lenses **501-10** and **501-11** are set to keep the relationship. The diameter B is longer than the minor axis Gr and the minor axis R. The on-chip lenses **501-9** and **501-12** disposed in the unit pixel **100**B are not separated from each other, so that a distance B=0 is obtained where B is a distance between the lenses. The relationship among the distance Gr, the distance R, and the distance B is expressed as the distance R >the distance Gr>the distance B=0. [0481] As described with reference to FIG. **36**, blue (B) has a higher refractive index than green (GB) and red (B) on the on-chip lens **501**. If the on-chip lens **501** has a large size with a high refractive index and is likely to leak light into an adjacent pixel, the size of the on-chip lens **501** is set to satisfy the relationship of the diameter B>the minor axis Gr>the minor axis R. [0482] As described above, the on-chip lens **501** disposed on the first photoelectric conversion unit **101***n* serving as a large pixel is formed with a maximum size, and the first photoelectric conversion unit **101***n* is formed with a minimum gap, thereby improving the sensitivity of the first photoelectric conversion unit **101***n*. According to the wavelength of transmitted light, the size of the on-chip lens **501** is changed, in other words, a distance between the on-chip lenses **501** disposed on the large pixel and the small pixel (the first photoelectric conversion unit **101***n* and the second photoelectric conversion unit **102***n*) is changed, so that the sensitivity of the first photoelectric conversion unit **101***n* can be improved and influence on an adjacent pixel can be reduced.

[0483] The thirteenth embodiment can be implemented in combination with one or more of the second to twelfth embodiments.

#### Fourteenth Embodiment

[0484] A unit pixel **100***p* according to a fourteenth embodiment will be described below. The fourteenth embodiment is an embodiment related to the position and size of a light shielding film. [0485] The light shielding film according to the first to thirteenth embodiments will be described again. In this example, the unit pixel **100***i* according to the ninth embodiment described with reference to FIGS. **28** and **29** will be illustrated. FIG. **38** illustrates a plan configuration example of the unit pixel **100***i*. FIG. **39** illustrates a sectional configuration example taken along line A-B of FIG. **38**. The unit pixel **100***i*-**1** illustrated in FIGS. **38** and **39** are enlarged views of the unit pixel

- **100***i***-1** from among the unit pixels **100***i***-1** to **100***i***-4** illustrated in FIGS. **28** and **29**. Referring to FIGS. **28** and **29**, a duplicate explanation will be omitted as appropriate.
- [0486] The plan configuration example of the unit pixel **100***i* in FIG. **38** will be referred to below. As illustrated in FIG. **38**, the unit pixels **100***i*-**1** is surrounded by an inter-pixel isolation portion **132***i*. The inter-pixel isolation portion **132***i* is also provided between a first photoelectric conversion unit **101***i*-**1** and a second photoelectric conversion unit **102***i*-**1**.
- [0487] In plan view, a light shielding film **411***i* is formed in a region where the inter-pixel isolation portion **132***i* is formed. In FIG. **38**, the inter-pixel isolation portion **132***i* and the light shielding film **411***i* are formed in the same region in plan view and thus are denoted by reference numerals at the same point.
- [0488] Referring to a sectional configuration example of the unit pixel **100***i* in FIG. **39**, the unit pixels **100***i*-**1** is surrounded by an inter-pixel isolation portion **132***i*-**1** and an inter-pixel isolation portion **132***i*-**3**. An inter-pixel isolation portion **132***i*-**2** is formed between the first photoelectric conversion unit **101***i*-**1** and the second photoelectric conversion unit **102***i*-**1**.
- [0489] Between the inter-pixel isolation portion **132***i*-**1** and an on-chip lens **421**-**3**, a light shielding film **411**-**1** is formed with the same size (width) at the same position as the inter-pixel isolation portion **132***i*-**1**. Between the inter-pixel isolation portion **132***i*-**2** and the on-chip lens **421**-**3**, a light shielding film **411**-**2** is formed with the same size (width) at the same position as the inter-pixel isolation portion **132***i*-**3** and an on-chip lens **421**-**4**, a light shielding film **411**-**3** is formed with the same size (width) at the same position as the inter-pixel isolation portion **132***i*-**3**.
- [0490] As described above, the inter-pixel isolation portion **132** and the light shielding film **411** can be formed in overlapping regions in plan view.
- [0491] Referring to FIGS. **40** and **41**, the inter-pixel isolation portion **132** and the light shielding film **411** may be formed to be displaced from each other in order to extend the opening of the first photoelectric conversion unit **101**.
- [0492] FIG. **40** illustrates a plan configuration example of the unit pixel **100***p* according to the fourteenth embodiment. FIG. **41** illustrates a sectional configuration example of the unit pixel **100***p* taken along line A-B of FIG. **40**. In the following description, the unit pixel **100***i* according to the ninth embodiment described with reference to FIGS. **28** and **29** is applied to the positions and sizes of the on-chip lenses in the unit pixel **100***p* illustrated in FIGS. **40** and **41**.
- [0493] Referring to FIG. **40**, the unit pixel **100***p* is surrounded by an inter-pixel isolation portion **132***p*. The inter-pixel isolation portion **132***p* is also formed between a first photoelectric conversion unit **101***p* and a second photoelectric conversion unit **102***p*. The configuration of the inter-pixel isolation portion **132***p* is identical to those of other embodiments, for example, the unit pixel **100***i* (FIG. **28**) according to the ninth embodiment.
- [0494] A light shielding film **411***p* is formed with a region not partially overlapping the inter-pixel isolation portion **132***p*. In other words, the light shielding film **411***p* has a region formed at a position displaced from the inter-pixel isolation portion **132***p*. The region formed at the displaced position is a region displaced to the second photoelectric conversion unit **102***p* corresponding to a small pixel. According to the displacement, the opening of the first photoelectric conversion unit **101***p* corresponding to a large pixel is formed larger.
- [0495] Referring to FIGS. **40** and **41**, the opening of the first photoelectric conversion unit **101***p* is formed from a center position P**71** of the inter-pixel isolation portion **132***p***-1** to a center position P**74** of an inter-pixel isolation portion **132***p***-2**. A light shielding film **411***p***-1** is not formed in a region from the position P**71** to a position P**72** of the inter-pixel isolation portion **132***p***-1**. Likewise, a light shielding film **411***p***-2** is not formed from a position P**73** to the position P**74** of the inter-pixel isolation portion **132***p***-2**.
- [0496] When the center position of the inter-pixel isolation portion **132***p***-2** is set at the position P**74**, the light shielding film **411***p***-2** is formed from the position P**74** to a position P**76**. When the

center position between the position P**74** and the position P**76** is denoted as a position P**75**, the position P**75** is the position of a side of the inter-pixel isolation portion **132***p***-2** near the second photoelectric conversion unit **102***p*.

[0497] The inter-pixel isolation portion 132p-2 is formed in a region from the position P73 to the position P75, whereas the light shielding film 411p-2 is formed in a region from the position P74 to the position P76. In other words, the light shielding film 411p-2 is formed at a position shifted toward the second photoelectric conversion unit 102p with respect to the inter-pixel isolation portion 132p-2.

[0498] An inter-pixel isolation portion **132***p*-**3** provided on the right side of the second photoelectric conversion unit **102***p* in FIG. **41** is formed from a position P**78** to a position P**80**. A light shielding film **411***p*-**3** is not formed from a position P**79** to the position P**80** of the inter-pixel isolation portion **132***p*-**2**.

[0499] When the center position of the inter-pixel isolation portion **132***p***-3** is set at the position P**79**, the light shielding film **411***p***-3** is formed from a position P**77** to the position P**79**. When the center position between the position P**77** and the position P**79** is denoted as a position P**78**, the position P**78** is the position of a side of the inter-pixel isolation portion **132***p***-3** near the second photoelectric conversion unit **102***p*.

[0500] The inter-pixel isolation portion 132p-3 is formed in a region from the position P78 to the position P80, whereas the light shielding film 411p-3 is formed in a region from the position P77 to the position P79. In other words, the light shielding film 411p-3 is formed at a position shifted toward the second photoelectric conversion unit 102p with respect to the inter-pixel isolation portion 132p-3.

[0501] A structure where the light shielding film **411** is shifted toward the second photoelectric conversion unit **102***p* is located at a point where the first photoelectric conversion unit **101***p* and the second photoelectric conversion unit **102***p* are adjacent to each other. The point where the first photoelectric conversion unit **101***p* is adjacent to the second photoelectric conversion unit **102***p* is provided in a region where the light shielding film **411** overlaps the region of the inter-pixel isolation portion **132***p*.

[0502] As described above, the light shielding film **411***p* is configured to be shifted toward the second photoelectric conversion unit **102***p* serving as a small pixel, so that the opening of the first photoelectric conversion unit **101***p* is extended. Thus, the sensitivity of the first photoelectric conversion unit **101***p* serving as the large pixel can be improved. The provision of the light shielding film **411***p* can prevent light incident on a large pixel adjacent to a small pixel from entering the second photoelectric conversion unit **102***p* of the small pixel.

[0503] In the foregoing embodiment, a circle and a square were mainly described as the examples of the shape of the on-chip lens. Other shapes, for example, a polygon may be used.

[0504] The fourteenth embodiment can be implemented in combination with one or more of the first to thirteenth embodiments.

[0505] According to the present technique, sensitivity and quantization efficiency can be improved in the L-shaped first photoelectric conversion unit **101**, in other words, a photoelectric conversion unit shaped without point symmetry. Furthermore, color mixture in a small pixel between different colors can be also reduced.

#### Fifteenth Embodiment

[0506] A unit pixel **100***q* according to a fifteenth embodiment will be described below. The fifteenth embodiment is different from other embodiments in that a solid phase diffusion layer is added. The fifteenth embodiment can be implemented in combination with any of the first to fourteenth embodiments. In this example, the fifteenth embodiment is applied to the unit pixel **100***h* according to the eighth embodiment illustrated in FIG. **27**.

[0507] The sectional configuration example of the unit pixels 100q in FIG. 42 indicates the sectional configuration example of the unit pixel 100 taken along line A-B of FIG. 26. The unit

pixel **100***q* in FIG. **42** includes a first photoelectric conversion unit **101-1** and a second photoelectric conversion unit **102-2**. An inter-pixel isolation portion **132-1** is provided on the left side of FIG. **42**, and an inter-pixel isolation portion **132-3** is provided on the right side (on the right side of a second photoelectric conversion unit **102-1**).

[0508] An inter-pixel isolation portion **132-2** is formed between a first photoelectric conversion unit **101** and a second photoelectric conversion unit **102** constituting a unit pixel **100** with the first photoelectric conversion unit **101**, achieving a configuration that prevents light from leaking from the first photoelectric conversion unit **101-1** into the adjacent second photoelectric conversion unit **102-2**.

[0509] In the unit pixel **100***q* illustrated in FIG. **42**, a solid phase diffusion layer **531** is provided on a side wall of the inter-pixel isolation portion **132**. The solid phase diffusion layer **531** is configured with a P-type or N-type solid phase diffusion layer **531**. In the example of FIG. **42**, the solid phase diffusion layer **531** is formed from the back side of a semiconductor substrate **131** and comes into contact with the front side of the semiconductor substrate **131** along the inter-pixel isolation portion **132**.

[0510] On the first photoelectric conversion unit **101-1** serving as a large pixel, the solid phase diffusion layer **531** is formed around the first photoelectric conversion unit **101-1**. The example in FIG. **42** illustrates a cross-sectional structure in which a solid phase diffusion layer **531-1** is formed on the left side of the first photoelectric conversion unit **101-1** of a large pixel in FIG. **42** and a solid phase diffusion layer **531-2** is formed on the right side. In plan view, the solid phase diffusion layer **531-1** and the solid phase diffusion layer **531-2** are solid phase diffusion layers **153** formed on two of four sides surrounding the first photoelectric conversion unit **101-1**, and solid phase diffusion layers are formed also on the other two sides, so that the solid phase diffusion layers are formed around the first photoelectric conversion unit **101-1**.

[0511] Likewise, on the second photoelectric conversion unit **102-1** serving as a small pixel, the solid phase diffusion layer **531** is formed around the second photoelectric conversion unit **102-1**. The example in FIG. **42** illustrates a cross-sectional structure in which a solid phase diffusion layer **531-2** is formed on the left side of the second photoelectric conversion unit **102-1** of a small pixel in FIG. **42** and a solid phase diffusion layer **531-3** is formed on the right side. In plan view, the solid phase diffusion layer **531-2** and the solid phase diffusion layer **153-3** are solid phase diffusion layers **153** formed on two of four sides surrounding the second photoelectric conversion unit **102-1**, and solid phase diffusion layers are formed also on the other two sides, so that the solid phase diffusion layers are formed around the second photoelectric conversion unit **102-1**.

[0512] The provision of the solid phase diffusion layer **531** can form a high-field region that holds a charge generated in a PD **71**.

[0513] The first photoelectric conversion unit **101-1** in FIG. **42** is formed as a so-called embedded photodiode that has an n-type impurity region formed in a p-type impurity region **133** formed in the semiconductor substrate **131** made of silicon. Likewise, the second photoelectric conversion unit **102-1** is also formed as an embedded photodiode.

[0514] A light shielding film **411** is formed on the inter-pixel isolation portion **132**. A light shielding film **411-1** is provided on the inter-pixel isolation portion **132-1**, a light shielding film **411-2** is provided on the inter-pixel isolation portion **132-2**, and a light shielding film **411-3** is provided on the inter-pixel isolation portion **132-3**. The light shielding film **411** is a film made of a light shielding material that prevents incident light from entering an adjacent pixel. [0515] On the upper side of the semiconductor substrate **131** where the first photoelectric conversion unit **101-1** and the second photoelectric conversion unit **102-2** are formed, a planarizing film **412** is formed and the light shielding film **411** is formed in the planarizing film **412**. An on-chip lens **401-3** and an on-chip lens **401-4** are provided on the planarizing film **412**.

[0516] On a surface opposite to a surface where on-chip lenses **401** are formed, the gate electrodes of transistors are provided. In the example of FIG. **42**, the gate electrode of a selection transistor

**110** is provided for the first photoelectric conversion unit **101-1** of the large pixel, and the gate electrode of a third transfer transistor **105** is provided for the second photoelectric conversion unit **102-1** of the small pixel.

[0517] By providing the solid phase diffusion layer **531**, an impurity, e.g., boron may be extended to an active region. Thus, the gate electrode is formed in a region where the solid phase diffusion layer **531** is not formed.

[0518] In the case of a large/small pixel structure including the large pixel and the small pixel as illustrated in FIG. **42**, a through trench (inter-pixel isolation portion **132**) for isolating the large pixel and the small pixel is formed, thereby reducing an active region for placing a transistor. If the solid phase diffusion layer **531** is formed on a side of the inter-pixel isolation portion **132** as illustrated in FIG. **42**, the active region is further reduced. If the region for placing a transistor is reduced, the L length and W width of the transistor may be insufficiently obtained, leading to difficulty in obtaining characteristics required for the transistor.

[0519] The active region for placing the transistor may be increased in the configuration of FIG. **43**. The solid phase diffusion layer **531** of the unit pixel **100***q* in FIG. **43** is formed from the back side (light entrance surface) of the semiconductor substrate **131** to a position that is not in contact with the front side (a surface on which the transistor is formed) of the semiconductor substrate **131** along the inter-pixel isolation portion **132**.

[0520] The solid phase diffusion layer **531-1** is formed on the left side of the first photoelectric conversion unit **101-1** in FIG. **43** and is formed at a certain distance, e.g., 0.5 µm from the front side. The solid phase diffusion layer **531-2** is formed on the right side of the first photoelectric conversion unit **101-1** in FIG. **43** and is formed at a certain distance from the front side. Likewise, the solid phase diffusion layer **531-3** is formed on the left side of the second photoelectric conversion unit **102-1** in FIG. **43** and is formed at a certain distance from the front side. The solid phase diffusion layer **531-4** is formed on the right side of the second photoelectric conversion unit **102-1** in FIG. **43** and is formed at a certain distance from the front side.

[0521] When viewing the unit pixel **100***q* from the front side, the solid phase diffusion layer **531** is not formed on the front side, thereby extending the active region for placing the transistor. Thus, the transistor can be placed to the edge of the through trench (inter-pixel isolation portion **132**), so that the L length and W width of the transistor can be sufficiently secured and desired transistor characteristics can be obtained.

[0522] For example, the layout of transistors in FIG. **3** is applicable to the layout of transistors on the unit pixels 100q in FIG. **42**. A transistor illustrated in FIG. **3**, for example, the gate electrode of the transfer transistor 103 is disposed without making contact with the inter-pixel isolation portion 132. The unit pixel 100q in FIG. **42** is applicable when the transistor is disposed without bringing the gate electrode into contact with the inter-pixel isolation portion 132.

[0523] For example, the layout of transistors in FIG. **6** is applicable to the layout of transistors on the unit pixels **100***q* in FIG. **43**. A transistor illustrated in FIG. **6**, for example, the gate electrode of the transfer transistor **103** is disposed in contact with the inter-pixel isolation portion **132**. The unit pixel **100***q* in FIG. **43** is applicable when the transistor is disposed with the gate electrode in contact with the inter-pixel isolation portion **132**.

[0524] The fifteenth embodiment can be implemented in combination with one or more of the first to fourteenth embodiments.

[0525] The concentration of boron in the solid phase diffusion layer **531** may be low on the front side (a side on which a pixel transistor is disposed) and high on the back side (the side of a light entrance surface). The concentration may gradually change from the front side to the back side. Alternatively, the concentration may change step by step. For example, a concentration on the front side may be about 1e13 to 1e18 while the concentration on the back side may be about 1e15 to 1e20. A concentration difference of an impurity, e.g., boron is made between the front side and the back side in solid phase diffusion, so that an electric field is generated in a front-side direction to

obtain a photodiode potential advantageous to transfer.

Sixteenth Embodiment

[0526] A unit pixel **100***r* according to a sixteenth embodiment will be described below. The sixteenth embodiment is different from other embodiments in that RDTI or DCR is added. The sixteenth embodiment can be implemented in combination with any of the first to fifteenth embodiments. In this example, the sixteenth embodiment is applied to the unit pixel **100***b* according to the second embodiment illustrated in FIG. **6**.

[0527] FIG. **44** illustrates a plan configuration example of a unit pixel **100***r* according to 16-1 embodiment. The plan configuration of the unit pixel **100***r* in FIG. **44** is basically identical to the plan configuration example of the unit pixel **100***b* in FIG. **6**. Thus, the same parts are denoted by the same reference numerals and the description thereof is omitted as necessary.

[0528] In the unit pixel **100***r* illustrated in FIG. **44**, the gate electrode of a selection transistor **110** is located substantially at the center of the lower side of a first photoelectric conversion unit **101-1** serving as a large pixel in FIG. **44**. The gate electrode, the drain region, and the source region of the selection transistor **110** are linearly formed and have an L-shaped region connected to an amplification transistor **109**.

[0529] In the unit pixel **100***r* in FIG. **44**, a third transfer transistor **105** (a transistor denoted as FCG in FIG. **44**) disposed on a second photoelectric conversion unit **102-1** serving as a small pixel has a gate electrode disposed at a corner portion of the second photoelectric conversion unit **102-1** and two sides located on an inter-pixel isolation portion **132**. The drain region and the source region of the third transfer transistor **105** are formed along the inter-pixel isolation portion **132** and are L-shaped.

[0530] Such a transistor layout is also applicable to other embodiments.

[0531] FIGS. **45** to **49** illustrate an example of the unit pixel **100***r* according to the sixteenth embodiment. In FIGS. **45** to **49**, the upper drawing illustrates a plan configuration example of the inter-pixel isolation portion **132** and RDTI or DCR among the plan configuration examples of the unit pixels **100***r*, the middle drawing illustrates a sectional configuration example taken along line A-A' of FIG. **44**, and the lower drawing illustrates a sectional configuration example taken along line B-B' of FIG. **44**.

[0532] In the cross-sectional views in the middle and lower parts of FIGS. **45** to **49**, the upper side is the front side on which transistors or the like are disposed, and the lower side is the side of a light entrance surface.

[0533] Referring to the upper drawing of FIG. **45**, the unit pixel **100***r* includes an L-shaped RDTI **551**. In FIG. **45**, the RDTI **551** formed in the horizontal direction is denoted as an RDTI **51-1** and the RDTI **551** formed in the longitudinal direction is denoted as an RDTI **551-2**.

[0534] The RDTI **551** stands for Reverse side Deep Trench Isolation and is a trench dug from the back side (the lower side in FIG. **45**) of a substrate. The inter-pixel isolation portion **132** may be an FDDI or RDTI that is dug from the front side (the upper side in FIG. **45**). FDDI stands for Front side Deep Trench Isolation.

[0535] The RDTI **551** is L-shaped in plan view. An inter-pixel isolation portion **132-2** formed between the first photoelectric conversion unit **101-1** and the second photoelectric conversion unit **102-1** is L-shaped (two sides in the vertical direction and the horizontal direction in FIG. **45**). The L-shaped RDTI **551** is formed with symmetry with respect to the L-shaped inter-pixel isolation portion **132**.

[0536] An overlap between the RDTI **551-1** and the RDTI **551-2** also overlaps the inter-pixel isolation portion **132**. The overlap may be formed as the inter-pixel isolation portion **132** without forming the RDTI **551**, or the inter-pixel isolation portion **132** may be configured to be formed as a part of the RDTI **551**.

[0537] The RDTI **551** is shaped like a trench and can be configured as a region having a higher impurity concentration than an adjacent region. The RDTI **551** as a region having a high impurity

concentration may be configured with an increased PN junction, thereby increasing a saturation signal amount.

[0538] Referring to the cross-sectional view taken along line A-A' in the middle part of FIG. **45**, an inter-pixel isolation portion **132-1** is formed on the left side of the first photoelectric conversion unit **101-1** in the drawing, the inter-pixel isolation portion **132-2** is formed between the first photoelectric conversion unit **101-1** and the second photoelectric conversion unit **102-1**, and an inter-pixel isolation portion **132-3** is formed on the right side of the second photoelectric conversion unit **102-1** in the drawing.

[0539] Referring to the cross-sectional view taken along line B-B' in the lower part of FIG. **45**, an RDTI **551-2** is formed at the central portion of the first photoelectric conversion unit **101-1**. The RDTI **551-2** is a trench that is formed to a midpoint of the first photoelectric conversion unit **101-1** in the height direction (thickness direction) and is not formed near a wiring layer (the upper side in the drawing) on which transistors or the like are disposed. The formation of the RDTI **551** does not reduce a region where transistors can be disposed. Thus, the RDTI **551** can be provided while keeping flexibility in the layout of the transistors, and the saturation signal amount can be increased.

16-2 Embodiment

[0540] FIG. **46** illustrates a configuration example of the unit pixel **100***r* according to 16-2 embodiment.

[0541] The unit pixel **100***r* according to 16-2 embodiment is different from the unit pixel **100***r* (FIG. **45**) according to 16-1 embodiment in the shape and position of the RDTI **551**. Other points are identical in configuration.

[0542] Referring to a plan configuration example in the upper part of FIG. **46**, the RDTI **551** is circular and is located at the center of a pixel. If the first photoelectric conversion unit **101-1** serving as a large pixel is divided as large as the second photoelectric conversion unit **102-1** serving as a small pixel, the first photoelectric conversion unit **101-1** is divided into three regions. If the first photoelectric conversion unit **101-1** is divided into three regions, an RDTI **551** is formed in each of the regions.

[0543] An RDTI **551-3** is formed in the lower left region of the first photoelectric conversion unit **101-1**, an RDTI **551-4** is formed in the upper left region, and an RDTI **551-5** is formed in the upper right region. The RDTI **551-3** to **551-5** are each formed into a region located substantially at the center of the region. An RDTI **551-6** is formed substantially at the center of the second photoelectric conversion unit **102-1**.

[0544] Referring to a cross-sectional view taken along line A-A' in the middle part of FIG. **46**, the RDTI **551-3** is formed in a region located substantially at the center between the inter-pixel isolation portion **132-1** and the inter-pixel isolation portion **132-2** that are formed on the first photoelectric conversion unit **101-1**. The RDTI **551-6** is formed substantially at the center between the inter-pixel isolation portion **132-3**.

[0545] Referring to a cross-sectional view taken along line B-B' in the lower part of FIG. **46**, the

RDTI **551-4** and the RDTI **551-5** are formed between the inter-pixel isolation portion **132-1** and the inter-pixel isolation portion **132-3** that are formed on the first photoelectric conversion unit **101-1**. A distance between the inter-pixel isolation portion **132-1** and the RDTI **551-4** and a distance between the inter-pixel isolation portion **132-3** and the RDTI **551-5** are equal to each other. [0546] In the example of FIG. **46**, the RDTI **551** is shaped like a cylinder located at a position at equal distances from the inter-pixel isolation portions **132**.

[0547] In the example of FIG. **46**, the RDTI **551** is circular in plan view. The RDTI **551** may have shapes other than a circle, for example, polygons such as a triangle and a square or an ellipse. 16-3 Embodiment

[0548] FIG. **47** illustrates a configuration example of the unit pixel **100***r* according to 16-3 embodiment.

[0549] The unit pixel **100***r* according to 16-3 embodiment is different from the unit pixel **100***r* (FIG. **45**) according to 16-1 embodiment in the shape and position of the RDTI **551**. Other points are identical in configuration.

[0550] Referring to a plan configuration example in the upper part of FIG. **47**, the RDTIs **551** are shaped like two straight lines and are located in the first photoelectric conversion unit **101-1**. An RDTI **551-7** is disposed in the vertical direction and is formed with ends overlapping an inter-pixel isolation portion **132-4** and an inter-pixel isolation portion **132-5**. Likewise, an RDTI **551-8** is disposed in the horizontal direction and is formed with ends overlapping the inter-pixel isolation portion **132-1** and the inter-pixel isolation portion **132-3**.

[0551] The RDTI **551-7** is disposed at a position at equal distances from the inter-pixel isolation portion **132-1** and the inter-pixel isolation portion **132-2** in the vertical direction, in other words, the RDTI **551-7** is disposed substantially at the center between the inter-pixel isolation portion **132-1** and the inter-pixel isolation portion **132-2**. The RDTI **551-8** is disposed at a position at equal distances from the inter-pixel isolation portion **132-2** in the horizontal direction and the inter-pixel isolation portion **132-5**, in other words, the RDTI **551-8** is disposed substantially at the center between the inter-pixel isolation portion **132-2** and the inter-pixel isolation portion **132-5**. [0552] Like the L-shaped RDTI **551** in FIG. **45**, an overlap between the RDTI **551** and the inter-pixel isolation portion **132** without the RDTI **551**, or the inter-pixel isolation portion **132** may be configured to be formed as a part of the RDTI **551**.

[0553] In the example of FIG. **47**, the two RDTIs **551** including the RDTI **551-7** in the vertical direction and the RDTI **551-8** in the horizontal direction are formed in a cross arrangement. Only one of the RDTI **551-7** and the RDTI **551-8** may be formed.

[0554] Referring to a cross-sectional view taken along line A-A' in the middle part of FIG. **47**, the RDTI **551-8** is formed in a region located substantially at the center between the inter-pixel isolation portion **132-1** and the inter-pixel isolation portion **132-2** that are formed on the first photoelectric conversion unit **101-1**.

[0555] Referring to a cross-sectional view taken along line B-B' in the lower part of FIG. **47**, the RDTI **551-7** is formed between the inter-pixel isolation portion **132-1** and the inter-pixel isolation portion **132-3** that are formed on the first photoelectric conversion unit **101-1**.

[0556] The RDTI **551** may be configured to be formed also in the second photoelectric conversion unit **102-1** serving as a small pixel.

16-4 Embodiment

[0557] FIG. **48** illustrates a configuration example of the unit pixel **100***r* according to 16-4 embodiment.

[0558] The unit pixel **100***r* according to 16-4 embodiment is different in that the RDTI **551** of the unit pixel **100***r* (FIG. **47**) according to 16-3 embodiment is replaced with a DCR **571**. Other points are identical in configuration.

[0559] The DCR **571** is a region that is formed by using a well implantation. A PN junction capacitance can be increased by providing the DCR **571**.

[0560] Referring to a plan configuration example in the upper part of FIG. **48**, the DCRs **571** are shaped like two straight lines and are located in the first photoelectric conversion unit **101-1**. A DCR **571-1** is disposed in the vertical direction and is formed with ends overlapping the inter-pixel isolation portion **132-4** and the inter-pixel isolation portion **132-5**. Likewise, a DCR **571-2** is disposed in the horizontal direction and is formed with ends overlapping the inter-pixel isolation portion **132-1** and the inter-pixel isolation portion **132-3**.

[0561] The DCR **571-1** is disposed at a position at equal distances from the inter-pixel isolation portion **132-1** and the inter-pixel isolation portion **132-2** in the vertical direction, in other words, the DCR **571-1** is disposed substantially at the center between the inter-pixel isolation portion **132-1** and the inter-pixel isolation portion **132-2**. The DCR **571-2** is disposed at a position at equal

distances from the inter-pixel isolation portion **132-2** and the inter-pixel isolation portion **132-5** in the horizontal direction, in other words, the DCR **571-2** is disposed substantially at the center between the inter-pixel isolation portion **132-2** and the inter-pixel isolation portion **132-5**. [0562] Like the L-shaped RDTI **551** in FIG. **45**, an overlap between the DCR **571** and the inter-pixel isolation portion **132** may be configured to be formed as the inter-pixel isolation portion **132** without the DCR **571**, or the inter-pixel isolation portion **132** may be configured to be formed as a part of the DCR **571**.

[0563] In the example of FIG. **48**, the two DCRs **571** including the DCR **571-1** in the vertical direction and the DCR **571-2** in the horizontal direction are formed in a cross arrangement. Only one of the DCR **571-1** and the DCR **571-2** may be formed.

[0564] Referring to a cross-sectional view taken along line A-A' in the middle part of FIG. **48**, the DCR **571-1** is formed in a region located substantially at the center between the inter-pixel isolation portion **132-1** and the inter-pixel isolation portion **132-2** that are formed on the first photoelectric conversion unit **101-1**.

[0565] Referring to a cross-sectional view taken along line B-B' in the lower part of FIG. **48**, the DCR **571-2** is formed between the inter-pixel isolation portion **132-1** and the inter-pixel isolation portion **132-3** that are formed on the first photoelectric conversion unit **101-1**.

[0566] The DCR **571** may be configured to be formed also in the second photoelectric conversion unit **102-1** serving as a small pixel.

16-5 Embodiment

[0567] FIG. **49** illustrates a configuration example of the unit pixel **100***r* according to 16-5 embodiment.

[0568] The unit pixel **100***r* according to 16-5 embodiment is different from the unit pixel **100***r* (FIG. **48**) according to 16-4 embodiment in the shape and layout of the DCR **571**. Other points are identical in configuration.

[0569] Referring to a plan configuration example in the upper part of FIG. **49**, a DCR **571-3** is shaped like a straight line. On the assumption that the first photoelectric conversion unit **101-1** and the second photoelectric conversion unit **102-1** are combined into a pixel, the DCR **571-3** is located at a position corresponding to a diagonal line in the pixel and is placed from the upper left to the lower right in FIG. **49**. In this case, a DCR **571-3** formed by well implantation is disposed at the central portion of the pixel that is a combination of the first photoelectric conversion unit **101-1** and the second photoelectric conversion unit **102-1**.

[0570] Like the L-shaped RDTI **551** in FIG. **46**, an overlap (a corner portion in FIG. **49**) between the DCR **571** and the inter-pixel isolation portion **132** may be configured to be formed as the inter-pixel isolation portion **132** without the DCR **571**, or the inter-pixel isolation portion **132** may be configured to be formed as a part of the DCR **571**.

[0571] Referring to a cross-sectional view taken along line A-A' in the middle part of FIG. **49**, the DCR **571-3** is formed in a region located substantially at the center between the inter-pixel isolation portion **132-2** and the inter-pixel isolation portion **132-3** that are formed on the second photoelectric conversion unit **102-1**.

[0572] Referring to a cross-sectional view taken along line B-B' in the lower part of FIG. **49**, the DCR **571-3** is formed between the inter-pixel isolation portion **132-1** and the inter-pixel isolation portion **132-3** that are formed on the first photoelectric conversion unit **101-1**. Seventeenth Embodiment

[0573] A unit pixel **100**s according to a seventeenth embodiment will be described below. [0574] Pupil correction will be described in the example of the unit pixels **100***a* according to the first embodiment described with reference to FIGS. **3** to **5**. Light emitted to the on-chip lens **161** formed on the first photoelectric conversion unit **101** serving as a large pixel enters at various angles with respect to an imaging surface. Thus, if the unit pixel **100***a* at the center of an angle of view and the unit pixel **100***a* at an end of an angle of view have the same structure, light is less

efficiently gathered, causing a difference in sensitivity between the unit pixel **100***a* at the center of an angle of view and the unit pixel **100***a* at an end of an angle of view.

[0575] In order to keep constant sensitivity without causing a difference in sensitivity between the unit pixel **100***a* at the center of an angle of view and the unit pixel **100***a* at an end of an angle of view, for example, the optical axis of the on-chip lens **161** and the aperture of the first photoelectric conversion unit **101-1** are aligned with each other, and the position of the first photoelectric conversion unit **101-1** is shifted according to the direction of a principal ray as traveling toward the end of the angle of view. This technique is referred to as, for example, pupil correction. [0576] In the unit pixel **100***a* disposed at the central portion of an angle of view, incident light enters substantially perpendicularly to the first photoelectric conversion unit **101**. In the unit pixel **100***a* at an end portion of an angle of view, incident light enters diagonally with respect to the first photoelectric conversion unit **101**. A pupil correction is added to the on-chip lens **161** or a color filter (not illustrated) such that skew rays can be efficiently gathered. The amount of pupil correction increases from the center of the angle of view (e.g., the center of a pixel portion) toward the end of the angle of view.

[0577] Such a phenomenon may similarly occur also in the second photoelectric conversion unit **102** serving as a small pixel. Thus, as in the large pixel, the small pixel may be configured without a difference in sensitivity by a pupil correction.

[0578] In the case of the unit pixel **100** where a large pixel and a small pixel are disposed, the large pixel and the small pixel may have different output values for incident light. Although the same pupil correction can be made in the large pixel and the small pixel, different pupil corrections may be made to the large pixel and the small pixel.

[0579] The upper part of FIG. **50** shows a graph of the relationship between an incident angle of incident light on a large pixel and an output value. The lower part of FIG. **50** shows a graph of the relationship between an incident angle of incident light on a small pixel and an output value. As shown in the upper part of FIG. **50**, the output value of the large pixel peaks around an incident angle of 24°, whereas as shown in the lower part of FIG. **50**, the output value of the small pixel peaks around incident angle of 18°.

[0580] In a comparison between the adjacent large and small pixels subjected to the same pupil correction, for example, a value of sensitivity is generated in the large pixel and the small pixel even if light enters at the same incident angle. Thus, if a pupil correction is made to a pixel including a large pixel and a small pixel, a proper pupil correction may be made to each of the large pixel and the small pixel.

[0581] FIG. **51** shows an example of a change of the correction amount of a pupil correction between a large pixel and a small pixel. A pupil correction is performed by, for example, changing the position of the photoelectric conversion unit at the center of an angle of view and the end of an angle of view, changing the position of the color filter, or changing the position of the on-chip lens. In this example, a pupil correction is made by changing the position of the photoelectric conversion unit (changing a pixel structure in a semiconductor substrate).

[0582] FIG. **51** illustrates **16** large pixels (first photoelectric conversion unit **101**) in a 4 by 4 array at the end of an angle of view of the pixel array unit **11** and **16** small pixels (second photoelectric conversion unit **102**) in a 4 by 4 array.

[0583] At the center of an angle of view, the center of the first photoelectric conversion unit **101** and the center of a color filter **601** are aligned with each other and the center of the second photoelectric conversion unit **102** and the center of the color filter **601** are also aligned with each other. At the end of an angle of view, as shown in FIG. **51**, the center of the first photoelectric conversion unit **101** and the center of the color filter **601** are aligned with each other but the center of the second photoelectric conversion unit **102** and the center of the color filter **601** are displaced from each other.

[0584] In this case, a pupil correction amount is 0 with respect to the large pixel, whereas a pupil

correction amount with respect to the small pixel is designed to increase toward the end of the pixel. As described above, a proper pupil correction can be made to each of the large pixel and the small pixel by changing the pupil correction amount of the large pixel and the pupil correction amount of the small pixel.

[0585] For the sake of description, it is assumed that the center of the first photoelectric conversion unit **101** and the center of the color filter **601** are aligned with each other also at the end of an angle of view. However, a pupil correction can be surely made to the first photoelectric conversion unit **101** such that a displacement at the center increases toward the end of an angle of view. [0586] As described above with reference to FIG. 36, a refractive index changes according to the wavelength of light transmitted to the on-chip lens **501**. Thus, the light gathering capability may change depending upon the color of received light (the color of the disposed color filter **601**). In other words, if the graph in FIG. **50** is a graph for green, the graph may be different from a graph for red or a graph for green. In view of such circumstances, a different correction amount for each color in addition to each position in the pixel array unit **11** is used as a pupil correction amount. [0587] FIG. **52** illustrates an exemplary configuration of a setting of a pupil correction amount for each color (each wavelength). In FIGS. 52, 1 to 4 in the upper part indicate column numbers, whereas 1 to 4 on the left indicate row numbers. For example, the coordinates of an upper left pixel are expressed as (1, 1), and the coordinates of a pixel on the right are expressed as (2, 1). [0588] On the first photoelectric conversion unit **101** and the second photoelectric conversion unit **102** at coordinates (1, 1), the blue color filter **601** (a dot pattern in FIG. **52**) is disposed. On the first photoelectric conversion unit **101** and the second photoelectric conversion unit **102** at coordinates (2, 1), the green color filter **601** (a lattice pattern in FIG. **52**) is disposed. [0589] On the first photoelectric conversion unit **101** and the second photoelectric conversion unit **102** at coordinates (1, 2), the green color filter **601** is disposed. On the first photoelectric conversion unit **101** and the second photoelectric conversion unit **102** at coordinates (2, 2), the red color filter **601** (a line pattern in FIG. **52**) is disposed. Such a layout pattern of the color filter **601** including four pixels in a 2 by 2 array is repeated in the vertical and horizontal directions. [0590] For example, regarding the blue color filter **601** at coordinates (1, 1) and the second photoelectric conversion unit **102**, the center of the second photoelectric conversion unit **102** is located on the left side of the center of the color filter **601**. Regarding the green color filter **601** at coordinates (2, 1) and the second photoelectric conversion unit 102, the center of the second photoelectric conversion unit **102** is located on the right side of the center of the color filter **601**. As described above, different pupil correction amounts are set for blue and green. [0591] Regarding the red color filter **601** at coordinates (2, 2) and the second photoelectric conversion unit **102**, the center of the second photoelectric conversion unit **102** is located on the lower right side of the center of the color filter **601**. As described above, different pupil correction amounts are set for red, blue, and green.

[0592] Thus, a more proper pupil correction can be made by changing a correction amount for each color. Moreover, a pupil correction can be similarly made also to a large pixel (first photoelectric conversion unit **101**), thereby making a proper pupil correction also to the first photoelectric conversion unit **101**.

[0593] In this example, a pupil correction is made with the pixel structure in a silicon substrate and the color filter **601**. A pupil correction can also be made to, for example, the on-chip lens and a metal layer in the inter-pixel isolation portion **132**.

[0594] A pupil correction can be made to one or more points of the color filter, the on-chip lens, the inter-pixel isolation portion **132**, and an inter-pixel structure. In the case of pupil corrections to multiple points, for example, a pupil correction amount applied to the on-chip lens and a pupil correction amount applied to the color filter may be set at different values to perform optimization. [0595] In the case of a pupil correction to the on-chip lens, the on-chip lens can be produced on the basis of a flowchart in FIG. **53**.

[0596] In step S11, the on-chip lens for a small pixel is produced. For example, the on-chip lens for a small pixel is produced through photolithography using the mask of a photoresister in which a pupil correction for a small pixel is set.

[0597] In step S12, the on-chip lens for a large pixel is produced. For example, the on-chip lens for a large pixel is produced through photolithography using the mask of a photoresister in which a pupil correction for a large pixel is set.

[0598] In step S13, the on-chip lens for a large pixel and the on-chip lens for a small pixel are worked.

[0599] As described above, a correction amount is set to optimize the pupil correction amount of a large pixel and the pupil correction amount of a small pixel, and a production process for a pupil correction to a large pixel and a production process for a pupil correction to a small pixel are performed at different times. In this example, a pupil correction is made to the on-chip lens. Also when a pupil correction is made to the color filter and the inter-pixel isolation portion **132** or the like, the on-chip lens can be produced according to the same production process. Eighteenth Embodiment

[0600] Referring to FIG. **54**, a unit pixel **100***t* according to an eighteenth embodiment will be described below.

[0601] In a sectional configuration example of the unit pixel **100***t* in FIG. **54**, a first photoelectric conversion unit **101***t***-1** and a second photoelectric conversion unit **102***t***-1** are provided in a semiconductor substrate **131**.

[0602] For example, as compared with the unit pixels **100***d* in FIG. **14**, the first photoelectric conversion unit **101***d***-1** and the second photoelectric conversion unit **102***d***-1** of the unit pixels **100***d* are formed as embedded photodiodes. In the unit pixel **100***t* in FIG. **54**, the embedded photodiode is replaced with a p-type impurity region **133** disposed only on the upper side (front side) in FIG. **54**.

[0603] On the left side of the first photoelectric conversion unit **101***t***-1** in FIG. **54**, an inter-pixel isolation portion **132***t* surrounding the unit pixel **100***t* is provided. Also on the right side of the second photoelectric conversion unit **102***t***-1** in FIG. **54**, the inter-pixel isolation portion **132***t* surrounding the unit pixel **100***t* is provided. The inter-pixel isolation portion **132***t* is also provided between the first photoelectric conversion unit **101***t***-1** and the second photoelectric conversion unit **102***t***-1**.

[0604] On a side in the inter-pixel isolation portion **132***t*, in other words, on a side of a trench constituting the inter-pixel isolation portion **132***t*, a fixed charge film **701** having a negative fixed charge is formed. In the unit pixel **100***t* in FIG. **54**, a fixed charge film **702** having a negative fixed charge is also formed on the light entrance surface (back side) on the lower side in FIG. **54**. In the presence of the fixed charge film **701** having a negative fixed charge, holes gather at the interface of the trench (inter-pixel isolation portion **132***t*) of a silicon substrate, and electrons generated at the interface of the inter-pixel isolation portion **132***t* are coupled to the holes before flowing into a photodiode. Thus, the occurrence of a dark current or white scratches is suppressed. [0605] The fixed charge films **701** and **702** are formed by a hafnium oxide (HfO2) film, an aluminum oxide (Al2O3), a zirconium oxide (ZrO2) film, a tantalum oxide (Ta2O5), or a titanium oxide (TiO2) film. Other materials such as lanthanum oxide (La2O3), praseodymium oxide (Pr2O3), cerium oxide (CeO2), neodim oxide (Nd2O3), promethium oxide (Pm2O3), samarium oxide (Sm2O3), europium oxide (Eu2O3), gadolinium oxide (Gd2O3), terbium oxide (Tb2O3), dysprosium oxide (Dy2O3), holmium oxide (Ho2O3), erbium oxide (Er2O3), thulium oxide (Tm2O3), ytterbium oxide (Yb2O3), lutetium oxide (Lu2O3), and yttrium oxide (Y2O3) may be used.

[0606] The fixed charge films **701** and **702** can be also formed by a hafnium nitride film, an aluminum nitride film, a hafnium oxynitride film, or an aluminum oxynitride film. [0607] The gate of a selection transistor **110** and the gate of a third transfer transistor **105** are

provided on the front side (the upper side in FIG. **54**) of the semiconductor substrate **131**. On the front side in the semiconductor substrate **131** of the first photoelectric conversion unit **101***t***-1**, an N-type diffusion layer **231** is formed. On the front side in the semiconductor substrate **131** of the second photoelectric conversion unit **102***t***-1**, an N-type diffusion layer **232** and an N-type diffusion layer **233** are formed.

[0608] The fixed charge film **701** is formed from the back side of the semiconductor substrate **131** to a position in contact with a p-type impurity region **133**, along a side wall in the inter-pixel isolation portion **132***t* (a trench constituting the inter-pixel isolation portion **132***t*). When the fixed charge film **701** having a negative fixed charge comes into the N-type diffusion layer of the transistor, for example, the N-type diffusion layers **231** to **233** in the example of FIG. **54**, an intense electric field may be generated and a dark current may occur. Thus, the fixed charge film **701** is formed to a position that does not make contact with the N-type diffusion layer. In the example of FIG. **54**, the fixed charge film **701** is formed to a position in front of the p-type impurity region **133** in which an N-type diffusion layer is formed.

[0609] The n-type impurity region constituting each of the first photoelectric conversion unit **101***t* and the second photoelectric conversion unit **102***t* is formed to a position in contact with the interpixel isolation portion **132***t* (fixed charge film **701**) in the horizontal direction and is formed to a position in contact with the fixed charge film **702** on the back side of the region. Thus, the first photoelectric conversion unit **101***t* and the second photoelectric conversion unit **102***t* are configured such that a conformal doping p-type impurity is not present around the fixed charge film **701**. [0610] The configuration containing no conformal doping p-type impurity can increase an effective volume of a photodiode. The influence of variations in conformal doping in the vertical direction is reduced, achieving an effective configuration for the imaging characteristics of white spots of floating diffusion FD.

[0611] As illustrated in FIG. **55**, the inter-pixel isolation portion **132***t* may be configured to be divided into two in the vertical and horizontal directions (depth direction). In the example of FIG. **55**, the inter-pixel isolation portion **132***t* is divided into an inter-pixel isolation portion **132***t*-**1** and an inter-pixel isolation portion **132***t*-**2**. The inter-pixel isolation portion **132***t*-**1** and the inter-pixel isolation portion **132***t*-**2** are divided by a dividing layer **711**.

[0612] The fixed charge film **701** is configured to be provided in the inter-pixel isolation portion **131***t***-1** but not to be provided in the inter-pixel isolation portion **132***t***-2**.

[0613] The dividing layer **711** may be formed by a P-type impurity layer. In this case, in the formation of the pixel sensitivity isolation portion **132***t***-1**, penetration through the silicon substrate is not necessary. When the dividing layer **711** comes into contact with the N-type diffusion layers **231** to **233**, an impurity concentration can be adjusted, thereby reducing electric field intensity. [0614] The configuration of the unit pixels **1000***t*, in which the effective volume of the photodiode is increased, is applicable instead of the embedded photodiode. The eighteenth embodiment and one or more of the first to seventeenth embodiments can be applied in combination. <Application to Electronic Device>

[0615] The present technique can be applied to a general electronic device in which an imaging element is used in an image capturing unit (a photoelectric conversion unit), for example, an imaging device such as a digital still camera or a video camera, a portable terminal device that has an imaging function, or a copy machine in which an image sensor is used in an image reading unit. The imaging element may be formed as a one-chip or may be formed as a module in which an imaging unit and a signal processing unit or an optical system are collectively packaged with an imaging function.

[0616] FIG. **56** is a block diagram illustrating a configuration example of an imaging device as an electronic device to which the present technique is applied.

[0617] An imaging device **1000** in FIG. **56** includes an optical unit **1001** formed of a lens group, an imaging element (an imaging device) **1002** in which the configuration of the imaging device **10** in

FIG. 1 is adopted, and a DSP (Digital Signal Processor) circuit 1003 that is a camera signal processing circuit. The imaging device 1000 includes a frame memory 1004, a display unit 1005, a recording unit 1006, an operation unit 1007, and a power supply unit 1008. The DSP circuit 1003, the frame memory 1004, the display unit 1005, the recording unit 1006, the operation unit 1007, and the power supply unit 1008 are connected to one another via a bus line 1009.

[0618] The optical unit **1001** captures incident light (image light) from a subject and forms an image on an imaging surface of the imaging element **1002**. The imaging element **1002** converts an amount of incident light imaged on the imaging surface by the optical unit **1001** into an electric signal for each pixel and outputs the electric signal as a pixel signal. The imaging device **10** in FIG. **1** can be used as the imaging element **1002**.

[0619] The display unit **1005** is configured with, for example, a thin display such as an LCD (Liquid Crystal Display) or an organic EL (Electro Luminescence) display and displays a moving image or a still image captured by the imaging element **1002**. The recording unit **1006** records a moving image or a still image captured by the imaging element **1002** in a recording medium such as a hard disk or a semiconductor memory.

[0620] The operation unit **1007** issues operation commands for various functions of the imaging device **1000** on the basis of a user operation. The power supply unit **1008** appropriately supplies various types of power serving as operation power sources of the DSP circuit **1003**, the frame memory **1004**, the display unit **1005**, the recording unit **1006**, and the operation unit **1007** to supply targets.

<a>Application to Mobile Object></a>

[0621] The technique of the present disclosure (the present technology) can be applied to various products. For example, the technique according to the present disclosure may be implemented as a device mounted on any type of moving body such as an automobile, an electric automobile, a hybrid electric automobile, a motorcycle, a bicycle, a personal mobility device, an airplane, a drone, a ship, a robot, or the like.

[0622] FIG. **57** is a block diagram illustrating a schematic configuration example of a vehicle control system, which is an example of a mobile object control system to which the technique according to the present disclosure can be applied.

[0623] The vehicle control system **12000** includes a plurality of electronic control units connected to each other via a communication network **12001**. In the example illustrated in FIG. **57**, the vehicle control system **12000** includes a drive system control unit **12010**, a body system control unit **12020**, a vehicle external information detection unit **12030**, a vehicle internal information detection unit **12040**, and an integrated control unit **12050**. As a functional configuration of the integrated control unit **12050**, a microcomputer **12051**, an audio/image output unit **12052**, and an in-vehicle network I/F (Interface) **12053** are illustrated.

[0624] The drive system control unit **12010** controls an operation of an apparatus related to a drive system of a vehicle according to various programs. For example, the drive system control unit **12010** functions as a driving force generator for generating a driving force of a vehicle such as an internal combustion engine or a driving motor, a driving force transmission mechanism for transmitting a driving force to wheels, a steering mechanism for adjusting a turning angle of a vehicle, and a control apparatus such as a braking apparatus that generates a braking force of a vehicle.

[0625] The body system control unit **12020** controls operations of various devices mounted in the vehicle body according to various programs. For example, the body system control unit **12020** functions as a control device of a keyless entry system, a smart key system, a power window device, or various lamps such as a headlamp, a back lamp, a brake lamp, a turn signal, and a fog lamp. In this case, radio waves transmitted from a portable device that substitutes for a key or signals of various switches may be input to the body system control unit **12020**. The body system control unit **12020** receives inputs of the radio waves or signals and controls a door lock device, a

power window device, and a lamp of the vehicle.

[0626] The vehicle external information detection unit **12030** detects information on the outside of the vehicle having the vehicle control system **12000** mounted thereon. For example, an imaging unit **12031** is connected to the vehicle external information detection unit **12030**. The vehicle external information detection unit **12030** causes the imaging unit **12031** to capture an image of the outside of the vehicle and receives the captured image. The vehicle external information detection unit **12030** may perform object detection processing or distance detection processing for persons, cars, obstacles, signs, and letters on the road on the basis of the received image.

[0627] The imaging unit **12031** is an optical sensor that receives light and outputs an electrical signal according to the amount of the received light. The imaging unit **12031** can also output the electrical signal as an image or distance measurement information. In addition, the light received by the imaging unit **12031** may be visible light or invisible light such as infrared light.

[0628] The vehicle internal information detection unit **12040** detects information on the inside of the vehicle. For example, a driver state detection unit **12041** that detects a state of a driver state is connected to the vehicle internal information detection unit **12040**. The driver state detection unit **12041** includes, for example, a camera that captures an image of a driver, and the vehicle internal information detection unit **12040** may calculate a degree of fatigue or concentration of the driver or may determine whether or not the driver is dozing on the basis of detection information input from the driver state detection unit **12041**.

[0629] The microcomputer **12051** can calculate a control target value of the driving force generation device, the steering mechanism, or the braking device on the basis of information inside and outside of the vehicle acquired by the vehicle external information detection unit **12030** or the vehicle internal information detection unit **12040**, and output a control command to the drive system control unit **12010**. For example, the microcomputer **12051** can perform cooperative control for the purpose of implementing functions of an ADAS (advanced driver assistance system) including vehicle collision avoidance, impact mitigation, following traveling based on an intervehicle distance, vehicle speed maintenance driving, vehicle collision warning, vehicle lane deviation warning, and the like.

[0630] Furthermore, the microcomputer **12051** can perform cooperative control for the purpose of automated driving or the like in which autonomous travel is performed without depending on operations of the driver, by controlling the driving force generator, the steering mechanism, or the braking device and the like on the basis of information about the surroundings of the vehicle, the information being acquired by the vehicle external information detection unit **12030** or the vehicle internal information detection unit **12040**.

[0631] In addition, the microcomputer **12051** can output a control command to the body system control unit **12030** based on the information outside the vehicle acquired by the vehicle external information detection unit **12030**. For example, the microcomputer **12051** can perform coordinated control for the purpose of antiglare such as switching a high beam to a low beam by controlling a headlamp according to a position of a preceding vehicle or an oncoming vehicle detected by the vehicle external information detection unit **12030**.

[0632] The audio/image output unit **12052** transmits an output signal of at least one of sound and an image to an output device capable of visually or audibly notifying a passenger or the outside of the vehicle of information. In the example of FIG. **57**, an audio speaker **12061**, a display unit **12062**, and an instrument panel **12063** are illustrated as examples of the output device. The display unit **12062** may include at least one of an on-board display and a head-up display, for example. [0633] FIG. **58** illustrates an example of an installation position of the imaging unit **12031**. [0634] In FIG. **58**, the imaging unit **12031** includes imaging units **12101**, **12102**, **12103**, **12104**, and **12105**.

[0635] The imaging units **12101**, **12102**, **12103**, **12104**, and **12105** are provided at, for example, positions of a front nose, side mirrors, a rear bumper, and a back door of the vehicle **12100**, and an

upper portion of a front windshield inside the vehicle. The imaging unit **12101** provided at the front nose and the imaging unit **12105** provided in an upper portion of the front windshield inside the vehicle mainly acquire images ahead of the vehicle **12100**. The imaging units **12102** and **12103** provided in the side mirrors mainly acquire images on the lateral sides of the vehicle **12100**. The imaging unit **12104** included in the rear bumper or the back door mainly acquires an image of an area behind the vehicle **12100**. The imaging unit **12105** included in the upper portion of the front windshield inside the vehicle is mainly used for detection of a vehicle ahead, a pedestrian, an obstacle, a traffic signal, a traffic sign, a lane, or the like.

[0636] FIG. **58** illustrates an example of the imaging ranges of the imaging units **12101** to **12104**. An imaging range **12111** indicates an imaging range of the imaging unit **12101** provided at the front nose, imaging ranges **12112** and **12113** respectively indicate the imaging ranges of the imaging units **12102** and **12103** provided at the side-view mirrors, and an imaging range **12114** indicates the imaging range of the imaging unit **12104** provided at the rear bumper or the back door. For example, by superimposing image data captured by the imaging units **12101** to **12104**, a bird's-eye view image viewed from the upper side of the vehicle **12100** can be obtained. [0637] At least one of the imaging units **12101** to **12104** may have the function of obtaining distance information. For example, at least one of the imaging units **12101** to **12104** may be a stereo camera including a plurality of imaging elements or may be an imaging element that has pixels for phase difference detection.

[0638] For example, the microcomputer **12051** can extract, particularly, a closest three-dimensional object on a path through which the vehicle **12100** is traveling, which is a three-dimensional object traveling at a predetermined speed (for example, 0 km/h or higher) in the substantially same direction as the vehicle **12100**, as a preceding vehicle by obtaining a distance to each three-dimensional object in the imaging ranges **12111** to **12114** and temporal change in the distance (a relative speed with respect to the vehicle **12100**) based on distance information obtained from the imaging units **12101** to **12104**. The microcomputer **12051** can also set a following distance to the vehicle ahead to be maintained in advance and perform automatic brake control (including following start control). It is therefore possible to perform coordinated control for the purpose of, for example, automated driving in which the vehicle travels in an automated manner without requiring the driver to perform operations.

[0639] For example, the microcomputer 12051 can classify and extract three-dimensional data regarding three-dimensional objects into two-wheeled vehicles, normal vehicles, large vehicles, pedestrians, and other three-dimensional objects such as electric poles based on distance information obtained from the imaging units 12101 to 12104 and can use the three-dimensional data to perform automated avoidance of obstacles. For example, the microcomputer 12051 differentiates surrounding obstacles of the vehicle 12100 into obstacles which can be viewed by the driver of the vehicle 12100 and obstacles which are difficult to view. Then, the microcomputer 12051 determines a collision risk indicating the degree of risk of collision with each obstacle, and when the collision risk is equal to or higher than a set value and there is a possibility of collision, an alarm is output to the driver through the audio speaker 12061 or the display unit 12062, forced deceleration or avoidance steering is performed through the drive system control unit 12010, and thus driving support for collision avoidance can be performed.

[0640] At least one of the imaging units **12101** to **12104** may be an infrared camera that detects infrared rays. For example, the microcomputer **12051** can recognize a pedestrian by determining the presence or absence of a pedestrian in the captured image of the imaging units **12101** to **12104**. Such pedestrian recognition is performed by, for example, a procedure in which feature points in the captured images of the imaging units **12101** to **12104** as infrared cameras are extracted and a procedure in which pattern matching processing is performed on a series of feature points indicating an outline of an object to determine whether or not the object is a pedestrian. When the

microcomputer **12051** determines that a pedestrian is present in the captured images of the imaging units **12101** to **12104** and the pedestrian is recognized, the audio/image output unit **12052** controls the display unit **12062** so that a square contour line for emphasis is superimposed and displayed with the recognized pedestrian. In addition, the audio/image output unit **12052** may control the display unit **12062** so that an icon indicating a pedestrian or the like is displayed at a desired position.

[0641] The system as used herein refers to an entire device configured by a plurality of devices. [0642] The effects described in the present specification are merely examples and are not limited, and other effects may be obtained.

[0643] Embodiments of the present technique are not limited to the above-described embodiment and various modifications can be made within the scope of the present technique without departing from the gist of the present technique.

[0644] The present technique can also be configured as follows:

**(1)** 

[0645] An imaging element including: a first photoelectric conversion unit that is provided in a semiconductor substrate and generates a charge corresponding to the amount of light; [0646] a second photoelectric conversion unit having a smaller light-receiving area than the first photoelectric conversion unit; [0647] a first inter-pixel isolation portion that surrounds a unit pixel including the first photoelectric conversion unit and the second photoelectric conversion unit; and a second inter-pixel isolation portion provided between the first photoelectric conversion unit and the second photoelectric conversion unit, [0648] wherein the first inter-pixel isolation portion and the second inter-pixel isolation portion are each configured with a trench penetrating the semiconductor substrate.

**(2)** 

[0649] The imaging element according to (1), wherein the trench is filled with an insulator.

(3)

[0650] The imaging element according to (1) or (2), wherein one or more transistors and a contact are disposed in a region where the second photoelectric conversion unit is formed in plan view.

(4)

[0651] The imaging element according to any one of (1) to (3), wherein a capacitor is connected to the second photoelectric conversion unit.

(5)

[0652] The imaging element according to any one of (1) to (4), wherein the unit pixel further includes an element isolation region that separates elements, and [0653] the element isolation region is configured with a trench not penetrating the semiconductor substrate.

(6)

[0654] The imaging element according to any one of (1) to (5), wherein the first photoelectric conversion unit is L-shaped in plan view, [0655] the second photoelectric conversion unit is square-shaped, and [0656] a combination of the first photoelectric conversion unit and the second photoelectric conversion unit is square-shaped.

(7)

[0657] The imaging element according to any one of (1) to (6), wherein two sides of the gate of at least one of a plurality of transistors constituting the unit pixel are located on the first inter-pixel isolation portion and the second inter-pixel isolation portion in plan view.

(8)

[0658] The imaging element according to any one of (1) to (7), wherein two sides of the gate of an amplification transistor are located on the first inter-pixel isolation portion and the second inter-pixel isolation portion in plan view.

(9)

[0659] The imaging element according to (8), wherein the two sides are parallel to a line

connecting the source and the drain of the amplification transistor.

(10)

[0660] The imaging element according to any one of (1) to (9), further including a first lens disposed on the first photoelectric conversion unit; and [0661] a second lens disposed on the second photoelectric conversion unit, [0662] wherein [0663] the first lens and the second lens are identical in size.

(11)

[0664] The imaging element according to any one of (1) to (9), further including a first lens disposed on the first photoelectric conversion unit; and [0665] a second lens disposed on the second photoelectric conversion unit, [0666] wherein [0667] the first lens and the second lens have different sizes.

(12)

[0668] The imaging element according to (11), wherein the first lens and the second lens that are disposed in the unit pixel are placed in contact with each other, and [0669] the second lens disposed in a first unit pixel and the first lens disposed in a second unit pixel adjacent to the first unit pixel are not placed in contact with each other.

(13)

[0670] The imaging element according to (12), wherein the first lens in contact with the second lens is oval.

(14)

[0671] The imaging element according to (11), wherein the plurality of square-shaped first lenses are disposed on the first photoelectric conversion unit.

(15)

[0672] The imaging element according to (11), wherein the second lens disposed in a first unit pixel is placed in contact with the first lens disposed in the first unit pixel and the first lens disposed in a second unit pixel adjacent to the first unit pixel.

(16)

[0673] The imaging element according to (11), wherein the first lens has a different size for each color of a placed color filter.

(17)

[0674] The imaging element according to any one of (1) to (16), wherein a light shielding film provided on the second inter-pixel isolation portion is located at a position shifted toward the second photoelectric conversion unit.

(18)

[0675] The imaging element according to any one of (1) to (17), wherein the trench of each of the first inter-pixel isolation portion and the second inter-pixel isolation portion includes a fixed charge film therein, and each of the first photoelectric conversion unit and the second photoelectric conversion unit has an n-type impurity region in contact with the trench.

(19)

[0676] An electronic device including an imaging element and a processing unit that processes a signal from the imaging element, the imaging element including: a first photoelectric conversion unit that is provided in a semiconductor substrate and generates a charge corresponding to the amount of light; [0677] a second photoelectric conversion unit having a smaller light-receiving area than the first photoelectric conversion unit; [0678] a first inter-pixel isolation portion that surrounds a unit pixel including the first photoelectric conversion unit and the second photoelectric conversion unit; and a second inter-pixel isolation portion provided between the first photoelectric conversion unit and the second photoelectric conversion unit, [0679] wherein the first inter-pixel isolation portion and the second inter-pixel isolation portion are each configured with a trench penetrating the semiconductor substrate.

REFERENCE SIGNS LIST

[0680] **10** Imaging device [0681] **11** Pixel array unit [0682] **12** Vertical driving unit [0683] **13** Column processing unit [0684] **14** Horizontal driving unit [0685] **15** System control unit [0686] **16** Pixel driving line [0687] **17** Vertical signal line [0688] **18** Signal processing unit [0689] **19** Data storage unit [0690] **100** Unit pixel [0691] **101** First photoelectric conversion unit [0692] **102** Second photoelectric conversion unit [0693] **103** First transfer transistor [0694] **104** Second transfer transistor [0695] **105** Third transfer transistor [0696] **106** In-pixel capacitor [0697] **107** FD unit [0698] **108** Reset transistor [0699] **109** Amplification transistor [0700] **110** Selection transistor [0701] **112** Node [0702] **131** Semiconductor substrate [0703] **132** Inter-pixel isolation portion [0704] **133** p-type impurity region [0705] **161**, **162** On-chip lens [0706] **181**, **184** On-chip lens [0707] **191**, **192**, **193** N-type diffusion layer [0708] **194** Element isolation region [0709] **201** Interpixel isolation portion [0710] 221 MIM capacitor [0711] 231, 232, 233 N-type diffusion layer [0712] **301**, **302**, **303**, **304**, **305**, **306**, **307**, **308** Contact [0713] **311**, **312**, **313**, **314**, **315**, **316**, **317**, **318**, **319** N-type diffusion layer [0714] **321** Oxide film [0715] **322** Oxide film [0716] **341** Fourth transfer transistor [0717] **351**, **352**, **353**, **361**, **363**, **391** N-type diffusion layer [0718] **392** Contact [0719] **401** On-chip lens [0720] **411** Light shielding film [0721] **412** Planarizing film [0722] **421**, **441**, **461**, **481**, **501** On-chip lens

# **Claims**

- 1. An imaging element, comprising: a first photoelectric conversion unit that is provided in a semiconductor substrate and generates a charge corresponding to an amount of light; a second photoelectric conversion unit having a smaller light-receiving area than the first photoelectric conversion unit; a first inter-pixel isolation portion that surrounds a unit pixel including the first photoelectric conversion unit; and a second inter-pixel isolation portion provided between the first photoelectric conversion unit and the second photoelectric conversion unit, wherein the first inter-pixel isolation portion and the second inter-pixel isolation portion are each configured with a trench penetrating the semiconductor substrate.
- **2.** The imaging element according to claim 1, wherein the trench is filled with an insulator.
- **3.** The imaging element according to claim 1, wherein one or more transistors and a contact are disposed in a region where the second photoelectric conversion unit is formed in plan view.
- **4.** The imaging element according to claim 1, wherein a capacitor is connected to the second photoelectric conversion unit.
- **5**. The imaging element according to claim 1, wherein the unit pixel further includes an element isolation region that separates elements, and the element isolation region is configured with a trench not penetrating the semiconductor substrate.
- **6.** The imaging element according to claim 1, wherein the first photoelectric conversion unit is L-shaped in plan view, the second photoelectric conversion unit is square-shaped, and a combination of the first photoelectric conversion unit and the second photoelectric conversion unit is square-shaped.
- 7. The imaging element according to claim 1, wherein two sides of a gate of at least one of a plurality of transistors constituting the unit pixel are located on the first inter-pixel isolation portion and the second inter-pixel isolation portion in plan view.
- **8.** The imaging element according to claim 1, wherein two sides of a gate of an amplification transistor are located on the first inter-pixel isolation portion and the second inter-pixel isolation portion in plan view.
- **9**. The imaging element according to claim 8, wherein the two sides are parallel to a line connecting a source and a drain of the amplification transistor.
- **10**. The imaging element according to claim 1, further comprising a first lens disposed on the first photoelectric conversion unit; and a second lens disposed on the second photoelectric conversion unit, wherein the first lens and the second lens are identical in size.

- **11**. The imaging element according to claim 1, further comprising a first lens disposed on the first photoelectric conversion unit; and a second lens disposed on the second photoelectric conversion unit, wherein the first lens and the second lens have different sizes.
- **12.** The imaging element according to claim 11, wherein the first lens and the second lens that are disposed in the unit pixel are placed in contact with each other, and the second lens disposed in a first unit pixel and the first lens disposed in a second unit pixel adjacent to the first unit pixel are not placed in contact with each other.
- **13**. The imaging element according to claim 12, wherein the first lens in contact with the second lens is oval.
- **14**. The imaging element according to claim 11, wherein the plurality of square-shaped first lenses are disposed on the first photoelectric conversion unit.
- **15**. The imaging element according to claim 11, wherein the second lens disposed in a first unit pixel is placed in contact with the first lens disposed in the first unit pixel and the first lens disposed in a second unit pixel adjacent to the first unit pixel.
- **16**. The imaging element according to claim 11, wherein the first lens has a different size for each color of a placed color filter.
- **17**. The imaging element according to claim 1, wherein a light shielding film provided on the second inter-pixel isolation portion is located at a position shifted toward the second photoelectric conversion unit.
- **18.** The imaging element according to claim 1, wherein the trench of each of the first inter-pixel isolation portion and the second inter-pixel isolation portion includes a fixed charge film therein, and each of the first photoelectric conversion unit and the second photoelectric conversion unit has an n-type impurity region in contact with the trench.
- **19**. An electronic device, comprising an imaging element and a processing unit that processes a signal from the imaging element, the imaging element including: a first photoelectric conversion unit that is provided in a semiconductor substrate and generates a charge corresponding to an amount of light; a second photoelectric conversion unit having a smaller light-receiving area than the first photoelectric conversion unit; a first inter-pixel isolation portion that surrounds a unit pixel including the first photoelectric conversion unit and the second photoelectric conversion unit; and a second inter-pixel isolation portion provided between the first photoelectric conversion unit and the second photoelectric conversion unit, wherein the first inter-pixel isolation portion and the second inter-pixel isolation portion are each configured with a trench penetrating the semiconductor substrate.