# **US Patent & Trademark Office Patent Public Search | Text View**

United States Patent 12396326 Kind Code B2 Date of Patent August 19, 2025 Cho; Seong-Pil et al. Inventor(s)

# Display apparatus

#### Abstract

A display apparatus can include a first thin-film transistor including a first active layer having a first polysilicon material, a first gate electrode overlapping the first active layer, a first electrode and a second electrode; a second thin-film transistor including a second active layer having an oxide semiconductor, a second gate electrode overlapping the second active layer, a third electrode and a fourth electrode; and a first emitting electrode of a light emitting element electrically connected to the second electrode of the first thin-film transistor. Also, one end of the first active layer having the first polysilicon material is electrically connected to one or the other end of the second active layer having the oxide semiconductor.

Inventors: Cho; Seong-Pil (Goyang-si, KR), Kim; Dong-Yup (Gimpo-si, KR), Son; Kyung-Mo (Paju-si, KR), Noh; Sang-Soon (Govang-si, KR), Lee; Jun-Seuk (Seoul, KR), Kang; Yong-Bin (Gumi-si, KR), Choi; Kye-Chul (Seoul, KR), Moon; Sung-Ho (Gumi-si, KR), Lee; Sang-Gul (Seoul, KR), Kim; Byeong-Keun (Gimpo-si, KR), Lee; Kyoung-Soo (Paju-si, KR), Jeong; Hyun-Gyo (Daegu, KR), Roh; Jin-Kyu (Gimcheon-si, KR), Jin; Jung-Doo (Gumi-si, KR), Kwon; Ki-Hyun (Gumi-si, KR), Jung; Hee-Jin (Busan, KR), Kim; Jang-Dae (Daegu, KR), Son; Won-Ho (Busan, KR), Kim; Chan-Ho (Paju-si, KR)

**Applicant: LG Display Co., Ltd.** (Seoul, KR)

Family ID: 1000008764717

LG DISPLAY CO., LTD. (Seoul, KR) **Assignee:** 

Appl. No.: 18/231546

Filed: August 08, 2023

## **Prior Publication Data**

**Document Identifier Publication Date** US 20230389358 A1 Nov. 30, 2023

## **Foreign Application Priority Data**

| KR | 10-2019-0080814 | Jul. 04, 2019 |
|----|-----------------|---------------|
| KR | 10-2019-0180030 | Dec. 31, 2019 |

# **Related U.S. Application Data**

continuation parent-doc US 16921432 20200706 US 11765935 child-doc US 18231546

## **Publication Classification**

**Int. Cl.: H10K59/121** (20230101); H10D30/67 (20250101); H10D86/40 (20250101); H10D86/60 (20250101)

**U.S. Cl.:** 

CPC **H10K59/1213** (20230201); **H10K59/1216** (20230201); H10D30/6731 (20250101); H10D30/6739 (20250101); H10D30/6745 (20250101); H10D86/423 (20250101); H10D86/481 (20250101); H10D86/60 (20250101)

#### **Field of Classification Search**

**CPC:** H10K (59/1213); H10K (59/1216); H10K (59/1201); H10K (2102/3026); H01L (27/1225); H01L (27/1255); H01L (29/4908); H01L (29/78675); H01L (29/7869); H01L (29/78648); H10D (30/6731); H10D (30/6739); H10D (30/6745); H10D (30/6755); H10D (86/423); H10D (86/481); H10D (86/60); H10D (12/032); H10D (10/821); H10D (30/6734); H10F (30/222)

## **References Cited**

#### **U.S. PATENT DOCUMENTS**

| Patent No.   | <b>Issued Date</b> | <b>Patentee Name</b> | U.S. Cl. | CPC           |
|--------------|--------------------|----------------------|----------|---------------|
| 7863607      | 12/2010            | Lee et al.           | N/A      | N/A           |
| 10490668     | 12/2018            | Noh et al.           | N/A      | N/A           |
| 10937840     | 12/2020            | Lee et al.           | N/A      | N/A           |
| 11189677     | 12/2020            | Park et al.          | N/A      | N/A           |
| 2018/0151125 | 12/2017            | Lee                  | N/A      | G09G 3/3266   |
| 2019/0229131 | 12/2018            | Chung                | N/A      | H01L 27/14603 |

#### FOREIGN PATENT DOCUMENTS

| Patent No.      | <b>Application Date</b> | Country | CPC |
|-----------------|-------------------------|---------|-----|
| 107452749       | 12/2016                 | CN      | N/A |
| 10-2001-0001426 | 12/2000                 | KR      | N/A |
| 10-2015-0101416 | 12/2014                 | KR      | N/A |
| 10-2018-0061524 | 12/2017                 | KR      | N/A |
| 10-2019-0003150 | 12/2018                 | KR      | N/A |
| 10-2019-0046414 | 12/2018                 | KR      | N/A |

Primary Examiner: Tran; Tan N

Attorney, Agent or Firm: Birch, Stewart, Kolasch & Birch, LLP

# **Background/Summary**

CROSS-REFERENCE TO RELATED APPLICATIONS (1) This application is a Continuation Application of U.S. application Ser. No. 16/921,432, filed on Jul. 6, 2020, which claims priority to the Korean Patent Application Nos. 10-2019-0080814 filed on Jul. 4, 2019, and 10-2019-0180030 filed on Dec. 31, 2019, both filed in the Republic of Korea, the entire contents of all of these applications being hereby expressly incorporated by reference as if fully set forth herein in the present application.

#### BACKGROUND OF THE INVENTION

Field of the Invention

- (1) The present invention relates to a display apparatus, and more particularly, to a display apparatus having a plurality of thin-film transistors composed of different semiconductors. Discussion of the Related Art
- (2) The recent advent of the information age has brought about remarkable development in the field of displays for visually representing electrical information signals. In response thereto, a variety of display apparatuses having excellent characteristics, such as thinness, light weight and low power consumption, have been developed.
- (3) Specific examples of such a display apparatus include a liquid crystal display apparatus (LCD) and electroluminescent display apparatuses such as an organic light emitting display apparatus (OLED) and a quantum dot light emitting display apparatus (QLED). In particular, electroluminescent display apparatuses, which are considered as the next-generation display apparatuses having self-emission characteristics, are superior in terms of viewing angle, contrast, response speed, and power consumption compared with liquid crystal displays.
- (4) An electroluminescent display apparatus includes a display area for displaying an image and a non-display area disposed adjacent to the display area. The display area includes at least one pixel region. Also, the pixel region includes a pixel circuit and a light emitting element. A plurality of thin-film transistors are disposed in the pixel circuit to drive the light emitting elements disposed in the corresponding pixel region.
- (5) The thin-film transistor can be classified depending on the material constituting the semiconductor layer. Among them, a polysilicon thin-film transistor and an oxide semiconductor thin-film transistor are used. Meanwhile, an electroluminescent display apparatus in which the polysilicon thin-film transistor and the oxide semiconductor thin-film transistor are formed on the same substrate is actively being developed.

#### SUMMARY OF THE INVENTION

- (6) In a method of forming a display apparatus, the present inventors of the present invention have recognized that the property value (e.g., s-factor) at or below a threshold voltage required for each transistor is different depending on the location and the characteristics of the transistor.
- (7) Thus, the present inventors have conceived an improved display apparatus that is capable of increasing the property value (e.g., s-factor) at or below a threshold voltage of only a certain transistor by differently forming the structure of a gate electrode, the structure of an insulating layer on the gate electrode or the structure of a source and a drain, based on the location and the characteristics of the transistor.
- (8) An object of the present invention is to provide a display apparatus that is capable of differently implementing the characteristics of thin-film transistors by differently configuring the structure of a

gate electrode, the structure of an insulating layer on the gate electrode or the structure of a source and a drain, based on the location and the characteristics of the transistor.

- (9) Additional advantages, objects, and features of the invention will be set forth in part in the description which follows and in part will become apparent to those having ordinary skill in the art upon examination of the following or can be learned from practice of the invention. The objectives and other advantages of the invention can be realized and attained by the structure particularly pointed out in the written description and claims hereof as well as the appended drawings. (10) To achieve these objects and other advantages and in accordance with the purpose of the invention, as embodied and broadly described herein, a display apparatus comprises a first thinfilm transistor which includes a first active layer composed of a polysilicon material, a first gate electrode overlapping the first active layer such that a first gate insulating layer is interposed therebetween, a first source electrode and a first drain electrode, a second thin-film transistor which includes a second active layer composed of a polysilicon material, a second gate electrode overlapping the second active layer such that a first gate insulating layer is interposed therebetween, a second source electrode and a second drain electrode, and a third thin-film transistor which includes a third active layer composed of an oxide semiconductor, a third gate electrode overlapping the third active layer such that a second gate insulating layer is interposed therebetween, a third source electrode and a third drain electrode. The first gate electrode includes n layers, where n can be a natural number such as a positive number or integer. The first source electrode and the first drain electrode are connected to the first active layer. The second gate electrode includes n+1 layers. The second source electrode and the second drain electrode are connected to the second active layer. The third source electrode and the third drain electrode are connected to the third active layer.
- (11) In another aspect of the present invention, a display apparatus comprises a first thin-film transistor which includes a first active layer composed of a polysilicon material, a first gate electrode overlapping the first active layer such that a first gate insulating layer is interposed therebetween, a first source electrode and a first drain electrode, a second thin-film transistor which includes a second active layer composed of a polysilicon material, a second gate electrode overlapping the second active layer such that a first gate insulating layer is interposed therebetween, a second source electrode and a second drain electrode, a third thin-film transistor which includes a third active layer composed of an oxide semiconductor, a third gate electrode overlapping the third active layer such that a second gate insulating layer is interposed therebetween, a third source electrode and a third drain electrode, and a storage capacitor which includes a first capacitor electrode disposed on the same layer as the first gate electrode and the second gate electrode, and a second capacitor electrode overlapping the first capacitor electrode such that a first interlayer insulating layer including a first interlayer upper insulating layer and a first interlayer lower insulating layer is interposed therebetween. The first source electrode and the first drain electrode are connected to the first active layer. The second source electrode and the second drain electrode are connected to the second active layer. The third source electrode and the third drain electrode connected to the third active layer. An upper surface of the second gate electrode contacts the first interlayer upper insulating layer of the first interlayer insulating layer. An upper surface of the first gate electrode contacts the first interlayer lower insulating layer of the first interlayer insulating layer.
- (12) In another aspect of the present invention, a display apparatus comprises a first thin-film transistor which includes a first active layer composed of a polysilicon material, a first gate electrode overlapping the first active layer such that a first gate insulating layer is interposed therebetween, a first source electrode and a first drain electrode, a second thin-film transistor which includes a second active layer composed of a polysilicon material, a second gate electrode overlapping the second active layer such that a first gate insulating layer is interposed therebetween, a second source electrode and a second drain electrode, a third thin-film transistor

which includes a third active layer composed of an oxide semiconductor, a third gate electrode overlapping the third active layer such that a second gate insulating layer is interposed therebetween, a third source electrode and a third drain electrode, and a storage capacitor which includes a first capacitor electrode disposed on the same layer as the first gate electrode and the second gate electrode, and a second capacitor electrode overlapping the first capacitor electrode such that a first interlayer insulating layer is interposed therebetween. The first source electrode and the first drain electrode are connected to the first active layer. The second source electrode and the second drain electrode are connected to the second active layer. The third source electrode and the third drain electrode are connected to the third active layer. Each of the first source electrode and the first drain electrode of the first thin-film transistor has a single-layer structure. Each of the second source electrode and the second drain electrode of the second thin-film transistor has a double-layer structure.

(13) It is to be understood that both the foregoing general description and the following detailed description of the present invention are exemplary and explanatory and are intended to provide further explanation of the invention as claimed.

# **Description**

#### BRIEF DESCRIPTION OF THE DRAWINGS

- (1) The accompanying drawings, which are included to provide a further understanding of the invention and are incorporated in and constitute a part of this application, illustrate embodiment(s) of the invention and together with the description serve to explain the principle of the invention. In the drawings:
- (2) FIG. **1** is a cross-sectional view illustrating a display apparatus according to an embodiment of the present invention;
- (3) FIGS. **2**A to **2**F are cross-sectional views illustrating a method of manufacturing the display apparatus according to the embodiment of the present invention;
- (4) FIG. **3** is a cross-sectional view illustrating a display apparatus according to another embodiment of the present invention;
- (5) FIGS. **4**A to **4**F are cross-sectional views illustrating a method of manufacturing the display apparatus according to another embodiment of the present invention;
- (6) FIG. **5** is a cross-sectional view illustrating a display apparatus according to another embodiment of the present invention;
- (7) FIGS. **6**A to **6**F are cross-sectional views illustrating a method of manufacturing the display apparatus according to another embodiment of the present invention;
- (8) FIG. **7** is a cross-sectional view illustrating a display apparatus according to another embodiment of the present invention;
- (9) FIG. **8** is a cross-sectional view illustrating a display apparatus according to another embodiment of the present invention;
- (10) FIG. **9** is a cross-sectional view illustrating a display apparatus according to another embodiment of the present invention;
- (11) FIG. **10** is a cross-sectional view illustrating a display apparatus according to another embodiment of the present invention;
- (12) FIG. **11** is a cross-sectional view illustrating a display apparatus according to another embodiment of the present invention;
- (13) FIG. **12** is a cross-sectional view illustrating a display apparatus according to another embodiment of the present invention; and
- (14) FIG. **13** is a cross-sectional view illustrating a display apparatus according to another embodiment of the present invention.

#### DETAILED DESCRIPTION OF THE EMBODIMENTS

- (15) Reference will now be made in detail to the preferred embodiments of the present invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers will be used throughout the drawings to refer to the same or like parts.
- (16) The advantages and features of the present invention and methods of achieving the same will be more clearly understood from the following detailed description taken in conjunction with the accompanying drawings. However, the present invention is not limited to the embodiments described below, and can be implemented in various forms. The embodiments of the present invention are provided only to completely disclose the present invention and fully inform a person having ordinary knowledge in the field to which the present invention pertains of the scope of the present invention. Accordingly, the present invention is defined only by the scope of the claims.
- (17) The shapes, sizes, ratios, angles, numbers and the like shown in the drawings to illustrate the embodiments of the present invention are merely exemplary, and the invention is not limited to the illustrated details. Wherever possible, the same reference numbers will be used throughout the drawings to refer to the same or like parts. In the following description, detailed descriptions of related prior art can be omitted so as to avoid unnecessarily obscuring the subject matter of the present invention. When terms such as "including", "having" and "comprising" are used throughout the specification, additional components can also be present, unless "only" is used. A component described in a singular form encompasses components in a plural form unless particularly stated otherwise.
- (18) It will be interpreted that a constituent component includes an error range, even when there is no additional particular description thereof.
- (19) In describing positional relationships, when terms such as "on", "above", "under" and "next to" are used to describe the relationship between two elements, at least one intervening element can be disposed between the two elements unless "immediately" or "directly" is used.
- (20) It will be understood that when an element or a layer is referred to as being "on" another element or layer, it can be directly on the other element, or an intervening element can also be present between the two elements.
- (21) It will be understood that, although the terms "first", "second", etc. can be used herein to describe various elements, these terms should not be construed as limiting the elements, and are used only to distinguish one element from another and may not define order. Accordingly, a first element mentioned below can be a second element without exceeding the technical concept of the present invention.
- (22) Like reference numbers refer to like elements throughout the present disclosure.
- (23) In the drawings, the sizes and thicknesses of respective elements are shown for better understanding of the present invention and should not be construed as limiting the scope of the present invention.
- (24) It will be understood that each of the features of the various embodiments of the invention can be partly or entirely united or combined with one another, and it will be sufficiently understood by those skilled in the art that the embodiments can be linked to each other or driven within the technical scope in various ways and can be implemented independently of each other or simultaneously implemented in association with each other.
- (25) Hereinafter, the embodiments of the present invention will be described with reference to the attached drawings.
- (26) The display apparatus of the present disclosure can be applied to an electroluminescent display apparatus such as an organic light-emitting display apparatus (OLED) or a quantum dot light-emitting display apparatus (QLED), but the present invention is not limited thereto, and can be applied to various display devices, for example, a liquid crystal display apparatus (LCD). All the components of the display apparatus according to all embodiments of the present invention are operatively coupled and configured.

- (27) FIG. **1** is a cross-sectional view illustrating a display apparatus according to an embodiment of the present invention.
- (28) Referring to FIG. **1**, a display apparatus **100** according to the embodiment of the present invention includes a substrate **110**, a first buffer layer **111**, a first thin-film transistor **310**, a second thin-film transistor **320**, a third thin-film transistor **330**, a storage capacitor **140**, a first gate insulating layer **112**, a first interlayer insulating layer **113**, a second buffer layer **114**, a second gate insulating layer **115**, a second interlayer insulating layer **116**, a first planarization layer **117**, a second planarization layer **118**, a first electrode **170**, a connection electrode **150**, a bank **180**, an auxiliary electrode **160**, a spacer **190**, a light-emitting structure **200**, a second electrode **210** and an encapsulating element **220**.
- (29) The substrate **110** can support various components of the display apparatus **100**. The substrate **110** can be formed of glass or a plastic material having flexibility. When the substrate **110** is composed of a plastic material, it can be formed of, for example, polyimide (PI). When the substrate **110** is formed of polyimide (PI), the process of manufacturing the display apparatus can be performed in the state in which a support substrate composed of glass is disposed under the substrate **110**, and the support substrate can be released after the process of manufacturing the display apparatus is completed. Further, a back plate for supporting the substrate **110** can be disposed below the substrate **110** after the support substrate is released.
- (30) In the case where the substrate **110** is formed of polyimide (PI), moisture can pass through the substrate **110** formed of polyimide (PI) and then permeates the first thin-film transistor **120** or the light-emitting structure **200**, the performance of the display apparatus **100** can be deteriorated. The display apparatus **100** according to the embodiment of the present invention can include double-layered polyimide (PI) in order to prevent the performance of the display apparatus **100** from being deteriorated due to moisture permeation. In the display apparatus **100** according to the embodiment of the present invention, an inorganic film can be formed between the two polyimides (PI) to prevent the moisture from passing through the lower polyimide (PI), so that the reliability of the display apparatus can be improved.
- (31) In addition, when an inorganic film is formed between two polyimides (PI), electric charges charged in the lower polyimide (PI) can form a back bias, and can affect the first thin-film transistor **310** or the second thin-film transistor **320**. Thus, an additional metal layer needs to be formed in order to block the electric charges charged in the lower polyimide (PI). However, in the display apparatus **100** according to the embodiment of the present invention, an inorganic film is formed between the two polyimides (PI), and blocks the electric charges charged in the lower polyimide (PI), so that the reliability of products can be improved. And, since the step of forming the metal layer to block the electric charges charged in the polyimide (PI) can be omitted, the display apparatus **100** according to the embodiment of the present invention can simplify the overall process, and reduce production costs.
- (32) In a flexible display apparatus in which polyimide (PI) is used as the substrate **110**, it is very important to ensure the environmental reliability and performance reliability of panels. The display apparatus **100** according to the embodiment of the present invention can realize a structure capable of securing environmental reliability of a product by using double polyimide (PI) as a substrate **110**. For example, the substrate **110** of the display apparatus **100** can include a first polyimide layer **110***a*, a second polyimide layer **110***a*, and an inorganic insulating layer **110***b* disposed between the first polyimide layer **110***a* and the second polyimide layer **110***c*, as shown in FIG. **1**. The inorganic insulating layer **110***b* can prevent the effects of the electric charges on the first thin-film transistor **310** and the second thin-film transistor **320** through the second polyimide layer **110***b*, when the electric charges are charged in the first polyimide layer **110***a*. And, the inorganic insulating layer **110***b* formed between the first polyimide layer **110***a* and the second polyimide layer **110***c* can prevent moisture from permeating through the first polyimide layer **110***b*.
- (33) The inorganic insulating layer **110***b* can have a single layer structure composed of silicon

nitride (SiNx) or silicon oxide (SiOx), or a multi-layer structure thereof. The display apparatus **100** according to the embodiment of the present invention can use silicon oxide (SiOx) material for forming the inorganic insulating layer **110***b*. For example, the inorganic insulating layer **110***b* can be formed of silicon dioxide (silica or silicon dioxide: SiO.sub.2). However, the present invention is not limited thereto, and the inorganic insulating layer **110***b* can have a multi-layer structure including silicon dioxide (SiO.sub.2) and silicon nitride (SiNx).

- (34) The first buffer layer **111** can be formed over the entire surface of the substrate **110**. The first buffer layer **111** can include a single layer structure composed of silicon nitride (SiNx) or silicon oxide (SiOx), or a multi-layer structure thereof. The first buffer layer **111** can improve adhesion between the substrate **110** and the layers formed on the first buffer layer **111**, and can block alkaline components and the like flowing out from the substrate **110**. The first buffer layer **111** is not an essential component, and can be omitted depending on the type and material of the substrate **110**, the structure and type of the thin-film transistor, and the like.
- (35) In the embodiment of the present invention, the first buffer layer **111** can have a multi-layer structure in which silicon dioxide (SiO.sub.2) and silicon nitride (SiNx) are alternately stacked. For example, the first buffer layer 111 can include n+1 layers, wherein n is an even number including zero, such as 0, 2, 4, 6 or 8. Thus, in the case where n=0, the first buffer layer **111** is formed as a single layer. And, the first buffer layer 111 can include silicon nitride (SiNx) or silicon oxide (SiOx). In the case where n=2, the first buffer layer **111** is formed as a triple layer. When the first buffer layer **111** is formed as a triple layer, the upper and lower layers can include oxidized silicon (SiOx), and the intermediate layer disposed between the upper and lower layers can include silicon nitride (SiNx). In the case where n=4, the first buffer layer **111** can be formed as a quintuple layer. When the first buffer layer **111** is formed as a quintuple layer, a 1-a buffer layer **111***a* can be formed on the substrate **110**, as shown in FIG. **1**. In addition, the 1-a buffer layer **111***a* can be formed of a silicon dioxide (SiO.sub.2) material. A 1-b buffer layer **111***b* can be formed of a silicon nitride (SiNx) material, and can be disposed on the 1-a buffer layer **111***a*. A 1-c buffer layer **111***c* can be formed of a silicon dioxide (SiO.sub.2) material, and can be disposed on the 1-b buffer layer **111***b*. A 1-d buffer layer **111***d* can be formed of a silicon nitride (SiNx) material, and can be disposed on the 1-c buffer layer **111***c*. A 1-e buffer layer **111***e* can be formed of a silicon dioxide (SiO.sub.2) material, and can be disposed on the 1-d buffer layer **111***d*. Thus, when n is an even number greater than or equal to 2, the first buffer layer **111** can have a multiple-layer structure in which silicon oxide (SiOx) and silicon nitride (SiNx) are alternately stacked. In addition, the uppermost and lowermost layers of the first buffer layer 111, which includes multiple layers, can be formed of a silicon oxide (SiOx) material. For example, the first buffer layer **111** including a plurality of layers can include an upper layer contacting a first active layer **311** of the first thin-film transistor **310**, a lower layer contacting the substrate 311, and an intermediate layer disposed between the upper layer and the lower layer. In addition, the upper layer and the lower layer can be formed of a silicon oxide (SiOx) material. In addition, the upper layer of the first buffer layer 111, which includes multiple layers, can be thicker than the lower layer and the intermediate layer. In the first buffer layer **111** including multiple layers, the thickness of the upper layer contacting the first active layer **311** of the first thin-film transistor **310** and the second active layer **321** of the second thin-film transistor **320** can be higher than that of each of the lower layer and the intermediate layer. For example, when the first buffer layer **111** is formed as a quintuple layer, as shown in FIG. **1**, the 1-e buffer layer **111***e* contacting the first active layer **311** and the second active layer **321**, can be the upper layer, and the 1-a buffer layer **111***a* contacting the substrate **110**, can be the lower layer. In addition, the 1-b buffer layer **111***b*, the 1-c buffer layer **111***c* and the 1-d buffer layer **111***d*, disposed between the 1-a buffer layer **111***a* and the 1-e buffer layer **111***e*, can be intermediate layers. Here, the thickness of the 1-e buffer layer **111***eas* the upper layer, can be higher than the thickness of the 1-a buffer layer **111***a* as the lower layer, and the thicknesses of each of the 1-b buffer layer **111***b*, the 1-c buffer layer **111***c* and the 1-d buffer layer **111***d* as intermediate layers. For example, the

- thickness of the 1-e buffer layer **111***e* can be 3,000 Å, and the thickness of the 1-a buffer layer **111***a* can be 1,000 Å. In addition, the thickness of each of the 1-b buffer layer **111***b*, the 1-c buffer layer **111***c* and the 1-d buffer layer **111***d* can be 1,000 Å.
- (36) In addition, when the first buffer layer **111** including a plurality of layers, other layers excluding the upper layer contacting the first active layer **311** of the first thin-film transistor **310** and the second active layer **321** of the second thin-film transistor **320** can have the same thickness. For example, the 1-a buffer layer **111***a*, the 1-b buffer layer **111***b*, the 1-c buffer layer **111***c*, and the 1-d buffer layer **111***d* excluding the 1-e buffer layer **111***e* which contacts the first active layer **311** and the second active layer **321**, can have the same thickness.
- (37) The first thin-film transistor **310** and the second thin-film transistor **320** can be disposed on the first buffer layer **111**.
- (38) The first thin-film transistor **310** can include a first active layer **311**, a first gate electrode **314**, a first source electrode **312** and a first drain electrode **313**, but the present invention is not limited thereto. For example, the first source electrode **312** can be a drain electrode and the first drain electrode **313** can be a source electrode.
- (39) The second thin-film transistor **320** can include a second active layer **321**, a second gate electrode **324**, a second source electrode **322** and a second drain electrode **323**, but the present invention is not limited thereto. For example, the second source electrode **322** can be a drain electrode and the second drain electrode **323** can be a source electrode.
- (40) The first active layer **311** of the first thin-film transistor **310** and the second active layer **321** of the second thin-film transistor **320** can be disposed on the first buffer layer **111**.
- (41) The first active layer **311** and the second active layer **321** can include polysilicon. For example, the first active layer **311** and the second active layer **321** can include low-temperature polysilicon (LTPS). Polysilicon material has low energy consumption and excellent reliability due to the high mobility thereof (100 cm.sup.2/Vs or more), thus being applicable to gate drivers for driving elements that drive thin-film transistors for display elements, and/or multiplexers (MUX). In the display apparatus according to the embodiment of the present invention, active layer of driving thin-film transistor can include low-temperature polysilicon, but the present invention is not limited thereto. For example, low-temperature polysilicon can also be applied to active layer of switching thin-film transistor. In the embodiment of the present invention, the first active layer **311** of the first thin-film transistor **310** is applied as an active layer of the switching thin-film transistor, and the second active layer **321** of the second thin-film transistor **320** is applied as an active layer of a driving thin-film transistor. Thus, the first thin-film transistor **310** can be a switching thin-film transistor.
- (42) An amorphous silicon (a-Si) material can be deposited on the first buffer layer **111**, and a polysilicon layer can be formed by a process of crystallizing. And, the first active layer **311** and the second active layer **321** can be formed by patterning the polysilicon.
- (43) The first active layer **311** can include a first channel region **311***a* in which a channel is formed during driving of the first thin-film transistor **310**, and a first source region **311***b* and a first drain region **311***c* at both sides of the first channel region **311***a*. The first source region **311***b* can be a portion of the first active layer **311** that is connected to the first source electrode **312**, and the first drain region **311***c* can be a portion of the first active layer **311** that is connected to the first drain electrode **313**. The first source region **311***b* and the first drain region **311***c* can be formed by ion-doping (impurity doping) of the first active layer **311**. The first source region **311***b* and the first drain region **311***c* can be formed by ion-doping in a polysilicon material, and the first channel region **311***a* can be the portion of the polysilicon material that remains not ion-doped.
- (44) The second active layer **321** can include a second channel region **321***a* in which a channel is formed during driving of the second thin-film transistor **320**, and a second source region **321***b* and a second drain region **321***c* at both sides of the second channel region **321***a*. The second source region **321***b* can be the portion of the second active layer **321** that is connected to the second source

electrode **322**, and the second drain region **321***c* can be the portion of the second active layer **321** that is connected to the second drain electrode **323**. The second source region **321***b* and the second drain region **321***c* can be formed by ion-doping (for example, impurity doping) of the second active layer **321**. The second source region **321***b* and the second drain region **321***c* can be formed by ion-doping in the polysilicon material, and the second channel region **321***a* can be a portion of the polysilicon material that remains not ion-doped.

- (45) The first gate insulating layer **112** can be disposed on the first active layer **311** of the first thin-film transistor **310** and the second active layer **321** of the second thin-film transistor **320**. The first gate insulating layer **112** can have a single layer structure of silicon nitride (SiNx) or silicon oxide (SiOx), or a multi-layer structure thereof. A contact hole to respectively connect the first source electrode **312** and the first drain electrode **313** to the first source region **311***b* and the first drain region **311***c* of the first active layer **311** can be formed in the first gate insulating layer **112**. In addition, a contact hole to respectively connect the second source electrode **322** and the second drain electrode **323** to the second source region **321***b* and the second drain region **321***c* of the second active layer **321** can be formed in the first gate insulating layer **112**.
- (46) The first gate electrode **314** of the first thin-film transistor **310**, the second gate electrode **324** of the second thin-film transistor **320**, and a first capacitor electrode **141** of a storage capacitor **140** can be disposed on the first gate insulating layer **112**.
- (47) The first gate electrode **314**, the second gate electrode **324** and the first capacitor electrode **141** can include a single layer or multiple layers containing any one of molybdenum (Mo), copper (Cu), titanium (Ti), aluminum (Al), chromium (Cr), gold (Au), nickel (Ni) or neodymium (Nd), or an alloy thereof.
- (48) In the embodiment of the present invention, the second gate electrode **324** can have a larger number of layers than the first gate electrode **314** and the first capacitor electrode **141**. The first gate electrode **314** and the first capacitor electrode **141** can include n layers. The second gate electrode **324** can include n+1 layers. Herein, n is a natural number such as 1, 2, 3 or 4. For example, the first gate electrode **314** and the first capacitor electrode **141** can include a single layer. Also, the second gate electrode **324** can include double layers. When the second gate electrode **324** includes double layers, the upper metal layer **324***b* is formed of titanium (Ti) or titanium nitride (TiNx) in order to prevent hydrogen from diffusing into the second active layer 321 of the second thin-film transistor **320**. In the embodiment of the present invention, each of the first gate electrode **314** and the first capacitor electrode **141** can have a single-layer structure including any one of a metal such as molybdenum (Mo), copper (Cu), aluminum (Al), chromium (Cr), gold (Au), nickel (Ni), neodymium (Nd) or neodymium (Nd), or an alloy thereof. In addition, the second gate electrode **324** can have a double-layer structure of a lower metal layer **324***a* containing molybdenum or aluminum, and an upper metal layer **324***b* containing titanium or titanium nitride. (49) In the embodiment of the present invention, the display apparatus **100** can include the first thin-film transistor **310** and the second thin-film transistor **320**, which contain a polysilicon material. The first thin-film transistor **310** can be a switching thin-film transistor, and the second thin-film transistor **320** can be a driving thin-film transistor. In the case of the switching thin-film transistor, the property value (sub-threshold swing, s-factor) (voltage/decade) at or below a threshold voltage should be low in order to perform a high-speed refresh. In the case of the driving thin-film transistor, the property value (s-factor) at or below a threshold voltage should be high in order to sustain the stable current driving of the display apparatus **100**. In the case of the switching thin-film transistor, the property value (s-factor) at or below a threshold voltage should be low, so that a current change can be great even upon slight regulation of gate voltage. And, in the case of the switching thin-film transistor, the property value (s-factor) at or below a threshold voltage should be low, so that current leakage in the off state can be reduced. However, when the property value (s-factor) at or below a threshold voltage is low in the driving thin-film transistor, a region of driving voltage can be lowered, so that screen defects in the display apparatus **100** can occur.

Therefore, in the case of the switching thin-film transistor, the thin-film transistor should be configured such that the property value (s-factor) at or below a threshold voltage is low. In the case of the driving thin-film transistor, the thin-film transistor should be configured such that the property value (s-factor) at or below a threshold voltage is high.

- (50) Therefore, the prevent inventors have conducted various experiments to obtain different the property values (s-factor) at or below a threshold voltage of thin-film transistors, and have configured thin-film transistors having different the property values (s-factor) at or below a threshold voltage, based on the various experiments. The first gate electrode **314** of the first thin-film transistor **310** used as a switching thin-film transistor can include n layers. In addition, the second gate electrode **324** of the second thin-film transistor **320** used as the driving thin-film transistor can include n+1 layers. In addition, the uppermost layer or the lowermost layer of the second gate electrode **324** including n+1 layers can be formed of titanium (Ti) or titanium nitride (TiNx). The titanium (Ti) or titanium nitride (TiNx) layer of the second gate electrode **324** can be a barrier layer that prevents hydrogen from diffusing into the second active layer **321** of the second thin-film transistor **320**. Thus, by creating a difference in the degree of hydrogenation between the first active layer **311** of the first thin-film transistor **310** used as a switching thin-film transistor, and the second active layer **321** of the second thin-film transistor **320** used as a driving thin-film transistor, the property value (s-factor) at or below a threshold voltage of only the second thin-film transistor **320** used as the driving thin-film transistor can be increased.
- (51) Therefore, the gate electrode structure can be configured differently depending on the characteristics of the transistor, so that the property value (s-factor) at or below a threshold voltage of the desired transistor can be increased.
- (52) The first gate electrode **314** can be formed on the first gate insulating layer **112** such that the first gate electrode **314** overlaps the first channel region **311***a* of the first active layer **311**. The first capacitor electrode **141** can be omitted, based on the driving characteristics of the display apparatus **100**, the structure and type of the thin-film transistor, and the like. In addition, the second gate electrode **324** can be formed on the first gate insulating layer **112** such that the second gate electrode **324** overlaps the second channel region **321***a* of the second active layer **321**. The first gate electrode **314**, the lower metal layer **324***a* of the second gate electrode **324** and the first capacitor electrode **141** can be formed through the same process. In addition, the first gate electrode **314**, the lower metal layer **324***a* of the second gate electrode **324**, and the first capacitor electrode **141** can be formed of the same material and can be formed on the same layer. (53) The first interlayer insulating layer **113** can be disposed on the first gate insulating layer **112**, the first gate electrode **314**, the second gate electrode **324** and the first capacitor electrode **141**. (54) The first interlayer insulating layer **113** can include a single layer of silicon nitride (SiNx) or silicon oxide (SiOx), or multiple layers thereof, but the present invention is not limited thereto. A contact hole to expose the first source region **311***b* and the first drain region **311***c* of the first active layer **311** can be formed in the first interlayer insulating layer **113**. In addition, a contact hole to expose the second source region **321***b* and the second drain region **321***c* of the second active layer **321** can be formed in the first interlayer insulating layer **113**.
- (55) The titanium (Ti) or titanium nitride (TiNx) layer, which is the uppermost layer or the lowermost layer of the second gate electrode **324** including n+1 layers, can be a barrier that is disposed to overlap the second channel region **321***a* of the second active layer **321** in order to block hydrogen diffused from the first interlayer insulating layer **113**. In the embodiment of the present invention, the upper metal layer **324***b* of the second gate electrode **324** can be formed of a titanium (Ti) or titanium nitride (TiNx) layer. In addition, the second gate electrode **324** can be disposed to overlap the second channel region **321***a*. Thus, the titanium (Ti) or titanium nitride (TiNx) layer, which is the upper metal layer **324***b* of the second gate electrode **324**, can block diffusion of hydrogen into the second channel region **321***a* through the first interlayer insulating layer **113** disposed on the second gate electrode **324**. Because the diffusion of hydrogen is prevented, the

- property value (s-factor) at or below a threshold voltage of the second thin-film transistor **320** is increased. Therefore, the second thin-film transistor **320**, as the driving thin-film transistor, can serve to maintain stable current driving of the display apparatus **100**.
- (56) The second capacitor electrode **142** of the first capacitor electrode **140** can be disposed on the first interlayer insulating layer **113**. The second capacitor electrode **142** can include a single layer or multiple layers formed of any one of molybdenum (Mo), copper (Cu), titanium (Ti), aluminum (Al), chromium (Cr), gold (Au), nickel (Ni), neodymium (Nd), or an alloy thereof. The second capacitor electrode **142** can be formed on the first interlayer insulating layer **113** so that the second capacitor electrode **142** overlaps the first capacitor electrode **141**. In addition, the second capacitor electrode **142** can be formed of the same material as the first capacitor electrode **141**. The second capacitor electrode **142** can be omitted, based on the driving characteristics of the display apparatus **100**, the structure and type of the thin-film transistor, and the like.
- (57) The second buffer layer **114** can be disposed on the first interlayer insulating layer **113** and the second capacitor electrode **142**. The second buffer layer **114** can include a single layer of silicon nitride (SiNx) or silicon oxide (SiOx) or multiple layers thereof. Referring to FIG. **1**, the second buffer layer **114** can have a multiple-layer structure including a second buffer lower layer **114***a* and a second buffer upper layer **114***b*. In addition, the second buffer lower layer **114***a* can be formed as a silicon nitride (SiNx) layer, and the second buffer upper layer **114***b* can be formed as a silicon oxide (SiOx) layer.
- (58) The second buffer layer **114** can include a contact hole formed to expose the first source region **311***b* and the first drain region **311***c* of the first active layer **311**. In addition, the second buffer layer **114** can include a contact hole formed to expose the second capacitor electrode **142** of the storage capacitor **140**. Further, the second buffer layer **114** can include a contact hole formed to expose the first source region **321***b* and the first drain region **321***c* of the second active layer **321**.
- (59) A third active layer **331** of the third thin-film transistor **330** can be disposed on the second buffer layer **114**. The third thin-film transistor **330** can include the third active layer **331**, the second gate insulating layer **115**, a third gate electrode **334**, a third source electrode **332** and a third drain electrode **333**. In another embodiment of the present invention, the third source electrode **332** can be a drain electrode, and the third drain electrode **333** can be a source electrode.
- (60) The third active layer **331** can include a third channel region **331***a* in which a channel is formed during driving of the third thin-film transistor **330**, and a third source region **331***b* and a third drain region **331***c* on both sides of the third channel region **331***a*. The third source region **311***b* can be a portion of the third active layer **331** that is connected to the third source electrode **332**, and the third drain region **331***c* can be a portion of the third active layer **331** that is connected to the third drain electrode **333**.
- (61) The third active layer **331** can be formed of an oxide semiconductor. Since an oxide semiconductor has a larger band gap than a silicon material, electrons cannot exceed the band gap in the off state, and thus off-current is low. Therefore, a thin-film transistor including an active layer formed of an oxide semiconductor can be suitable for a switching thin-film transistor that has a short on-time and a long off-time, but the present invention is not limited thereto. For example, the thin-film transistor including an active layer formed of an oxide semiconductor can be used as a driving thin-film transistor. Further, the thin-film transistor including an active layer formed of an oxide semiconductor is suitable for a high-resolution display element, since auxiliary capacity can be reduced due to the small off-current. Referring to FIG. **1**, the third thin-film transistor **330** is used as a switching thin-film transistor of the display apparatus **100**. The third active layer **331** can be composed of a metal oxide, for example, one of various metal oxides such as indium-gallium-zinc oxide (IGZO). The third active layer **331** of the third thin-film transistor **330** is described to be formed based on an IGZO layer, on the assumption that the third active layer **331** is formed of IGZO, among various metal oxides, but the present invention is not limited thereto. For example, the third active layer **331** can be formed of other metal oxides such as IZO (indium zinc oxide),

IGTO (indium-gallium-tin-oxide), or IGO (indium-gallium-oxide), rather than IGZO.

(62) The third channel region **331***a* of the third active layer **331** can be disposed so as to overlap the third gate electrode **334**. In addition, the third source region **331***b* and the third drain region **331***c* of the third active layer **331** can be disposed on both sides of the third channel region **331***a*. In addition, the second gate insulating layer **115** can be disposed between the third gate electrode **334** and the third active layer **331**. In addition, the second gate insulating layer **115** can be disposed so as to overlap the third gate electrode **334** and the third channel region **331***a* of the third active layer **331**.

- (63) The second gate insulating layer **115** and the third gate electrode **334** can be formed in the same pattern by etching the insulating material layers and the metal material layers using a photoresist pattern (PR) as a mask. The second gate insulating layer **115** can be disposed on the third active layer **331**. The second gate insulating layer **115** can include a single layer of silicon nitride (SiNx) or silicon oxide (SiOx), or multiple layers thereof. The second gate insulating layer **115** can be patterned so as to overlap the third channel region **331***a* of the third active layer **331**. (64) The third gate electrode **334** can be disposed on the second gate insulating layer **115**. The third gate electrode **334** can include a single layer or multiple layers containing any one of molybdenum (Mo), copper (Cu), titanium (Ti), aluminum (Al), chromium (Cr), gold (Au), nickel (Ni), neodymium (Nd), or an alloy thereof. The third gate electrode **334** can be patterned to overlap the third active layer **331** and the second gate insulating layer **115**. The third gate electrode **334** can be patterned to overlap the third channel region **331***a* of the third active layer **331**. In addition, the second gate insulating layer **115** can be patterned to overlap the third channel region **331***a* of the third active layer **331**. Thus, the third gate electrode **334** and the second gate insulating layer **115** can overlap the third channel region **331***a* of the third active layer **331**.
- (65) The second interlayer insulating layer **116** can be disposed on the second buffer layer **114**, the third active layer **331** and the gate electrode **334**. The second interlayer insulating layer **116** can include a contact hole to expose the first active layer **311** of the first thin-film transistor **310**, the second active layer **321** of the second thin-film transistor **320**, and the third active layer **331** of the third thin-film transistor **330**. For example, the second interlayer insulating layer **116** can include a contact hole formed to expose the first source region **311***b* and the first drain region **311***c* of the first active layer **311** in the first thin-film transistor **310**. Also, the second interlayer insulating layer **116** can include a contact hole formed to expose the second source region **321***b* and the second drain region **321***c* of the second active layer **321** of the second thin-film transistor **320**. In addition, the second interlayer insulating layer **116** can include a contact hole to expose the third source region **331***b* and the third drain region **331***c* of the third active layer **331** of the third thin-film transistor **330**. The second interlayer insulating layer **116** can include a single layer formed of silicon nitride (SiNx) or silicon oxide (SiOx), or multiple layers thereof.
- (66) The connection electrode **150**, the first source electrode **312** and the first drain electrode **313** of the first thin-film transistor **310**, and the second source electrode **322** and the second drain electrode **323** of the second thin-film transistor **320** can be disposed on the second interlayer insulating layer **116**. In addition, the third source electrode **332** and the third drain electrode **333** of the third thin-film transistor **330** can be disposed on the second interlayer insulating layer **116**. (67) The first source electrode **312** and the first drain electrode **313** of the first thin-film transistor **310** can be connected to the first active layer **311** of the first thin-film transistor **310** through the contact hole formed in the first gate insulating layer **112**, the first interlayer insulating layer **113**, the second buffer layer **114** and the second interlayer insulating layer **116**. Thus, the first source electrode **312** of the first thin-film transistor **310** can be connected to the first source region **311***b* of the first active layer **311** through the contact hole formed in the first gate insulating layer **112**, the first interlayer insulating layer **113**, the second buffer layer **114** and the second interlayer insulating layer **115**. In addition, the first drain electrode **313** of the first thin-film transistor **310** can be connected to the first drain region **311***c* of the first active layer **311** through the contact hole formed

in the first gate insulating layer **112**, the first interlayer insulating layer **113**, the second buffer layer **114** and the second interlayer insulating layer **116**.

- (68) The second source electrode **322** and the second drain electrode **323** of the second thin-film transistor **320** can be connected to the second active layer **321** of the second thin-film transistor **320** through the contact hole formed in the first gate insulating layer **112**, the first interlayer insulating layer **113**, the second buffer layer **114** and the second interlayer insulating layer **116**. Therefore, the second source electrode **322** of the second thin-film transistor **320** can be connected to the second source region **321***b* of the second active layer **321** through the contact hole formed in the second gate insulating layer **112**, the first interlayer insulating layer **113**, the second buffer layer **114** and the second interlayer insulating layer **116**. In addition, the second drain electrode **323** of the second thin-film transistor **320** can be connected to the second drain region **321***c* of the second active layer **311** through the contact hole formed in the first gate insulating layer **112**, the first interlayer insulating layer **113**, the second buffer layer **114** and the second interlayer insulating layer **116**. (69) In addition, the connection electrode **150** can be electrically connected to the third drain electrode **333** of the third thin-film transistor **330**. In addition, the connection electrode **150** can be electrically connected to the second capacitor electrode **142** of the storage capacitor **140** through the contact hole formed in the second buffer layer **114** and the second interlayer insulating layer **116**. Therefore, the connection electrode **150** can electrically connect the second capacitor electrode 142 of the storage capacitor 140 to the third drain electrode 333 of the third thin-film transistor 330.
- (70) In addition, the third source electrode **332** and the third drain electrode **333** of the third thinfilm transistor **330** can be connected to the third active layer **331** through the contact hole formed in the second interlayer insulating layer 116. Thus, the third source electrode 332 of the third thin-film transistor **330** can be connected to the third source region **331***b* of the third active layer **331** through the contact hole formed in the second interlayer insulating layer **116**, and the third drain electrode **333** of the third thin-film transistor **330** can be connected to the third drain region **331***c* of the third active layer **331** through the contact hole formed in the second interlayer insulating layer **116**. (71) The connection electrode **150**, the first source electrode **312** and the first drain electrode **313** of the first thin-film transistor 310, the second source electrode 322 and the second drain electrode 323 of the second thin-film transistor 320, and the third source electrode 332 and the third drain electrodes **333** of the third thin-film transistor **330** can be formed through the same process. In addition, the connection electrode 150, the first source electrode 312 and the first drain electrode **313** of the first thin-film transistor **310**, the second source electrode **322** and the second drain electrode **323** of the second thin-film transistor **320**, and the third source electrode **332** and the third drain electrode **333** of the third thin-film transistor **330** can be formed of the same material. Each of the connection electrode 150, the first source electrode 312 and the first drain electrode 313 of the first thin-film transistor 310, the second source electrode 322 and the second drain electrode 323 of the second thin-film transistor 320, and the third source electrode 332 and the third drain electrode **333** of the third thin-film transistor **330** can include a single layer or multiple layers containing any one of molybdenum (Mo), copper (Cu), titanium (Ti), aluminum (Al), chromium (Cr), gold (Au), nickel (Ni), neodymium (Nd), or an alloy thereof. For example, each of the connection electrode **150**, the first source electrode **312** and the first drain electrode **313** of the first thin-film transistor **310**, the second source electrode **322** and the second drain electrode **323** of the second thin-film transistor **320**, and the third source electrode **332** and the third drain electrode **333** of the third thinfilm transistor **330** can have a three-layer structure of titanium (Ti)/aluminum (Al)/titanium (Ti), but the present invention is not limited thereto.
- (72) The connection electrode **150** can be connected to and integrated with the third drain electrode **333** of the third thin-film transistor **330**.
- (73) The first planarization layer **117** can be disposed on the connection electrode **150**, the first source electrode **312** and the first drain electrode **313** of the first thin-film transistor **310**, the

second source electrode 322 and the second drain electrode 323 of the second thin-film transistor **320**, the third source electrode **332** and the third drain electrode **333** of the third thin-film transistor **330**, and the second interlayer insulating layer **116**. As shown in FIG. **1**, a contact hole to expose the second drain electrode 323 of the second thin-film transistor 320 can be formed in the first planarization layer **117**, but the present invention is not limited thereto. For example, a contact hole to expose the second source electrode 322 of the second thin-film transistor 320 can be formed in the first planarization layer **117**. The first planarization layer **117** can be an organic material layer for planarizing and protecting the upper portions of the first thin-film transistor **310**, the second thin-film transistor **320** and the third thin-film transistor **330**. For example, the first planarization layer 117 can be formed of an organic material such as an acrylic resin, an epoxy resin, a phenolic resin, a polyamide resin, a polyimide resin, or the like, but it is not limited thereto. (74) The auxiliary electrode **160** can be disposed on the first planarization layer **117**. The auxiliary electrode **160** can be connected to the second drain electrode **323** of the second thin-film transistor **320** through the contact hole in the first planarization layer **117**. The auxiliary electrode **160** can electrically connect the second thin-film transistor 320 to the first electrode 170. The auxiliary electrode **160** can include a single layer or multiple layers containing any one of molybdenum (Mo), copper (Cu), titanium (Ti), aluminum (Al), chromium (Cr), gold (Au), nickel (Ni), neodymium (Nd) or an alloy thereof. The auxiliary electrode **160** can be formed of the same material as the second source electrode 322 and the second drain electrode 323 of the second thinfilm transistor **320**.

- (75) The second planarization layer **118** can be disposed on the auxiliary electrode **160** and the first planarization layer **117**. In addition, as shown in FIG. **1**, a contact hole to expose the auxiliary electrode **160** can be formed in the second planarization layer **118**. The second planarization layer **118** can be an organic material layer for planarizing the upper portions of the first thin-film transistor **310**, the second thin-film transistor **320** and the third thin-film transistor **330**. For example, the second planarization layer **118** can be formed of an organic material selected from the group consisting of an acrylic resin, an epoxy resin, a phenolic resin, a polyamide resin, a polyimide resin and the like.
- (76) The first electrode **170** can be disposed on the second planarization layer **118**. The first electrode **170** can be electrically connected to the auxiliary electrode **160** through the contact hole formed in the second planarization layer **118**. Thus, the first electrode **170** can be connected to the auxiliary electrode **160** through the contact hole formed in the second planarization layer **118** and thereby can be electrically connected to the second thin-film transistor **320**. The second thin-film transistor **320** connected to the first electrode **170** can be a driving thin-film transistor.
- (77) The first electrode **170** can have a multiple-layer structure including a transparent conductive film and an opaque conductive film having high reflection efficiency. The transparent conductive film can be formed of a material having a relatively large work function, such as indium-tin-oxide (ITO) or indium-zinc-oxide (IZO). In addition, the opaque conductive film can have a single-layer or multiple-layer structure including aluminum (Al), silver (Ag), copper (Cu), lead (Pb), molybdenum (Mo), titanium (Ti) or an alloy thereof. For example, the first electrode **170** can include a transparent conductive film, an opaque conductive film and a transparent conductive film which are formed sequentially, but the present invention is not limited thereto. For example, the first electrode **170** can include a transparent conductive film and an opaque conductive film which are formed sequentially.
- (78) Since the display apparatus **100** according to the embodiment of the present invention is a topemission-type display apparatus, the first electrode **170** can be an anode. When the display apparatus **100** is a bottom-emission type, the first electrode **170** disposed on the second planarization layer **118** can be a cathode.
- (79) A bank **180** can be disposed on the first electrode **170** and the second planarization layer **118**. An opening to expose the first electrode **170** can be formed in the bank **180**. Since the bank **180**

can define an emission region of the display apparatus **100**, the bank **180** can be referred to as a "pixel-defining film". A spacer **190** can be further disposed on the bank **180**. In addition, a light-emitting structure **200** including a light-emitting layer can further be disposed on the first electrode **170**.

- (80) The light-emitting structure **200** can include a hole layer, a light-emitting layer and an electron layer, which are stacked on the first electrode **170** in that order or in the reverse order. In addition, the light-emitting structure **200** can include first and second light-emitting structures such that a charge generation layer is interposed therebetween. In this case, any one of the first and second light-emitting structures generates blue light, and the other of the first and second light-emitting structures generates yellow-green light, thereby generating white light. The white light generated in the light-emitting structure **200** is incident upon a color filter disposed on an upper portion of the light-emitting structure **200**, thereby forming a color image. In another embodiment, each light-emitting structure **200** generates color light corresponding to each sub-pixel, so that a color image can be realized without a separate color filter. For example the light-emitting structure **200** of the red R sub-pixel generates red light, the light-emitting structure **200** of the green G sub-pixel generates green light, and the light-emitting structure **200** of the blue B sub-pixel generates blue light.
- (81) A second electrode **210** can be further disposed on the light-emitting structure **200**. The second electrode **210** can be disposed on the light-emitting structure **200** such that the light-emitting structure **200** is interposed between the first electrode **170** and the second electrode **210**. In the display apparatus **100** according to the embodiment of the present invention, the second electrode **210** can be a cathode.
- (82) An encapsulating element **220** to prevent moisture permeation can be further disposed on the second electrode **210**. The encapsulating element **220** can include a first inorganic encapsulating layer **220***a*, a second organic encapsulating layer **220***a* and a third inorganic encapsulating layer **220***c*. The first inorganic encapsulating layer **220***a* of the encapsulating element **220** can be disposed on the second electrode **210**. In addition, the second organic encapsulating layer **220***b* can be disposed on the first inorganic encapsulating layer **220***a*. In addition, the third inorganic encapsulating layer **220***b*. Each of the first inorganic encapsulating layer **220***a* and the third inorganic encapsulating layer **220***c* of the encapsulating element **220** can be formed of an inorganic material such as silicon nitride (SiNx) or silicon oxide (SiOx). The second organic encapsulating layer **220***b* of the encapsulating element **220** can be formed of an organic material such as an acrylic resin, an epoxy resin, a phenolic resin, a polyamide resin, or a polyimide resin.
- (83) FIGS. **2**A to **2**F are cross-sectional views illustrating a method for manufacturing the display apparatus **100** according to the embodiment of the present invention. The description will be given with reference to FIG. **1** along with FIGS. **2**A to **2**F, and redundant descriptions will be omitted or briefly explained.
- (84) Referring to FIG. **2**A, the method of manufacturing the display apparatus **100** according to the embodiment of the present invention can include a step of forming the first active layer **311** of the first thin-film transistor **310** and the second active layer **321** of the second thin-film transistor **320** on the 1-e buffer layer **111**e of the first buffer layer **111**. The first active layer **311** and the second active layer **321** can include polysilicon (poly-Si). After the amorphous silicon (a-Si) material is deposited on the 1-e buffer layer **111**e, polysilicon can be formed through a crystallization process. Then, the first active layer **311** and the second active layer **321** can be formed by patterning the polysilicon.
- (85) The first gate insulating layer **112** can be formed on the first active layer **311** and the second active layer **321**.
- (86) The first gate electrode **314** of the first thin-film transistor **310**, the second gate electrode **324** of the second thin-film transistor **320** and the first capacitor electrode **141** of the storage capacitor

- **140** can be formed on the first gate insulating layer **112**. The first gate electrode **314** of the first thin-film transistor **310** can be disposed so as to overlap the first channel region **311***a* of the first active layer **311**. In addition, the second gate electrode **324** of the second thin-film transistor **320** can be disposed so as to overlap the second channel region **321***a* of the second active layer **321**. Each of the first gate electrode **314** and the first capacitor electrode **141** can have a single-layer structure. In addition, the second gate electrode **324** can have a double-layer structure including a lower metal layer **324***a* and an upper metal layer **324***b*. The first gate electrode **314**, the lower metal layer **324***a* of the second gate electrode **324** and the first capacitor electrode can be formed of the same material. The upper metal layer **324***b* of the second gate electrode **324** can be formed of a different material, for example, titanium (Ti) or titanium nitride (TiNx), from the lower metal layer **324***a*. In FIG. **2**A, the first gate electrode **314** and the first capacitor electrode **141** are formed as a single layer and the second gate electrode **324** is formed as a double layer, but the present invention is not limited thereto. For example, the first gate electrode **314** and the first capacitor electrode **141** can include two or more layers, and the second gate electrode **324** can include three or more layers. As such, the first gate electrode **314** and the first capacitor electrode **141** can include n or more layers. In addition, the second gate electrode **324** can include n+1 or more layers, wherein n is a natural number such as 1, 2, 3 or 4 or positive number or integer. In addition, the uppermost metal layer of the second gate electrode **324** can be formed of titanium (Ti) or titanium nitride (TiNx). The second thin-film transistor **320** including the second gate electrode **324** including n+1 layers is used as a driving thin-film transistor, and the first thin-film transistor **310** including the first gate electrode **314** including n layers is used as a switching thin-film transistor.
- (87) The first gate electrode **314** can be disposed to overlap the first channel region **311***a* of the first active layer **311**, and the second gate electrode **324** can be disposed to overlap the second channel region **321***a* of the second active layer **321**.
- (88) Referring to FIG. **2**B, the first interlayer insulating layer **113** can be formed on the first gate electrode **314**, the second gate electrode **324** and the first capacitor electrode **141**. In addition, the second capacitor electrode **142** can be formed on the first interlayer insulating layer **113**. The second capacitor electrode **142** can be disposed to overlap the first capacitor electrode **141** such that the first interlayer insulating layer **113** is interposed therebetween.
- (89) Referring to FIG. **2**C, the second buffer lower layer **114***a* of the second buffer layer **114** can be formed on the second capacitor electrode **142** and the first interlayer insulating layer **113**. In addition, the second buffer upper layer **114***b* can be formed on the second buffer lower layer **114***a*. In FIG. **2**C, the second buffer layer **114** has a double-layer structure including the second buffer lower layer **114***a* and the second buffer upper layer **114***b*, but the present invention is not limited thereto. For example, the second buffer layer **114** can include a single layer or more than two layers. The third active layer **331** of the third thin-film transistor **330** can be formed on the second buffer layer **114**. The third active layer **331** can be disposed to overlap the first capacitor electrode **141** and the second capacitor electrode **142**. In addition, the third active layer **331** can be formed of an oxide semiconductor.
- (90) Referring to FIG. **2**D, the second gate insulating layer **115** and the third gate electrode **334** of the third thin-film transistor **330** can be formed on the third active layer **331**. An insulating material layer and a metal material layer can be sequentially formed over the entire surface of the substrate including the third active layer **331**, and a photoresist pattern can be formed on the metal material layer. The insulating material layer can be formed using a PECVD method, and the metal material layer can be formed using a sputtering method. The third gate electrode **334** can be formed by wetething the metal material layer using the photoresist pattern PR as a mask. The wet etchant for etching the metal material layer can be a substance that selectively etches molybdenum (Mo), copper (Cu), titanium (Ti), aluminum (Al), chromium (Cr), gold (Au), nickel (Ni), neodymium (Nd), or an alloy thereof, which constitutes the metal material layer but does not etch the insulating material layer. The second gate insulating layer **115** can be formed by dry-etching the insulating

second gate insulating layer **115** on the third active layer **331**. In addition, the portion of the third active layer **331** exposed through the patterned second gate insulating layer **115** can be made conductive through dry etching. The first active layer **331** including the third channel region **331***a*, which is not made conductive, corresponding to the region where the third gate electrode **334** is formed, and a third source region **331***b* and a third drain region **331***c*, which are made conductive at both ends of the third active layer **331**, can be formed. In the display apparatus **100** according to embodiments of the present disclosure, the first thin-film transistor **330** including the third active layer **331** formed of an oxide semiconductor is used as a switching thin-film transistor. (91) Referring to FIG. **2**E, the second interlayer insulating layer **116** can be formed on the third gate electrode **334**, the third active layer **331** and the second buffer layer **114**. A first contact hole CH1 and a second contact hole CH2 to expose the first active layer 311 of the first thin-film transistor **310** can be formed by etching the second interlayer insulating layer **116**, the second buffer layer **114**, the first interlayer insulating layer **113** and the first gate insulating layer **112**. In addition, a third contact hole CH3 and a fourth contact hole CH4 to expose the second active layer **321** of the second thin-film transistor **320** can be formed by etching the second interlayer insulating layer **116**, the second buffer layer **114**, the first interlayer insulating layer **113** and the first gate insulating layer **112**. In addition, a fifth contact hole CH**5** and a sixth contact hole CH**6** to expose the third active layer **331** of the third thin-film transistor **330** can be formed by etching the second interlayer insulating layer **116**. In addition, a seventh contact hole CH**7** to expose the second capacitor electrode **142** of the storage capacitor **140** can be formed by etching the second interlayer insulating layer **116** and the second buffer layer **114**.

material layer using the photoresist pattern PR and the third gate electrode **334** as masks. The insulating material layer can be etched through the dry etching process to form the pattern of the

- (92) The first drain region **311***c* of the first active layer **311** can be exposed through the first contact hole CH**1**, and the first source region **311***b* of the first active layer **311** can be exposed through the second contact hole CH**2**. In addition, the second drain region **321***c* of the second active layer **321** can be exposed through the third contact hole CH**3**, and the second source region **321***b* of the second active layer **321** can be exposed through the fourth contact hole CH**4**. In addition, the third drain region **331***c* of the third active layer **331** can be exposed through the fifth contact hole CH**5**, and the third source region **331***b* of the third active layer **331** can be exposed through the sixth contact hole CH**6**.
- (93) Portions of the first active layer **311** of the first thin-film transistor **310** and the second active layer **321** of the second thin-film transistor **320** exposed through the first contact hole CH**1** and the second contact hole CH**2** can be heat-treated. Hydrogen can be removed by heat-treating the first active layer **311** and the second active layer **321** exposed through the first contact hole CH**1** and the second contact hole CH**2**. For example, hydrogen present in the first source region **311***b* and the first drain region **311***c* of the first active layer **311** and in the second source region **321***b* and the second drain region **321***c* of the active layer **321**, exposed through the first contact hole CH**1** and the second contact hole CH**2**, can be removed through a heat treatment process. The heat treatment process can be carried out at a temperature of 250° C. to 370° C., and the temperature does not limit the details of the disclosure.
- (94) Referring to FIG. **2**F, the first source electrode **312** and the first drain electrode **313** of the first thin-film transistor **310**, the second source electrode **322** and the second drain electrode **333** of the second thin-film transistor **320**, the third source electrode **332** and the third drain electrode **333** of the third thin-film transistor **330**, and the connection electrode **150** can be formed on the second interlayer insulating layer **116**. As shown in FIG. **2**F, the upper metal layer **324***b* of the second gate electrode **324** formed of titanium (Ti) or titanium nitride (TiNx) can prevent hydrogen from diffusing into the second gate electrode **324** formed of titanium (Ti) or titanium nitride (TiNx) creates the difference between the degree of diffusion of hydrogen into the first channel region **311***a* of the

first active layer **311** and the degree of diffusion of hydrogen into the second channel region **321***a* of the second active layer **321**. Thus, the s-factor value at or below a threshold value of only the second thin-film transistor **320** used as the driving thin-film transistor can be increased. As such, the degree of diffusion of hydrogen can be selectively varied according to a design using the gate metal layer formed of titanium (Ti) or titanium nitride (TiNx). Accordingly, the gate metal layer formed of titanium (Ti) or titanium nitride (TiNx) is not formed in the first gate electrode **314** of the first thin-film transistor **310**, which is used as a switching thin-film transistor, whereas the gate metal layer formed of titanium (Ti) or titanium nitride (TiNx) is formed in the second gate electrode **324** of the thin-film transistor **320**, which is used as a driving thin-film transistor, so that the degree of diffusion of hydrogen therebetween can be made different.

- (95) The first source electrode **312** of the first thin-film transistor **310** can contact the first source region **311***b* of the first active layer **311** exposed through the second contact hole CH2, and the first drain electrode **313** of the first thin-film transistor **310** can contact the first drain region **311***c* of the first active layer **311** exposed through the first contact hole CH1. In addition, the second source electrode **322** of the second thin-film transistor **320** can contact the second source region **321***b* of the second active layer **321** exposed through the fourth contact hole CH4, and the second drain electrode **323** of the second thin-film transistor **320** can contact the third drain region **321***c* of the second active layer **321** exposed through the third contact hole CH3. In addition, the third source electrode **332** of the third thin-film transistor **330** can contact the third source region **331***b* of the third active layer **331** exposed through the sixth contact hole CH6, and the third drain electrode **333** of the thin-film transistor **330** can contact the third drain region **331***c* of the third active layer **331** exposed through the fifth contact hole CH5. In addition, the connection electrode **150** can contact the second capacitor electrode **142** of the storage capacitor **140** exposed through the seventh contact hole CH7.
- (96) In addition, as shown in FIG. 1, the first planarization layer 117, the auxiliary electrode 160, the second planarization layer 118, the first electrode 170, the bank 180, the spacer 190, the light-emitting structure 200, the second electrode 210 and the encapsulating element 220 can be formed on the first source electrode 312, the first drain electrode 313, the second source electrode 322, the second drain electrode 323, the third source electrode 332 and the connection electrode 150.
- (97) FIG. **3** is a sectional view illustrating a display apparatus **100** according to another embodiment of the present invention. The description will be given with reference to FIG. **1** along with FIG. **3**, and redundant descriptions will be omitted or briefly explained.
- (98) For example, the substrate **110**, the first buffer layer **111**, the first gate insulating layer **112**, the second buffer layer **114**, the second gate insulating layer **115**, the second interlayer insulating layer **116**, the first planarization layer **117**, the second planarization layer **118**, the connection electrode **150**, the auxiliary electrode **160**, the first electrode **170**, the bank **180**, the spacer **190**, the light-emitting structure **200**, the second electrode **210**, the encapsulating element **220**, the storage capacitor **140**, the first thin-film transistor **310** and the third thin-film transistor **330** are substantially the same. Therefore, a redundant description of the configuration of FIG. **2** that is substantially the same as that of FIG. **1** will be omitted or briefly explained.
- (99) Referring to FIG. **3**, the display apparatus **100** according to another embodiment of the present invention can include the substrate **110**, the first buffer layer **111**, the first gate insulating layer **112**, the first interlayer insulating layer **113**, the second buffer layer **114**, the second gate insulating layer **115**, the second interlayer insulating layer **116**, the first planarization layer **117**, the auxiliary electrode **160**, the second planarization layer **118**, the first electrode **170**, the bank **180**, the spacer **190**, the light-emitting structure **200**, the second electrode **210**, the encapsulating element **220**, the storage capacitor **140**, the connection electrode **150**, the first thin-film transistor **310**, the second thin-film transistor **320** and the third thin-film transistor **330**. In addition, the active layer **311** of the first thin-film transistor **310** and the second active layer **321** of the second thin-film transistor **320**

can be formed of polysilicon material, and the third active layer **331** of the third thin-film transistor **330** can be formed of an oxide semiconductor. In addition, the first thin-film transistor **310** and the third thin-film transistor **330** can be used as switching thin-film transistors, and the second thin-film transistor **320** can be connected to the first electrode **170**, and can be used as a driving thin-film transistor.

- (100) In the display apparatus **100** according to another embodiment of the present invention, the first interlayer insulating layer **113** can have a double-layer structure including a first interlayer lower insulating layer **113** and a first interlayer upper insulating layer **113** b. The first interlayer lower insulating layer **113** can be formed of a silicon nitride (SiNx) material, and the first interlayer upper insulating layer **113** b can be formed of a silicon oxide (SiOx) material. Hydrogen generated in the first interlayer lower insulating layer **113** a formed of a silicon nitride (SiNx) material can diffuse into the second channel region **321** a of the second active layer **321**. (101) Therefore, as shown in FIG. **3**, in a region overlapping the second active layer **321**, the first interlayer lower insulating layer **113** a formed of a silicon nitride (SiNx) material can be removed, and only the first interlayer upper insulating layer **113** formed of a silicon oxide (SiOx) material can be disposed. Referring to FIG. **3**, the first interlayer upper insulating layer **113** can be disposed to directly contact the upper surface and both side surfaces of the second gate electrode **324** disposed to overlap the second channel region **321** a. In addition, the first interlayer upper insulating layer **113** can be formed to surround the upper surface and both side surfaces of the second gate electrode **324**.
- (102) The upper surface of the second gate electrode **324** can directly contact the first interlayer upper insulating layer **113***b* of the first interlayer insulating layer **113**, and the upper surface of the first gate electrode **314** can directly contact the first interlayer lower insulating layer **113***a* of the first interlayer insulating layer **113** in the region corresponding to the first gate electrode **314** can have a double-layer structure, and the first interlayer insulating layer **113** in the region corresponding to the second gate electrode **324** can have a single-layer structure.
- (103) In addition, the first interlayer insulating layer **113** interposed between the first capacitor electrode **141** and the capacitor electrodes **142** of the storage capacitor **140** can include a first interlayer upper insulating layer **113***b* and a first interlayer lower insulating layer **113***a*. Therefore, the second capacitor electrode **142** can overlap the first capacitor electrode **141** such that the first interlayer upper insulating layer **113***b* and the first interlayer lower insulating layer **113***a* of the first interlayer insulating layer **113** are interposed therebetween.
- (104) Regarding the display apparatus **100** according to another embodiment of the present invention, only the first interlayer upper insulating layer **113***b* formed of a silicon oxide (SiOx) material can be formed in the region overlapping the second active layer **321** of the second thinfilm transistor **320**, in order to block diffusion of hydrogen that can decrease the s-factor value of the second thin-film transistor **320**, which is used as a driving thin-film transistor. In addition, a first interlayer lower insulating layer **113***a* formed of a silicon nitride (SiNx) material and a second interlayer upper insulating layer **113***b* formed of a silicon nitride (SiNx) material having a lower hydrogen content can be formed in a region overlapping the first active layer **311** of the first thin-film transistor **310** used as a switching thin-film transistor. For example, the first interlayer upper insulating layer **113***b* can be formed of a silicon dioxide (SiO.sub.2) material.
- (105) As shown in FIG. **3**, the first interlayer insulating layer **113**, disposed on the first gate electrode **314** of the first thin-film transistor **310** used as a switching thin-film transistor, and the first interlayer insulating layer **113** (first interlayer upper insulating layer **113***b*), disposed on the second gate electrode **324** of the second thin-film transistor **320**, which is used as a driving thin-film transistor, are formed in different configurations, thus creating the difference between the degree of diffusion of hydrogen into the first channel region **311***a* of the first active layer **311** and the degree of diffusion of hydrogen into the second channel region **321***a* of the second active layer

- **321**. The second interlayer lower insulating layer **113***b* formed of only silicon oxide (SiOx) having a lower hydrogen content than silicon nitride (SiNx) can prevent the diffusion of hydrogen into the second active layer **321** of the second thin-film transistor **320**.
- (106) Therefore, the s-factor value at or below the threshold voltage of the first thin-film transistor 310 can be different from the s-factor value at the threshold voltage or less of the second thin-film transistor 320. There is an advantage in that the characteristics of the device can be made different by controlling the s-factor value at or below the threshold voltage of the second thin-film transistor 320 to be larger. As described above, by differently designing the structure of the insulating layer on the gate electrode according to the intended use of the thin-film transistor, the characteristics of the thin-film transistors can be made different. FIGS. 4A to 4F are sectional views illustrating a method of manufacturing the display apparatus 100 according to another embodiment of the present invention. The description will be given with reference to FIG. 1 along with FIGS. 4A to 4F and redundant descriptions will be omitted or briefly explained.
- (107) Referring to FIG. **4**A, the display device **10** according to another embodiment of the present invention can include the first active layer **311** of the first thin-film transistor **310** and the second active layer **321** of the second thin-film transistor **320** formed on the 1-e buffer layer **111**. The first active layer **311** and the second active layer **321** can include polysilicon (poly-Si). After the amorphous silicon (a-Si) material is deposited on the 1-e buffer layer **111**e, polysilicon is formed through a crystallization process. Then, the first active layer **311** and the second active layer **321** can be formed by patterning polysilicon.
- (108) Then, the first gate insulating layer **112** can be formed on the first active layer **311** and the second active layer **321**.
- (109) The first gate electrode **314** of the first thin-film transistor **310**, the second gate electrode **324** of the second thin-film transistor **320** and the first capacitor electrode **141** of the storage capacitor **140** can be formed on the first gate insulating layer **112**. The first gate electrode **314** of the first thin-film transistor **310** can be disposed to overlap the first channel region **311***a* of the first active layer **311**. In addition, the second gate electrode **324** of the second thin-film transistor **320** can be disposed to overlap the second channel region **321***a* of the second active layer **321**.
- (110) The first gate electrode **314** can be disposed to overlap the first channel region **311***a* of the first active layer **311**, and the second gate electrode **324** can be disposed to overlap the second channel region **321***a* of the second active layer **321**.
- (111) In addition, the first gate electrode **314**, the second gate electrode **324** and the first capacitor electrode **141** can be formed through the same process and can be formed of the same material. (112) The first interlayer lower insulating layer **113** of the first interlayer insulating layer **113** can be formed on the first gate electrode **314**, the second gate electrode **324**, the first capacitor electrode **141**, the first interlayer insulating layer **141** and the first gate insulating layer **112**. In addition, the first interlayer lower insulating layer **113** can include an opening OP to expose the second gate electrode **324** of the second thin-film transistor **320** used as a driving thin-film transistor. The opening OP of the first interlayer lower insulating layer **113** can be formed through an etching process. In addition, the first interlayer lower insulating layer **113** can be formed of a silicon nitride (SiNx) material.
- (113) Referring to FIG. **4**B, the first interlayer upper insulating layer **113***b* formed of a silicon oxide (SiOx) material, having lower hydrogen content than silicon nitride (SiNx), can be formed on the first interlayer lower insulating layer **113***a*. For example, the first interlayer upper insulating layer **113***b* can be formed of a silicon dioxide (SiO.sub.2) material.
- (114) The second gate electrode **324** of the thin-film transistor **320**, exposed through the opening OP in the first interlayer lower insulating layer **113**a, can be surrounded by the first interlayer upper insulating layer **113**b.
- (115) The first interlayer lower insulating layer **113***a* and the first interlayer upper insulating layer **113***b* can be formed on the first gate electrode **314** of the first thin-film transistor **310** and the first

capacitor electrode **141** of the storage capacitor **140**. Accordingly, the first interlayer insulating layer **113**, having a double-layer structure, can be formed on the first gate electrode **314** and the first capacitor electrode **141**. Only the first interlayer upper insulating layer **113***b* can be formed on the second gate electrode **324** of the second thin-film transistor **320**. Accordingly, the first interlayer insulating layer **113** having a single-layer structure can be formed on the second gate electrode **324**.

- (116) As such, the first interlayer lower insulating layer **113***a* formed of a silicon nitride (SiNx) material and the first interlayer upper insulating layer **113***b* formed of a silicon oxide (SiOx) material can be formed on the first gate electrode **314** of the first thin-film transistor **310**, which is used as the switching thin-film transistor. In addition, only the first interlayer upper insulating layer **113***b*, formed of a silicon oxide (SiOx) material having hydrogen content lower than silicon nitride (SiNx), can be formed on the second gate electrode **324** of the second thin-film transistor **320** used as the driving thin-film transistor. Therefore, the degree of diffusion of hydrogen into the second active layer **321** of the second thin-film transistor **320** can be lower than the degree of diffusion of hydrogen into the first active layer **311** of the first thin-film transistor **310**. Therefore, the s-factor value at or below the threshold voltage of the first thin-film transistor can be smaller than the s-factor value at or below the threshold voltage of the second thin-film transistor **320** used as a driving thin-film transistor is increased compared to the S-factor value at or below the threshold voltage of the first thin-film transistor **320** used as a driving thin-film transistor is increased compared to the S-factor value at or below the threshold voltage of the first thin-film transistor **310**.
- (117) Referring to FIG. **4**C, the second capacitor electrode **142** can be formed on the first interlayer insulating layer **113**. The second capacitor electrode **142** can be disposed to overlap the first capacitor electrode **141** such that the first interlayer insulating layer **113** is interposed therebetween. The second capacitor electrode **142** can be disposed to overlap the first capacitor electrode **141** such that the first interlayer lower insulating layer **113***a* and the first interlayer upper insulating layer **113***b* are interposed therebetween.
- (118) Referring to FIG. **4**D, the second buffer lower layer **114***a* of the second buffer layer **114** can be formed on the second capacitor electrode **142** and the second buffer layer **113**. In addition, the second buffer upper layer **114***b* can be formed on the second buffer lower layer **114***a*. In FIG. **4**D, the second buffer layer **114** can have a double-layer structure including the second buffer lower layer **114***a* and the second buffer upper layer **114***b*, but the present invention is not limited thereto. For example, the second buffer layer **114** can include a single layer or three or more layers. The third active layer **331** of the third thin-film transistor **330** can be formed on the second buffer layer **114**. The third active layer **331** can be disposed to overlap the first capacitor electrode **141** and the second capacitor electrode **142**. In addition, the third active layer **331** can be formed of an oxide semiconductor.
- (119) The second gate insulating layer **115** and the third gate electrode **334** of the third thin-film transistor **330** can be formed on the third active layer **331**. The first active layer **331**, which includes a third channel region **331**, which is not made conductive in the region, where the third gate electrode **334** is formed, and a third source region **331***b* and a third drain region **331***c*, which are made conductive at both ends of the third active layer **331**, can be formed. In the display apparatus **100** according to embodiments of the present disclosure, the first thin-film transistor **330** including the third active layer **331** formed of an oxide semiconductor is used as a switching thin-film transistor.
- (120) Referring to FIG. **4**E, the second interlayer insulating layer **116** can be formed on the third gate electrode **334**, the third active layer **331** and the second buffer layer **114**. A first contact hole CH**1** and a second contact hole CH**2** to expose the first active layer **311** of the first thin-film transistor **310** can be formed by etching the second interlayer insulating layer **116**, the second buffer layer **114**, the first interlayer insulating layer **113** and the first gate insulating layer **112**. In addition, a third contact hole CH**3** and a fourth contact hole CH**4** to expose the second active layer

- **321** of the second thin-film transistor **320** can be formed by etching the second interlayer insulating layer **116**, the second buffer layer **114**, the first interlayer insulating layer **113** and the first gate insulating layer **112**. In addition, a fifth contact hole CH**5** and a sixth contact hole CH**6** to expose the third active layer **331** of the third thin-film transistor **330** can be formed by etching the second interlayer insulating layer **116**. In addition, a seventh contact hole CH**7** to expose the second capacitor electrode **142** of the storage capacitor **140** can be formed by etching the second interlayer insulating layer **116** and the second buffer layer **114**.
- (121) The first drain region **311***c* of the first active layer **311** can be exposed through the first contact hole CH**1**, and the first source region **311***b* of the first active layer **311** can be exposed through the second contact hole CH**2**. In addition, the second drain region **321***c* of the second active layer **321** can be exposed through the third contact hole CH**3**, and the second source region **321***b* of the second active layer **321** can be exposed through the fourth contact hole CH**4**. In addition, the third drain region **331***c* of the third active layer **331** can be exposed through the fifth contact hole CH**5**, and the third source region **331***b* of the third active layer **331** can be exposed through the sixth contact hole CH**6**.
- (122) Portions of the first active layer **311** of the first thin-film transistor **310** exposed through the first contact hole CH1 and the second contact hole CH2 and portions of the second active layer 321 of the second thin-film transistor **320** exposed through the third contact hole CH**3** and the fourth contact hole CH**4** can be heat-treated. Hydrogen can be removed by heat-treating the first active layer **311**, exposed through the first contact hole CH**1** and the second contact hole CH**2**, and the second active layer 321, exposed through the third contact hole CH3 and the fourth contact hole CH4. For example, hydrogen present in the first source region **311***b* and the first drain region **311***c* of the first active layer **311**, exposed through the first contact hole CH**1** and the second contact hole CH2, and the second source region **321***b* and the second drain region **321***c* of the active layer **321**, exposed through the third contact hole CH3 and the fourth contact hole CH4, respectively, can be removed through a heat treatment process. The heat treatment process can be carried out at a temperature of 250° C. to 370° C., and the temperature does not limit the details of the disclosure. (123) Referring to FIG. **4**F, the first source electrode **312** and the first drain electrode **313** of the first thin-film transistor 310, the second source electrode 322 and the second drain electrode 323 of the second thin-film transistor **320**, the third source electrode **332** and the third drain electrode **333** of the third thin-film transistor 330, and the connection electrode 150 can be formed on the second interlayer insulating layer 116.
- (124) The first source electrode **312** of the first thin-film transistor **310** can contact the first source region **311***b* of the first active layer **311** exposed through the second contact hole CH2, and the first drain electrode **313** of the first thin-film transistor **310** can contact the first drain region **311***c* of the first active layer **311** exposed through the first contact hole CH1. In addition, the second source electrode **322** of the second thin-film transistor **320** can contact the second source region **321***b* of the second active layer **321** exposed through the fourth contact hole CH4, and the second drain electrode **323** of the second thin-film transistor **320** can contact the third drain region **321***c* of the second active layer **321** exposed through the third contact hole CH3. In addition, the third source electrode **332** of the third thin-film transistor **330** can contact the third source region **331***b* of the third active layer **331** exposed through the sixth contact hole CH6, and the third drain electrode **333** of the thin-film transistor **330** can contact the third drain region **331***c* of the third active layer **331** exposed through the fifth contact hole CH5. In addition, the connection electrode **150** can contact the second capacitor electrode **142** of the storage capacitor **140** exposed through the seventh contact hole CH7.
- (125) In addition, as shown in FIG. **3**, the first planarization layer **117**, the auxiliary electrode **160**, the second planarization layer **118**, the first electrode **170**, the bank **180**, the spacer **190**, the lightemitting structure **200**, the second electrode **210** and the encapsulating element **220** can be formed on the first source electrode **312**, the first drain electrode **313**, the second source electrode **322**, the

second drain electrode **323**, the third source electrode **332**, the third drain electrode **333** and the connection electrode **150**.

- (126) FIG. **5** is a sectional view illustrating a display apparatus **100** according to another embodiment of the present invention. The description will be given with reference to FIG. **1** along with FIG. **5**, and redundant descriptions will be omitted or briefly explained.
- (127) For example, the substrate **110**, the first buffer layer **111**, the first gate insulating layer **112**, the first interlayer insulating layer **113**, the second buffer layer **114**, the second gate insulating layer **115**, the second interlayer insulating layer **116**, the first planarization layer **117**, the second planarization layer **118**, the connection electrode **150**, the auxiliary electrode **160**, the first electrode **170**, the bank **180**, the spacer **190**, the light-emitting structure **200**, the second electrode **210**, the encapsulating element **220**, the storage capacitor **140**, the first thin-film transistor **310**, and the third thin-film transistor **330** are substantially the same. Therefore, a redundant description of the configuration of FIG. **2** that is substantially the same as that of FIG. **1** will be omitted or briefly explained.
- (128) Referring to FIG. 5, the display apparatus 100 according to another embodiment of the present invention can include the substrate 110, the first buffer layer 111, the first gate insulating layer 112, the first interlayer insulating layer 113, the second buffer layer 114, the second gate insulating layer 115, the second interlayer insulating layer 116, the first planarization layer 117, the auxiliary electrode 160, the second planarization layer 118, the first electrode 170, the bank 180, the spacer 190, the light-emitting structure 200, the second electrode 210, the encapsulating element 220, the storage capacitor 140, the connection electrode 150, the first thin-film transistor 310, the second thin-film transistor 320 and the third thin-film transistor 330. In addition, the first active layer 311 of the first thin-film transistor 310 and the second active layer 321 of the second thin-film transistor 330 can be formed of polysilicon material, and the third active layer 331 of the third thin-film transistor 330 can be formed of an oxide semiconductor. In addition, the first thin-film transistor 310 and the third thin-film transistor 330 can be used as switching thin-film transistors, and the second thin-film transistor 320 can be connected to the first electrode 170 and can be used as a driving thin-film transistor.
- (129) In the display apparatus **100** according to another embodiment of the present invention, the second source electrode **322** of the second thin-film transistor **320** can include a second source lower electrode **322***a* and a second source upper electrode **323***b*. In addition, the second drain electrode **323***b*. The second source lower electrode **322***a* and the second drain lower electrode **323***a* can be formed of the same material as the second capacitor electrode **142** of the storage capacitor **140**. In addition, the second source upper electrode **322***b* and the second drain upper electrode **323***b* can be formed of the same material as the first source electrode **312** and the first drain electrode **313** of the first thin-film transistor **310**, and can be formed of the same material as the third source electrode **332** and the third drain electrode **333** of the third thin-film transistor **330**.
- (130) The second source lower electrode **322***a* and the second drain lower electrode **323***a* can prevent hydrogen from diffusing into the second channel region **321***a* of the second active layer **321**.
- (131) The second source lower electrode **322***a* can directly contact the second source region **321***b* of the second active layer **321**, exposed through the contact hole in the first interlayer insulating layer **113** and the first gate insulating layer **112**. In addition, the second drain lower electrode **322***b* can directly contact the second drain region **321***c* of the second active layer **321** exposed through the contact hole in the first interlayer insulating layer **113** and the first gate insulating layer **112**. (132) In addition, the second drain upper electrode **323***b* can be electrically connected to the first electrode **170**. The second thin-film transistor **320** connected to the first electrode **170** can be a driving thin-film transistor.
- (133) FIGS. **6**A to **6**F are sectional views illustrating a method of manufacturing the display

- apparatus **100** according to another embodiment of the present invention. The description will be given with reference to FIG. **5** along with FIGS. **6**A to **6**F, and redundant descriptions will be omitted or briefly explained.
- (134) Referring to FIG. **6**A, the display apparatus **100** according to the embodiment of the present invention can include the first active layer **311** of the first thin-film transistor **310** and the second active layer **321** of the second thin-film transistor **320** on the 1-e buffer layer **111***e* of the first buffer layer **111**. The first active layer **311** and the second active layer **321** can include polysilicon (poly-Si). After the amorphous silicon (a-Si) material is deposited on the 1-e buffer layer **111***e*, polysilicon can be formed through a crystallization process. Then, the first active layer **311** and the second active layer **321** can be formed by patterning the polysilicon.
- (135) In addition, the first gate insulating layer **112** can be formed on the first active layer **311** and the second active layer **321**.
- (136) The first gate electrode **314** of the first thin-film transistor **310**, the second gate electrode **324** of the second thin-film transistor **320** and the first capacitor electrode **141** of the storage capacitor **140** can be formed on the first gate insulating layer **112**. The first gate electrode **314** of the first thin-film transistor **310** can be disposed to overlap the first channel region **311***a* of the first active layer **311**. In addition, the second gate electrode **324** of the second thin-film transistor **320** can be disposed to overlap the second channel region **321***a* of the second active layer **321**.
- (137) The first gate electrode **314** can be disposed to overlap the first channel region **311***a* of the first active layer **311**, and the second gate electrode **324** can be disposed to overlap the second channel region **321***a* of the second active layer **321**.
- (138) In addition, the first gate electrode **314**, the second gate electrode **324** and the first capacitor electrode **141** can be formed through the same process, and can be formed of the same material. (139) The first interlayer insulating layer **113** can be formed on the first gate electrode **314**, the second gate electrode **324**, the first capacitor electrode **141** and the first gate insulating layer **112**. The first gate insulating layer **112** and the first interlayer insulating layer **113** can include a second source contact hole CHb and a second drain contact hole CHa that expose the upper surfaces of the second source region **321***b* and the second drain region **321***c*. In addition, the second source region **321***b* and the second drain region **321***c* of the second active layer **321** exposed through the second source contact hole CHb and the second drain contact hole CHa can be heat-treated for dehydrogenation. The heat treatment can be performed at a temperature of 250° C. to 370° C. As described above, when only the second active layer **321** of the second thin-film transistor **320** used as the driving thin-film transistor is selectively dehydrogenated through heat treatment, the characteristic value (s-factor) at or below the threshold voltage of only the second thin-film transistor **320** can be increased.
- (140) As shown in FIG. **6**A, the second source contact hole CHb and the second drain contact hole CHa can be formed by etching the first gate insulating layer **112** and the first interlayer insulating layer **113** such that only the second active layer **321** of the thin-film transistor **320** used as the driving thin-film transistor is exposed. In addition, the second source region **321***b* and the second drain region **321***c* of the second active layer **321**, exposed through the second source contact hole CHb and the second drain contact hole Cha, can be dehydrogenized through the heat treatment process. By selectively heat-treating only the second active layer **321** of the second thin-film transistor **320** used as a driving thin-film transistor, among the first thin-film transistor **310** and the second thin-film transistor **320**, which include the active layer formed of the same polysilicon material, the s-factor at or below the threshold value of only the second thin-film transistor **320**, used as the driving thin-film transistor, can be increased.
- (141) Referring to FIG. **6**B, the second source lower electrode **322***a* directly contacts the second source region **321***b* of the second active layer **321** exposed through the second source contact hole CHb of the first interlayer insulating layer **113** and the first gate insulating layer **112**. In addition, the second drain lower electrode **323***a* directly contacts the second drain region **321***c* of the second

active layer **321** exposed through the second drain contact hole CHa of the second gate electrode **113** and the first gate insulating layer **112**. In addition, the second drain lower electrode **323***a* directly contacts the second drain region **321***c* of the second active layer **321** exposed through the second drain contact hole CHa in the first interlayer insulating layer **113** and the first gate insulating layer **112**. In addition, the second capacitor electrode **142** of the storage capacitor **140** can overlap the first capacitor electrode **141** such that the first interlayer insulating layer **113** is interposed therebetween. The second source lower electrode **322***a*, the second drain lower electrode **323***a* and the second capacitor electrode **142** can be formed through the same process, and can be formed of the same material.

- (142) Referring to FIG. **6**C, the second buffer lower layer **114***a* of the second buffer layer **114** can be formed on the second source lower electrode **322***a*, the second drain lower electrode **323***a*, the second capacitor electrode **142** and the first interlayer insulating layer **113**. In addition, the second buffer upper layer **114***b* can be formed on the second buffer lower layer **114***a*. In FIGS. **6**C to **6**F, the second buffer layer **114** has a double-layer structure including the second buffer lower layer **114***a* and the second buffer upper layer **114***b*, but the present invention is not limited thereto. For example, the second buffer layer **114** can include a single layer. The third active layer **331** of the third thin-film transistor **330** can be formed on the second buffer layer **114**. The third active layer **331** can be disposed to overlap the first capacitor electrode **141** and the second capacitor electrode **142**. In addition, the third active layer **331** can be formed of an oxide semiconductor.
- (143) Referring to FIG. **6**D, the second gate insulating layer **115** and the third gate electrode **334** of the third thin-film transistor **330** can be formed on the third active layer **331**. The first active layer **331** including the third channel region **331***a*, which is not made conductive corresponding to the region where the third gate electrode **334** is formed, and a third source region **331***b* and a third drain region **331***c*, which are made conductive at both ends of the third active layer **331**, can be formed. In the display apparatus **100** according to embodiments of the present disclosure, the first thin-film transistor **330** including the third active layer **331** formed of an oxide semiconductor is used as a switching thin-film transistor.
- (144) Referring to FIG. **6**E, the second interlayer insulating layer **116** can be formed on the third gate electrode **334**, the third active layer **331** and the second buffer layer **114**. A first contact hole CH1 and a second contact hole CH2 to expose the first active layer **311** of the first thin-film transistor **310** can be formed by etching the second interlayer insulating layer **116**, the second buffer layer **114**, the first interlayer insulating layer **113** and the first gate insulating layer **112**. In addition, a third contact hole CH3 and a fourth contact hole CH4 to expose the second interlayer insulating layer **116**, the second buffer layer **114**, the second drain lower electrode **323***a* and the second source lower electrode **322***a* of the second thin-film transistor can be formed. In addition, a fifth contact hole CH5 and a sixth contact hole CH6 to expose the third active layer **331** of the third thin-film transistor **330** can be formed by etching the second interlayer insulating layer **116**. In addition, a seventh contact hole CH7 to expose the second capacitor electrode **142** of the storage capacitor **140** can be formed by etching the second interlayer insulating layer **116** and the second buffer layer **114**.
- (145) The first drain region **311***c* of the first active layer **311** can be exposed through the first contact hole CH**1**, and the first source region **311***b* of the first active layer **311** can be exposed through the second contact hole CH**2**. In addition, the second drain lower electrode **323***a* of the second drain electrode **323** can be exposed through the third contact hole CH**3**, and the second source lower electrode **322***a* of the second source electrode **322** can be exposed through the fourth contact hole CH**4**. In addition, the third drain region **331***c* of the third active layer **331** can be exposed through the fifth contact hole CH**5**, and the third source region **331***b* of the third active layer **331** can be exposed through the sixth contact hole CH**6**.
- (146) Referring to FIG. **6**F, the first source electrode **312** and the first drain electrode **313** of the first thin-film transistor **310**, the second source upper electrode **322***b* and the second drain upper

electrode **323***b* of the second thin-film transistor **320**, the third source electrode **332** and the third drain electrode **333** of the third thin-film transistor **330**, and the connection electrode **150** can be formed on the second interlayer insulating layer **116**.

(147) The first source electrode **312** of the first thin-film transistor **310** can contact the first source region **311***b* of the first active layer **311** exposed through the second contact hole CH2, and the first drain electrode **313** of the first thin-film transistor **310** can contact the first drain region **311***c* of the first active layer **311** exposed through the first contact hole CH1. In addition, the second source upper electrode **322***b* of the second thin-film transistor **320** can contact the second drain upper electrode **323***b* of the second thin-film transistor **320** can contact the second drain lower electrode **323***a* exposed through the third contact hole CH3. The second source upper electrode **322***b*, which directly contacts the upper surface of the second source lower electrode **322***a*, is electrically connected to the second active layer **321** through the second active layer **321**. The second drain upper electrode **323***b*, which directly contacts the upper surface of the second active layer **321**. The second drain lower electrode **323***a*, is electrically connected to the second active layer **321** through the second drain lower electrode **323***a*, which directly contacts the second active layer **321** through the second drain lower electrode **323***a*, which directly contacts the second drain region **321***c* of the second active layer **321**.

(148) In addition, the third source electrode **332** of the third thin-film transistor **330** can contact the third source region **331***b* of the third active layer **331** exposed through the sixth contact hole CH**6**, and the third drain electrode **333** of the thin-film transistor **330** can contact the third drain region **331***c* of the third active layer **331** exposed through the fifth contact hole CH**5**. In addition, the connection electrode **150** can contact the second capacitor electrode **142** of the storage capacitor **140** exposed through the seventh contact hole CH**7**.

(149) In addition, as shown in FIG. 5, the first planarization layer 117, the auxiliary electrode 160, the second planarization layer 118, the first electrode 170, the bank 180, the spacer 190, the light-emitting structure 200, the second electrode 210 and the encapsulating element 220 can be formed on the first source electrode 312, the first drain electrode 313, the second source electrode 322, the second drain electrode 323, the third source electrode 332, the third drain electrode 333 and the connection electrode 150.

(150) FIG. **7** is a sectional view illustrating the display apparatus **100** according to another embodiment of the present invention. The description will be given with reference to FIG. **1** along with FIG. **7** and redundant descriptions will be omitted or briefly explained. For example, the substrate **110**, the first buffer layer **111**, the first gate insulating layer **112**, the second buffer layer **114**, the second gate insulating layer **115**, the second interlayer insulating layer **116**, the first planarization layer **117**, the second planarization layer **118**, the connection electrode **150**, the auxiliary electrode **160**, the first electrode **170**, the bank **180**, the spacer **190**, the light-emitting structure **200**, the second electrode **210**, the encapsulating element **220**, the storage capacitor **140**, the first thin-film transistor **310** and the third thin-film transistor **330** are substantially the same. Therefore, a redundant description of the configuration of FIG. **7** that is substantially the same as that of FIG. **1** will be omitted or briefly explained.

(151) Referring to FIG. 7, the display apparatus 100 according to another embodiment of the present invention can include the substrate 110, the first buffer layer 111, the first gate insulating layer 112, the first interlayer insulating layer 113, the second buffer layer 114, the second gate insulating layer 115, the second interlayer insulating layer 116, the first planarization layer 117, the auxiliary electrode 160, the second planarization layer 118, the first electrode 170, the bank 180, the spacer 190, the light-emitting structure 200, the second electrode 210, the encapsulating element 220, the storage capacitor 140, the connection electrode 150, the first thin-film transistor 310, the second thin-film transistor 320 and the third thin-film transistor 330. In addition, the first active layer 311 of the first thin-film transistor 310 and the second active layer 321 of the second

thin-film transistor **320** can be formed of polysilicon material, and the third active layer **331** of the third thin-film transistor **330** can be formed of an oxide semiconductor. In addition, the first thin-film transistor **310** and the third thin-film transistor **330** can be used as switching thin-film transistors, and the second thin-film transistor **320** can be connected to the first electrode **170**, and can be used as a driving thin-film transistor.

- (152) In the display apparatus **100** according to another embodiment of the present invention, the first gate electrode **314** of the first thin-film transistor **310**, the second gate electrode **324** of the second thin-film transistor **320** and the first capacitor electrode **141** of the storage capacitor **140** can be disposed on the first gate insulating layer **112**.
- (153) The second gate electrode **324** can have a larger number of layers than the first gate electrode **314** and the first capacitor electrode **141**. The first gate electrode **314** and the first capacitor electrode **141** can include n layers. The second gate electrode **324** can include n+1 layers. Here, n is a natural number such as 1, 2, 3 or 4. For example, the first gate electrode **314** and the first capacitor electrode **141** can include a single layer. Also, the second gate electrode **324** can include double layers. When the second gate electrode **324** includes double layers, the upper metal layer **324***b* is formed of titanium (Ti) or titanium nitride (TiNx) in order to prevent hydrogen from diffusing into the second active layer **321** of the second thin-film transistor **320**. According to an embodiment of the present disclosure, the first gate electrode **314** and the first capacitor electrode **141** can include a single layer containing any one of molybdenum (Mo), copper (Cu), aluminum (Al), chromium (Cr), gold (Au), nickel (Ni) or neodymium (Nd), or an alloy thereof. In addition, the second gate electrode **324** can have a double-layer structure including a lower metal layer **324***a* containing molybdenum or aluminum, and an upper metal layer **324***b* containing titanium or titanium nitride.
- (154) The first gate electrode **314** of the first thin-film transistor **310** used as a switching thin-film transistor can include n layers. In addition, the second gate electrode **324** of the second thin-film transistor **320** used as a driving thin-film transistor can include n+1 layers. The uppermost or lowermost layer of the second gate electrode **324** including n+1 layers can be formed of titanium (Ti) or titanium nitride (TiNx) layer of the second gate electrode **324** serves as a barrier layer that prevents hydrogen from diffusing into the second active layer **321** of the second thin-film transistor **320**. Therefore, by creating a difference between the degree of hydrogenation of the first active layer **311** of the first thin-film transistor **310** used as the switching thin-film transistor and the degree of hydrogenation of the second active layer **321** of the second thin-film transistor **320** used as the driving thin-film transistor, the s-factor value at or below the threshold voltage of only the second thin-film transistor **320** used as the driving thin-film transistor can be increased.
- (155) As described above, by changing the gate electrode structure depending on the characteristics of the transistor, the s-factor at or below a threshold value of only a certain transistor can be selectively increased.
- (156) The first interlayer insulating layer **113** can be disposed on the first gate insulating layer **112**, the first gate electrode **314**, the second gate electrode **324** and the first capacitor electrode **141**. The first interlayer insulating layer **113** can have a double-layer structure including a first interlayer lower insulating layer **113***a* and a first interlayer upper insulating layer **113***b*. The first interlayer lower insulating layer **113***a* can be formed of a silicon nitride (SiNx) material, and the first interlayer upper insulating layer **113***b* can be formed of a silicon oxide (SiOx) material. Hydrogen generated in the first interlayer lower insulating layer **113***a* formed of a silicon nitride (SiNx) material can diffuse into the second channel region **321***a* of the second active layer **321**. (157) Therefore, as shown in FIG. **7**, in a region overlapping the second active layer **321**, the first interlayer lower insulating layer **113***a* formed of a silicon nitride (SiNx) material can be removed, and only the first interlayer upper insulating layer **113***b* formed of a silicon oxide (SiOx) material can be disposed. Referring to FIG. **7**, the first interlayer upper insulating layer **113***b* can be

disposed to directly contact the upper surface and both side surfaces of the second gate electrode **324**, which is disposed to overlap the second channel region **321***a*. In addition, the first interlayer upper insulating layer **113***b* can be formed to surround the upper surface and both side surfaces of the second gate electrode **324**.

(158) Regarding the display apparatus **100** according to another embodiment of the present invention, only the first interlayer upper insulating layer **113***b* formed of a silicon oxide (SiOx) material can be formed in the region overlapping the second active layer 321 of the second thinfilm transistor **320** in order to block the diffusion of hydrogen, which can decrease the s-factor value of the second thin-film transistor **320**, which is used as a driving thin-film transistor. In addition, a first interlayer lower insulating layer **113***a* formed of a silicon nitride (SiNx) material and a second interlayer upper insulating layer **113***b* formed of a silicon nitride (SiNx) material having a lower hydrogen content can be formed in a region overlapping the first active layer 311 of the first thin-film transistor **310** used as a switching thin-film transistor. For example, the first interlayer upper insulating layer **113***b* can be formed of a silicon dioxide (SiO.sub.2) material. (159) As shown in FIG. 7, the first interlayer insulating layer 113, disposed on the first gate electrode **314** of the first thin-film transistor **310**, which is used as a switching thin-film transistor, and the first interlayer insulating layer 113 (first interlayer upper insulating layer 113b), disposed on the second gate electrode **324** of the second thin-film transistor **320**, which is used as a driving thin-film transistor, are formed in different configurations, thus creating a difference between the degree of diffusion of hydrogen into the first channel region **311***a* of the first active layer **311** and the degree of diffusion of hydrogen into the second channel region **321***a* of the second active layer **321**. The second interlayer lower insulating layer **113***b* formed of only silicon oxide (SiOx) having lower hydrogen content than silicon nitride (SiNx) can prevent the diffusion of hydrogen into the second active layer **321** of the second thin-film transistor **320**.

(160) Therefore, the s-factor value at or below the threshold voltage of the first thin-film transistor **310** can be different from the s-factor value at or below the threshold voltage of the second thin-film transistor **320**. There is an advantage in that the characteristics of the device can be made different by controlling the s-factor value at or below the threshold voltage of the second thin-film transistor **320** to be larger. As described above, by differently designing the structure of the insulating layer on the gate electrode according to the intended use of the thin-film transistor, the characteristics of the thin-film transistor can be made different.

(161) The second source electrode **322** of the second thin-film transistor **320** can include a second source lower electrode **322***a* and a second drain lower electrode **323***a* and a second drain upper electrode **323***b*. The second source lower electrode **322***a* and the second drain lower electrode **323***a* can be formed of the same material as the second capacitor electrode **142** of the storage capacitor **140**. In addition, the second source upper electrode **322***b* and the second drain upper electrode **323***b* can be formed of the same material as the first source electrode **312** and the first drain electrode **313** of the first thin-film transistor **310**, and can be formed of the same material as the third source electrode **332** and the third drain electrode **333** of the third thin-film transistor **330**.

(162) The second source lower electrode **322***a* and the second drain lower electrode **323***a* can prevent hydrogen from diffusing into the second channel region **321***a* of the second active layer **321**.

(163) The second source lower electrode **322***a* can directly contact the second source region **321***b* of the second active layer **321**, which is exposed through the contact hole in the first interlayer insulating layer **113** and the first gate insulating layer **112**. In addition, the second drain lower electrode **322***b* can directly contact the second drain region **321***c* of the second active layer **321**, which is exposed through the contact hole in the first interlayer insulating layer **113** and the first gate insulating layer **113**.

(164) FIG. 8 is a sectional view illustrating the display apparatus 100 according to another

embodiment of the present invention. The description will be given with reference to FIG. 7 along with FI. 8 and redundant descriptions will be omitted or briefly explained.

(165) For example, the substrate **110**, the first buffer layer **111**, the first gate insulating layer **112**, the first interlayer insulating layer **113**, the second buffer layer **114**, the second gate insulating layer **115**, the second interlayer insulating layer **116**, the first planarization layer **117**, the second planarization layer **118**, the auxiliary electrode **160**, the first electrode **170**, the bank **180**, the spacer **190**, the light-emitting structure **200**, the second electrode **210**, the encapsulating element **220**, the second thin-film transistor **320** and the third thin-film transistor **330** are substantially the same. Therefore, a redundant description of the configuration of FIG. **8** that is substantially the same as that of FIG. **7** will be omitted or briefly explained.

(166) Referring to FIG. 8, the display apparatus 100 can include a display area DA and a nondisplay area NDA. The display area DA can be formed of a plurality of pixel. And, each of the pixels can be formed of the second thin film transistor **320** and the third thin film transistor **330**. The second thin film transistor **320** can include polysilicon material. For example, the polysilicon material can be LTPS material. In additional, the third thin film transistor **330** can include an oxide semiconductor. The second thin film transistor **320** including a polysilicon material can be a driving thin film transistor (Driving TFT) electrically connected to the first electrode **170** to supply current to the light-emitting structure **200**. And, the third thin film transistor **330** including an oxide semiconductor can be a switching thin film transistor (Switching TFT) controlling the operation of the second thin film transistor **320** which is a driving thin film transistor. However, the present invention is not limited thereto, the second thin film transistor **320** including a polysilicon material can be a switching thin film transistor. In additional, the third thin film transistor **330** including an oxide semiconductor can be a driving thin film transistor. The non-display area NDS can be disposed close to the display area AA. And, a driving circuit to driving the pixels of the display area AA can be disposed on the non-display area NDA. Furthermore, the driving circuit can include a first thin film transistor **410**. As such, the first thin film transistor **410** disposed in the non-display area NDA can include a polysilicon material.

(167) The second thin film transistor **320** disposed in the display area AA can be formed of n-type transistor (n-type TFT) or p-type transistor (p-type TFT). And, the third thin film transistor **330** disposed in the display area AA can be formed of n-type TFT. Also, the first thin film transistor **410** disposed in the non-display area NDA can be formed of n-type TFT or P-type TFT. For example, the first thin film transistor **410** which is disposed in the non-display area NDA and includes a polysilicon material can be formed of p-type TFT. In this case, the second thin film transistor **320** which is disposed in the display area DA and includes a polysilicon material can also be formed of p-type TFT. And, the third thin film transistor **330** which is disposed in the display area DA and includes an oxide semiconductor can be formed of n-type TFT. As another embodiment, the first thin film transistor **410** which is disposed in the non-display area NDA and includes a polysilicon material can be formed of n-type TFT. In this case, the second thin film transistor **320** which is disposed in the display area DA and includes a polysilicon material can also be formed n-type TFT. In additional, the third thin film transistor **330** which is disposed in the display area DA and includes an oxide semiconductor can be formed of n-type TFT.

(168) Referring to FIG. **8**, the display apparatus **100** can include the substrate **110**, the first buffer layer **111**, the first gate insulating layer **112**, the first interlayer insulating layer **113**, the second buffer layer **114**, the second gate insulating layer **115**, the second interlayer insulating layer **116**, the first planarization layer **117**, the auxiliary electrode **160**, the second planarization layer **118**, the first electrode **170**, the bank **180**, the spacer **190**, the light-emitting structure **200**, the second electrode **210**, the encapsulating element **220**, the storage capacitor **140**, the connection electrode **150**, the first thin-film transistor **410**, the second thin-film transistor **320** and the third thin-film transistor **330**. In addition, a first active layer **411** of the first thin-film transistor **410** and the second active layer **321** of the second thin-film transistor **320** can be formed of a polysilicon material, and

the third active layer **331** of the third thin-film transistor **330** can be formed of an oxide semiconductor.

(169) In the display apparatus **100** according to another embodiment of the present invention, a first gate electrode **414** of the first thin-film transistor **410**, the second gate electrode **324** of the second thin-film transistor **320** and the first capacitor electrode **141** of the storage capacitor **140** can be disposed on the first gate insulating layer 112. Additionally, the first gate electrode 414 can be disposed in the non-display area NDA. And, the second gate electrode **324** and the storage capacitor **140** can be disposed in the display area DA. The second gate electrode **324** can have a larger number of layers than the first gate electrode **414** and the first capacitor electrode **141**. The first gate electrode **414** and the first capacitor electrode **141** can include n layers. The second gate electrode **324** can include n+1 layers. Here, n is a natural number such as 1, 2, 3 or 4. For example, the first gate electrode **414** and the first capacitor electrode **141** can include a single layer. Also, the second gate electrode **324** can include double layers. When the second gate electrode **324** includes double layers, the upper metal layer **324***b* is formed of titanium (Ti) or titanium nitride (TiNx) in order to prevent hydrogen from diffusing into the second active layer 321 of the second thin-film transistor **320**. According to an embodiment of the present disclosure, the first gate electrode **414** and the first capacitor electrode **141** can include a single layer containing any one of molybdenum (Mo), copper (Cu), aluminum (Al), chromium (Cr), gold (Au), nickel (Ni) or neodymium (Nd), or an alloy thereof. In addition, the second gate electrode **324** can have a double-layer structure including a lower metal layer **324***a* containing molybdenum or aluminum, and an upper metal layer **324***b* containing titanium or titanium nitride.

(170) The first gate electrode **414** of the first thin-film transistor **410** used as a thin-film transistor of the driving circuit in the non-display area NDA can include n layers. In addition, the second gate electrode **324** of the second thin-film transistor **320** used as a driving thin-film transistor in the display area DA can include n+1 layers. The uppermost or lowermost layer of the second gate electrode **324** including n+1 layers can be formed of titanium (Ti) or titanium nitride (TiNx). The titanium (Ti) or titanium nitride (TiNx) layer of the second gate electrode **324** serves as a barrier layer that prevents hydrogen from diffusing into the second active layer **321** of the second thin-film transistor **320**. Therefore, the degree of hydrogenation of the first active layer **411** of the first thin-film transistor **410** which is formed of a polysilicon material in the non-display area NDA and the second active layer **321** of the second thin-film transistor **320** which is formed of a polysilicon material in the display area DA can be different. Thus, although the second active layer **321** of the second thin film transistor **320** can be formed of a polysilicon material, which is the same material as the first active layer **411** of the first thin film transistor **410**, the s-factor value at or below the threshold voltage of the second thin-film transistor **320** disposed in the display area DA can be increased.

(171) As described above, by changing the gate electrode structure depending on the location or the characteristics of the transistor, the s-factor at or below a threshold value of only a certain transistor can be selectively increased.

(172) The first interlayer insulating layer **113** can be disposed on the first gate insulating layer **112**, the first gate electrode **414**, the second gate electrode **324** and the first capacitor electrode **141**. The first interlayer insulating layer **113** can have a double-layer structure including a first interlayer lower insulating layer **113** and a first interlayer upper insulating layer **113** can be formed of a silicon nitride (SiNx) material, and the first interlayer upper insulating layer **113** can be formed of a silicon oxide (SiOx) material. Hydrogen generated in the first interlayer lower insulating layer **113** formed of a silicon nitride (SiNx) material can diffuse into the second channel region **321** of the second active layer **321**. (173) Therefore, as shown in FIG. **8**, in a region overlapping the second active layer **321**, the first interlayer lower insulating layer **113** formed of a silicon nitride (SiNx) material can be removed, and only the first interlayer upper insulating layer **113** formed of a silicon oxide (SiOx) material

can be disposed. Referring to FIG. **8**, the first interlayer upper insulating layer **113***b* can be disposed to directly contact the upper surface and both side surfaces of the second gate electrode **324**, which is disposed to overlap the second channel region **321***a*. For example, the first interlayer upper insulating layer **113***b* can be formed to surround the upper surface and both side surfaces of the second gate electrode **324**.

- (174) Referring to FIG. 8, the display apparatus 100 according to another embodiment of the present invention, the first interlayer upper insulating layer **113***b* formed of a silicon oxide (SiOx) material can be formed in contact with an upper surface and both side surface of the second gate electrode **324** which is disposed to overlap the second active layer in order to block the diffusion of hydrogen, which can decrease the s-factor value of the second thin-film transistor **320**, which is formed of a polysilicon material and is disposed the display area DA. For example, the first interlayer upper insulating layer **113***b* can be formed of a silicon dioxide (SiO.sub.2) material. (175) In addition, the first interlayer insulating layer **113** formed of a double layer can be formed in a region overlapping with the first active layer **411** of the first thin film transistor **410** which is formed of a polysilicon material and is disposed on the display area DA. For example, a first interlayer lower insulating layer **113***a* formed of a silicon nitride (SiNx) material and a second interlayer upper insulating layer **113***b* formed of a silicon nitride (SiNx) material having a lower hydrogen content can be formed. Thus, the first interlayer lower insulating layer **113***a* formed of a silicon nitride (SiNx) material can be formed in direct contact with the upper surface and the both side surface of the first gate electrode **414** disposed to overlap the first active layer **411**. (176) As shown in FIG. **8**, the stacked structure of the first interlayer insulating layer **113** on the first gate electrode **414** of the first thin-film transistor **410**, which is disposed in the non-display area NDA, and the second gate electrode **324** of the second thin-film transistor **320**, which is disposed in the display area DA, are formed in different, thus creating a difference between the degree of diffusion of hydrogen into a first channel region **411***a* of the first active layer **411** and the degree of diffusion of hydrogen into the second channel region **321***a* of the second active layer **321**. The second interlayer lower insulating layer **113***b* formed of only silicon oxide (SiOx) having lower hydrogen content than silicon nitride (SiNx) can prevent the diffusion of hydrogen into the second active layer **321** of the second thin-film transistor **320**.
- (177) Therefore, the s-factor value at or below the threshold voltage of the first thin-film transistor **410** can be different from the s-factor value at or below the threshold voltage of the second thin-film transistor **320**. There is an advantage in that the characteristics of the device can be made different by controlling the s-factor value at or below the threshold voltage of the second thin-film transistor **320** to be larger. As described above, by differently designing the structure of the insulating layer on the gate electrode according to the location or the characteristics of the thin-film transistor, the characteristics of the thin-film transistor can be made different.
- (178) The second source electrode **322** of the second thin-film transistor **320** can include a second source lower electrode **322**a and a second source upper electrode **323**b. In addition, the second drain electrode **323**b. The second source lower electrode **322**a and the second drain lower electrode **323**a can be formed of the same material as the second capacitor electrode **142** of the storage capacitor **140**. In addition, the second source upper electrode **322**b and the second drain upper electrode **323**b can be formed of the same material as the first source electrode **412** and the first drain electrode **413** of the first thin-film transistor **410**. And, the second source upper electrode **322**b and the second drain upper electrode **323**b can be formed of the same material as the third source electrode **333** of the third thin-film transistor **330**.
- (179) The second source lower electrode **322***a* and the second drain lower electrode **323***a* can prevent hydrogen from diffusing into the second channel region **321***a* of the second active layer **321**.
- (180) The second source lower electrode **322***a* can directly contact the second source region **321***b*

- of the second active layer **321**, which is exposed through the contact hole in the first interlayer insulating layer **113** and the first gate insulating layer **112**. In addition, the second drain lower electrode **322***b* can directly contact the second drain region **321***c* of the second active layer **321**, which is exposed through the contact hole in the first interlayer insulating layer **113** and the first gate insulating layer **112**.
- (181) FIG. **9** is a sectional view illustrating a display apparatus **100** according to another embodiment of the present invention. The description will be given with reference to FIG. **1** along with FIG. **9**, and redundant descriptions will be omitted or briefly explained.
- (182) Referring to FIG. **9**, the display apparatus **100** according to another embodiment of the present invention can include the substrate **110**, the first buffer layer **111**, the first thin film transistor **410**, the second thin film transistor **320**, the third thin film transistor **330**, the first gate insulating layer **112**, the first interlayer insulating layer **113**, the second buffer layer **114**, the second gate insulating layer **115**, the second interlayer insulating layer **116**, the first planarization layer **117**, the second planarization layer **118**, the first auxiliary electrode **160**, the first electrode **170**, the bank **180**, the light-emitting structure **200**, the second electrode **210**, the encapsulating element **220**, a first metal pattern **510** and a second metal pattern **520**.
- (183) As shown in FIG. **9**, the first thin film transistor **410** can be disposed in the non-display area NDA, and the second thin film transistor **320** and the third thin film transistor **330** can be disposed in the display area DA. And, the first thin film transistor **410** disposed in the non-display area NDA and the second thin film transistor **320** disposed in the display area DA can include a polysilicon material. Also, the third thin film transistor **330** can include an oxide material.
- (184) The second thin film transistor **320** which is disposed in the display area DA and includes a polysilicon material can be a driving thin film transistor (Driving TFT) electrically connected to the first electrode **170** to supply current to the light-emitting structure **200**. And, the third thin film transistor **330** including an oxide semiconductor can be a switching thin film transistor (Switching TFT) controlling the operation of the second thin film transistor **320** which is a driving thin film transistor. However, the present invention is not limited thereto, the second thin film transistor **320** including a polysilicon material can be a switching thin film transistor. And, the third thin film transistor **330** including an oxide semiconductor can be a driving thin film transistor.
- (185) Furthermore, the first thin film transistor **410** which is disposed in the non-display area NDA and include a polysilicon material can be a thin film transistor for the driving circuit. The driving circuit can be disposed in the non-display area NDA to operating the pixels of the display area DA. And, the driving circuit can include a first thin film transistor **410**.
- (186) The second thin film transistor **320** disposed in the display area AA can be formed of n-type transistor (n-type TFT) or p-type transistor (p-type TFT). And, the third thin film transistor **330** disposed in the display area AA can be formed of n-type TFT. Also, the first thin film transistor **410** disposed in the non-display area NDA can be formed of n-type TFT or P-type TFT. For example, the first thin film transistor **410** which is disposed in the non-display area NDA and includes a polysilicon material can be formed of p-type TFT. In this case, the second thin film transistor **320** which is disposed in the display area DA and includes a polysilicon material can also be formed of p-type TFT. And, the third thin film transistor **330** which is disposed in the display area DA and includes an oxide semiconductor can be formed of n-type TFT. As another embodiment, the first thin film transistor **410** which is disposed in the non-display area NDA and includes a polysilicon material can be formed of n-type TFT. In this case, the second thin film transistor **320** which is disposed in the display area DA and includes a polysilicon material can also be formed n-type TFT. In additional, the third thin film transistor **330** which is disposed in the display area DA and includes an oxide semiconductor can be formed of n-type TFT.
- (187) The substrate **110** can be formed of glass or a plastic material having flexibility. When the substrate **110** is composed of a plastic material, it can be formed of, for example, polyimide (PI). In FIG. **9**, the substrate **110** is represented by a single layer, but is not limited thereto. The substrate

- **110** can be formed of double polyimide (PI), as in FIG. **1**. In addition, an inorganic insulating layer can be formed between the two polyimides (PI).
- (188) And, the first buffer layer **111** can be formed on the substrate **110**. The first buffer layer **111** can be composed of silicon nitride (SiNx) or silicon oxide (SiOx). In FIG. **9**, the first buffer layer **111** is represented by a single layer, but is not limited thereto. The first buffer layer **111** can be formed of multiple layers of alternating silicon nitride (SiNx) and silicon oxide (SiOx), as in FIG. **1**
- (189) The first thin-film transistor **110** and the second thin-film transistor **320** can be disposed on the first buffer layer **111**.
- (190) The first thin-film transistor **410** disposed in the non-display area NDA can include a first active layer **411**, a first gate electrode **414**, a first source electrode **412** and a first drain electrode **413**. The present invention is not limited thereto, the first source electrode **412** can be a drain electrode and the first drain electrode **413** can be a source electrode.
- (191) The second thin-film transistor **320** disposed in the display area DA can include a second active layer **321**, a second gate electrode **324**, a second source electrode **322** and a second drain electrode **323**, but the present invention is not limited thereto. For example the second source electrode **322** can be a drain electrode and the second drain electrode **323** can be a source electrode. (192) The first active layer **411** of the first thin-film transistor **310** and the second active layer **321** of the second thin-film transistor **320** can be formed on the first buffer layer **111**. The first active layer **411** and the second active layer **321** can include polysilicon. For example, the first active layer **411** and the second active layer **321** can include low-temperature polysilicon (LTPS). And, the first active layer **411** includes the first channel region **411***a*, the first source region **411***b* and the first drain region **411***c*. The second active layer **321** can include the second channel region **321***a*, the second source region **321***b* and the second drain region **321***c*.
- (193) The first gate insulating layer **112** can be formed on the first active layer **411** and the second active layer **321**. And, the first gate electrode **414** of the first thin-film transistor **410** and the second gate electrode **324** of the second thin-film transistor **320** can be formed on the first gate insulating layer **112**. Also, the first interlayer insulating layer **113** can be formed on the first gate electrode **414** and the second gate electrode **324**.
- (194) The first metal pattern **510** and the second metal pattern **520** can be formed on the first interlayer insulating layer **113**. The first metal pattern **510** and the second metal pattern **520** can include a single layer or multiple layers containing any one of molybdenum (Mo), copper (Cu), titanium (Ti), aluminum (Al), chromium (Cr), gold (Au), nickel (Ni) or neodymium (Nd), or an alloy thereof. The first metal patterns **510** can be disposed to overlap the second gate electrode **324** of the second thin film transistor **320** which is disposed in the display area DA and includes a polysilicon material. The first metal pattern **510** can overlap the second gate electrode **324** of the second thin film transistor **320** to form a storage capacitor.
- (195) In this way, the second gate electrode **324** can be used as a capacitor electrode to form the storage capacitor. And, the first metal pattern **510** can be formed to overlap the second gate electrode **324** with the first interlayer insulating layer **113** interposed therebetween. In this case, the first metal pattern **510** can be used as a capacitor electrode together with the second gate electrode **324**.
- (196) And, as shown in FIG. **9**, the first metal pattern **510** can be formed only on the second gate electrode **324** of the second thin film transistor **320** including polysilicon among the thin film transistors disposed in the display area DA. However, the present invention is not limited thereto. For example, the first metal pattern **510** can be formed only on a gate electrode of the driving thin film transistor among the thin film transistors disposed in the display area DA. The first metal pattern **510** can prevent hydrogen generated from the insulating layer by the process of forming the third thin film transistor **330** including the oxide semiconductor from being diffused into the second active layer **321** of the second thin film transistor **320**.

- (197) The second metal pattern **520** can be disposed to overlap the third active layer **331** of the third thin film transistor **330**. The second metal pattern **520** can serve to block external light from reaching the third channel region **331***a* of the third active layer **331**. Thus, the second metal pattern **520** can be disposed to overlap the third channel region **331***a* of the third active layer **331**. And, a width of the second metal pattern **520** can be formed larger than a width of the third channel region **331***a*.
- (198) The second buffer layer **114** can be formed on the first metal pattern **510** and the second metal pattern **520**. The second buffer layer **114** can include a single layer of silicon nitride (SiNx) or silicon oxide (SiOx) or multiple layers thereof. In FIG. **9**, the second buffer layer **114** is represented by a single layer of silicon nitride (SiNx) or silicon oxide (SiOx), but is not limited thereto. The second buffer layer **114** can be formed of multiple layers of alternating silicon nitride (SiNx) and silicon oxide (SiOx), as in FIG. **1**.
- (199) The third active layer **331** of the third thin-film transistor **330** can be disposed on the second buffer layer **114**. The third thin-film transistor **330** can include the third active layer **331**, the second gate insulating layer **115**, a third gate electrode **334**, a third source electrode **332** and a third drain electrode **333**. In another embodiment of the present invention, the third source electrode **332** can be a drain electrode, and the third drain electrode **333** can be a source electrode.
- (200) The third active layer **331** can include a third channel region **331***a* in which a channel is formed during driving of the third thin-film transistor **330**, and a third source region **331***b* and a third drain region **331***c* on both sides of the third channel region **331***a*. The third active layer **331** can be formed of an oxide semiconductor.
- (201) The third channel region **331***a* of the third active layer **331** can be disposed so as to overlap the third gate electrode **334**. In addition, the third source region **331***b* and the third drain region **331***c* of the third active layer **331** can be disposed on both sides of the third channel region **331***a*. In addition, the second gate insulating layer **115** can be disposed between the third gate electrode **334** and the third gate electrode **334** and the third gate electrode **334** and the third gate region **331***a* of the third active layer **331** overlapping with the third gate electrode **334**.
- (202) The third gate electrode **334** can be patterned to overlap the third channel region **331***a* of the third active layer **331**. In addition, the second gate insulating layer **115** can be patterned to overlap the third channel region **331***a* of the third active layer **331**. Thus, the third gate electrode **334** and the second gate insulating layer **115** can overlap the third channel region **331***a* of the third active layer **331**.
- (203) The second interlayer insulating layer **116** can be disposed on the second buffer layer **114**, the third active layer **331** and the gate electrode **334**.
- (204) The first source electrode **412** and the first drain electrode **413** of the first thin-film transistor **410**, and the second source electrode **322** and the second drain electrode **323** of the second thin-film transistor **320** can be disposed on the second interlayer insulating layer **116**. In addition, the third source electrode **332** and the third drain electrode **333** of the third thin-film transistor **330** can be disposed on the second interlayer insulating layer **116**.
- (205) The first source electrode **412** and the first drain electrode **413** of the first thin-film transistor **410** disposed in the non-display area NDA can be connected to the first active layer **411** of the first thin-film transistor **410** through the contact hole formed in the first gate insulating layer **112**, the first interlayer insulating layer **113**, the second buffer layer **114** and the second interlayer insulating layer **116**. Thus, the first source electrode **412** of the first thin-film transistor **410** can be connected to the first source region **411***b* of the first active layer **411** through the contact hole formed in the first gate insulating layer **112**, the first interlayer insulating layer **113**, the second buffer layer **114** and the second interlayer insulating layer **116**. And, the first drain electrode **413** of the first thin-film transistor **410** can be connected to the first drain region **411***c* of the first active layer **411** through the contact hole formed in the first gate insulating layer **112**, the first interlayer insulating

layer **113**, the second buffer layer **114** and the second interlayer insulating layer **116**. (206) And, the second source electrode **322** and the second drain electrode **323** of the second thinfilm transistor **320** disposed in the display area DA can be connected to the second active layer **321** of the second thin-film transistor **320** through the contact hole formed in the first gate insulating layer **112**, the first interlayer insulating layer **113**, the second buffer layer **114** and the second interlayer insulating layer **116**. Therefore, the second source electrode **322** of the second thin-film transistor **320** can be connected to the second source region **321***b* of the second active layer **321** through the contact hole formed in the second gate insulating layer **112**, the first interlayer insulating layer **113**, the second drain electrode **323** of the second thin-film transistor **320** can be connected to the second drain region **321***c* of the second active layer **311** through the contact hole formed in the first gate insulating layer **112**, the first interlayer insulating layer **113**, the second buffer layer **114** and the second interlayer insulating layer **113**, the second buffer layer **114** and the second interlayer insulating layer **113**.

(207) In addition, the third source electrode **332** and the third drain electrode **333** of the third thin-film transistor **330** can be connected to the third active layer **331** through the contact hole formed in the second interlayer insulating layer **116**. Thus, the third source electrode **332** of the third thin-film transistor **330** can be connected to the third source region **331***b* of the third active layer **331** through the contact hole formed in the second interlayer insulating layer **116**, and the third drain electrode **333** of the third thin-film transistor **330** can be connected to the third drain region **331***c* of the third active layer **331** through the contact hole formed in the second interlayer insulating layer **116**. (208) The first source electrode **412** and the first drain electrode **413** of the first thin-film transistor **410**, the second source electrode **322** and the second drain electrodes **323** of the second thin-film transistor **330** can be formed through the same process. In addition, the first source electrode **412** and the first drain electrode **413** of the first thin-film transistor **410**, the second source electrode **322** and the second drain electrode **323** of the second thin-film transistor **320**, and the third source electrode **332** and the third drain electrode **333** of the third thin-film transistor **320**, and the third source electrode **332** and the third drain electrode **333** of the third thin-film transistor **320**, and the third source electrode **332** and the third drain electrode **333** of the third thin-film transistor **330** can be formed of the same material.

- (209) The second drain electrode **323** of the second thin film transistor **320** can be connected to and integrated with the third drain electrode **333** of the third thin-film transistor **330**. However, the present invention is not limited thereto. For example, the second drain electrode **323** of the second thin film transistor **320** can be connected to and integrated with the third source electrode **332** of the third thin-film transistor **330**.
- (210) The first planarization layer **117** can be formed on the first thin film transistor **410**, the second thin film transistor **320** and the third thin film transistor **330**. The auxiliary electrode **160** can be disposed on the first planarization layer **117**. The auxiliary electrode **160** can be connected to the second drain electrode **323** of the second thin-film transistor **320** through the contact hole in the first planarization layer **117**. And, the second planarization layer **118** can be disposed on the auxiliary electrode **160** and the first planarization layer **117**.
- (211) The first electrode **170** can be disposed on the second planarization layer **118**. The first electrode **170** can be electrically connected to the auxiliary electrode **160** through the contact hole formed in the second planarization layer **118**. Thus, the first electrode **170** can be connected to the auxiliary electrode **160** through the contact hole formed in the second planarization layer **118** and thereby can be electrically connected to the second thin-film transistor **320**. The second thin-film transistor **320** connected to the first electrode **170** can be a driving thin-film transistor.
- (212) A bank **180** can be disposed on the first electrode **170** and the second planarization layer **118**. An opening to expose the first electrode **170** can be formed in the bank **180**. Since the bank **180** can define an emission region of the display apparatus **100**, the bank **180** can be referred to as a "pixel-defining film". A spacer can be further disposed on the bank **180**, as in FIG. **1**. (213) A light-emitting structure **200** including a light-emitting layer can further be disposed on the

first electrode **170**. The light-emitting structure **200** can include a hole layer, a light-emitting layer and an electron layer, which are stacked on the first electrode **170** in that order or in the reverse order. In addition, the light-emitting structure **200** can include first and second light-emitting structures such that a charge generation layer is interposed therebetween. In this case, any one of the first and second light-emitting structures generates blue light, and the other of the first and second light-emitting structures generates yellow-green light, thereby generating white light. The white light generated in the light-emitting structure **200** is incident upon a color filter disposed on an upper portion of the light-emitting structure **200**, thereby forming a color image. In another embodiment, each light-emitting structure **200** generates color light corresponding to each subpixel, so that a color image can be realized without a separate color filter. For example the light-emitting structure **200** of the red R sub-pixel generates red light, the light-emitting structure **200** of the green G sub-pixel generates green light, and the light-emitting structure **200** of the blue B subpixel generates blue light.

- (214) A second electrode **210** can be further disposed on the light-emitting structure **200**. The second electrode **210** can be disposed on the light-emitting structure **200** such that the light-emitting structure **200** is interposed between the first electrode **170** and the second electrode **210**. (215) An encapsulating element **220** to prevent moisture permeation can be further disposed on the second electrode **210**. The encapsulating element **220** can include a first inorganic encapsulating layer **220***a*, a second organic encapsulating layer **220***b* and a third inorganic encapsulating layer **220***c*.
- (216) FIG. **10** is a sectional view illustrating a display apparatus **100** according to another embodiment of the present invention. The description will be given with reference to FIG. **9** along with FIG. **10**, and redundant descriptions will be omitted or briefly explained.
- (217) For example, the substrate **110**, the first buffer layer **111**, the first gate insulating layer **112**, the first interlayer insulating layer **113**, the second gate insulating layer **115**, the second interlayer insulating layer **116**, the first planarization layer **117**, the second planarization layer **118**, the auxiliary electrode **160**, the first electrode **170**, the bank **180**, the light-emitting structure **200**, the second electrode **210**, the encapsulating element **220**, the first metal pattern **510**, the second metal pattern **520** and the third thin film transistor **330** are substantially the same. Thus, redundant descriptions of the configuration of FIG. **10** that is substantially the same as FIG. **9** is omitted or briefly explained.
- (218) Referring to FIG. **10**, the display apparatus **100** can include the substrate **110** formed of the display area DA formed of the plurality of pixels, and the non-display area NDA disposed adjacent to the display area DA. And, the first buffer layer **111**, the first gate insulating layer **112**, the first interlayer insulating layer **113**, the second buffer layer **114**, the second gate insulating layer **115**, the second interlayer insulating layer **116**, the first planarization layer **117**, the auxiliary electrode **160**, the second planarization layer **118**, the first electrode **170**, the bank **180**, the light-emitting structure **200**, the second electrode **210**, the encapsulating element **220**, the first metal pattern **510**, the second metal pattern **520**, the first thin film transistor **410**, the second thin film transistor **320**, an auxiliary drain electrode **340**, and the third thin film transistor **330** can be formed on the substrate **110**. Herein, the first thin film transistor **320** and the third thin film transistor **330** can be disposed in the display area DA of the substrate **110**.
- (219) The second thin film transistor **320** disposed in the display area DA can include a polysilicon material. The polysilicon material can include a low-temperature poly-silicon (LTPS). And, the third thin film transistor **330** disposed in the display area DA can include an oxide semiconductor. The second thin film transistor **320** including a polysilicon material can be the driving thin film transistor (Driving TFT) which is electrically connected to the first electrode **170** to supply current to the light-emitting structure **200**. And, the third thin film transistor **330** including an oxide semiconductor can be a switching thin film transistor (Switching TFT) controlling the operation of

the second thin film transistor **320** which is a driving thin film transistor. However, the present invention is not limited thereto, the second thin film transistor **320** including a polysilicon material can be a switching thin film transistor. And, the third thin film transistor **330** including an oxide semiconductor can be a driving thin film transistor.

- (220) The driving circuit to driving the pixels of the display area AA can be disposed on the nondisplay area NDA. And, the driving circuit can include a first thin film transistor **410**. The first thin film transistor **410** disposed in the non-display area NDA can include a polysilicon material. (221) The second thin film transistor **320** disposed in the display area AA can be formed of n-type transistor (n-type TFT) or p-type transistor (p-type TFT). And, the third thin film transistor 330 disposed in the display area AA can be formed of n-type TFT. Also, the first thin film transistor **410** disposed in the non-display area NDA can be formed of n-type TFT or P-type TFT. For example, the first thin film transistor **410** which is disposed in the non-display area NDA and includes a polysilicon material can be formed of p-type TFT. In this case, the second thin film transistor **320** which is disposed in the display area DA and includes a polysilicon material can also be formed of p-type TFT. And, the third thin film transistor **330** which is disposed in the display area DA and includes an oxide semiconductor can be formed of n-type TFT. As another embodiment, the first thin film transistor **410** which is disposed in the non-display area NDA and includes a polysilicon material can be formed of n-type TFT. In this case, the second thin film transistor **320** which is disposed in the display area DA and includes a polysilicon material can also be formed n-type TFT. In additional, the third thin film transistor **330** which is disposed in the display area DA and includes an oxide semiconductor can be formed of n-type TFT.
- (222) Referring to FIG. **10**, the second source electrode **322** and the second drain electrode **323** of the second thin film transistor **320** can be formed of the same material as the first source electrode **412** and the first drain electrode **413** of the first thin film transistor **410** in the display apparatus **100**.
- (223) As shown in FIG. **10**, the second lower buffer layer **114***a* of the second buffer layer **114** can be formed on the first metal pattern **510** and the second metal pattern **520**. The second lower buffer layer **114***a* can be formed of a single layer structure of silicon nitride (SiNx) or silicon oxide (SiOx), or a multi-layer structure thereof. And, the first source electrode **412**, the first drain electrode **413**, the second source electrode **322** and the second drain electrode **323** can be formed on the second lower buffer layer **114***a*.
- (224) Thus, the first source electrode **412** and the first drain electrode **413** of the first thin film transistor **410** can be disposed on the second lower buffer layer **114***a*. And, the first source electrode **412** can be in direct contact with the first source region **411***b* of the first active layer **411** via the contact hole of the second lower buffer layer **114***a*, the first interlayer insulating layer **113** and the first gate insulating layer **112**. Also, the first drain electrode **413** can be in direct contact with the first drain region **411***c* of the first active layer **411**.
- (225) In additional, the second source electrode **322** and the second drain electrode **323** of the second thin film transistor **320** can be disposed on the second lower buffer layer **114***a*. The second source electrode **322** can be in direct contact with the second source region **321***b* of the second active layer **321** exposed by the contact hole of the second lower buffer layer **114***a*, the first interlayer insulating layer **113** and the first gate insulating layer **112**. Furthermore, the second drain electrode **323** can be in direct contact with the second drain region **321***c* of the second active layer **321** exposed by the contact hole of the second lower buffer layer **114***a*, the first interlayer insulating layer **113** and the first gate insulating layer **112**.
- (226) The second upper buffer layer **114***b* can be formed on the second lower buffer layer **114***a*, the first source electrode **412**, the first drain electrode **413**, the second source electrode **322** and the second drain electrode **323**. The second upper buffer layer **114***b* can be formed in a single layer of silicon oxide (SiOx).
- (227) And, the third thin film transistor **330** can be formed on the second upper buffer layer **114***b*.

Referring to FIG. **10**, the third active layer **331** of the third thin film transistor **330** can be disposed on the second upper buffer layer **114***b*. Also, the third active layer **331** can overlap the second metal pattern **520**.

- (228) In additional, the third gate electrode **334** can be disposed to overlap the third channel region **331***c* of the third active layer **331** with the second gate insulating layer **115** therebetween. The second interlayer insulating layer **116** can be formed on the third gate electrode **334** and the second upper buffer layer **114***b*. The third source electrode **332** and the third drain electrode **333** can be in direct contact with the third source region **331***b* and the third drain region **331***c* of the third active layer **331** exposed by the contact hole of the second interlayer insulating layer **116**, respectively. (229) The auxiliary drain electrode **340** can be in direct contact with the second drain electrode **323** exposed by the contact hole of the second interlayer insulating layer **116** and the second upper buffer layer **114***b*. And, the auxiliary drain electrode **340** can be formed to be connected to and be integrated with the third drain electrode **333** of the third thin film transistor **330**. (230) And, the auxiliary drain electrode **340** can be electrically connected to the first electrode **170** through the auxiliary electrode **160**. Thus, the second thin film transistor **320** can be electrically connected to the first electrode **170** to supply current to the light-emitting structure **200**. (231) FIG. **11** is a sectional view illustrating a display apparatus **100** according to another embodiment of the present invention. The description will be given with reference to FIG. 9 along with FIG. **11**, and redundant descriptions will be omitted or briefly explained. For example, the substrate **110**, the first buffer layer **111**, the first gate insulating layer **112**, the first interlayer insulating layer 113, the second gate insulating layer 115, the second interlayer insulating layer 116, the first planarization layer **117**, the second planarization layer **118**, the auxiliary electrode **160**, the first electrode 170, the bank 180, the light-emitting structure 200, the second electrode 210, the encapsulating element **220**, the first metal pattern **510**, the second metal pattern **520**, the first thin film transistor **410** and the third thin film transistor **330** are substantially the same. Thus, redundant descriptions of the configuration of FIG. 11 that is substantially the same as FIG. 9 is omitted or briefly explained.
- (232) Referring to FIG. 11, the display apparatus 100 can include the substrate 110 formed of the display area DA formed of the plurality of pixels, and the non-display area NDA disposed adjacent to the display area DA. And, the first buffer layer 111, the first gate insulating layer 112, the first interlayer insulating layer 113, the second buffer layer 114, the second gate insulating layer 115, the second interlayer insulating layer 116, the first planarization layer 117, the auxiliary electrode 160, the second planarization layer 118, the first electrode 170, the bank 180, the light-emitting structure 200, the second electrode 210, the encapsulating element 220, the first metal pattern 510, the second metal pattern 520, the first thin film transistor 410, the second thin film transistor 320, an auxiliary drain electrode 340, and the third thin film transistor 330 can be formed on the substrate 110. Herein, the first thin film transistor 410 can be disposed in the non-display area NDA of the substrate 110, and the second thin film transistor 320 and the third thin film transistor 330 can be disposed in the display area DA of the substrate 110.
- (233) Referring FIG. 11, the second drain electrode 323 of the second thin film transistor 320 is electrically connected to the first electrode 170 via the auxiliary drain electrode 340 in the display apparatus 100. The auxiliary drain electrode 340 can be formed of the same material as the third source electrode 332 and the third drain electrode 333 of the third thin film transistor 330. The auxiliary drain electrode 340 can be formed of the same material as the first source electrode 412 and the first drain electrode 413 of the first thin film transistor 410. Thus, the auxiliary drain electrode 340 can be formed of the same material as the first source electrode 412, the first drain electrode 413, the third source electrode 332 and the third drain electrode 333.
- (234) In FIG. **11**, the first interlayer insulating layer **113** can be formed on the first gate electrode **414** of the first thin film transistor **410** and the second gate electrode **324** of the second thin film transistor **320**. And, the first metal pattern **510** overlapping with the second gate electrode **324**, the

**322** being in direct contact with the second source region **321***b* and the second drain electrode **323** being in direct contact with the second drain region **321***c* can be formed on the first interlayer insulating layer 113. Thus, the first metal pattern 510, the second metal pattern 520, the second source electrode **322** and the second drain electrode **323** can be disposed to being in contact with an upper surface of the first interlayer insulating layer **113**, and can be the same material. (235) The second source electrode **322** can be contact with the second source region **321***b* of the second active layer **321** via the contact hole of the first interlayer insulating layer **113** and the first gate insulating layer 112. And, the second drain electrode 323 can be in contact with the second drain region **321***c* of the second active layer **321** via the contact hole of the first interlayer insulating layer **113** and the first gate insulating layer **112**. (236) In additional, the second buffer layer **114** can be formed on the first metal pattern **510**, the second metal pattern **520**, the second source electrode **322** and the second drain electrode **323**. The third thin film transistor **330** can be formed on the second buffer layer **114**. The third active layer **331** of the third thin film transistor **330** can be disposed on the second buffer layer **114**. Also, the third channel region **331***a* of the third active layer **331** can overlap the second metal pattern **520**. (237) In additional, the third gate electrode **334** can be disposed to overlap the third channel region **331***a* of the third active layer **331** with the second gate insulating layer **115** therebetween. The second interlayer insulating layer **116** can be formed on the third gate electrode **334** and the second buffer layer **114**. The third source electrode **332** and the third drain electrode **333** can be in contact with the third source region **331***b* and the third drain region **331***c* of the third active layer **331** exposed by the contact hole of the second interlayer insulating layer 116, respectively. (238) The auxiliary drain electrode **340** can be in contact with the second drain electrode **323** of the second thin film transistor **320** exposed by the contact hole of the second interlayer insulating layer **116** and the second buffer layer **114**. Thus, the second thin film transistor **320** can serve to supply

second metal pattern **520** overlapping with the third active layer **331**, the second source electrode

(239) FIG. 12 is a sectional view illustrating a display apparatus 100 according to another embodiment of the present invention. The description will be given with reference to FIG. 11 along with FIG. 12, and redundant descriptions will be omitted or briefly explained. For example, the substrate 110, the first buffer layer 111, the first gate insulating layer 112, the first interlayer insulating layer 113, the second gate insulating layer 115, the second interlayer insulating layer 116, the first planarization layer 117, the second planarization layer 118, the auxiliary electrode 160, the first electrode 170, the bank 180, the light-emitting structure 200, the second electrode 210, the encapsulating element 220, the first thin film transistor 410 and the third thin film transistor 330 are substantially the same. Thus, redundant descriptions of the configuration of FIG. 12 that is substantially the same as FIG. 11 is omitted or briefly explained.

current to the light-emitting structure **200** by being electrically connected to the first electrode **170** 

via the auxiliary drain electrode **340**. The auxiliary drain electrode **340** can be formed to be connected to and be integrated with the third drain electrode **333** of the third thin film transistor

**330**.

(240) Referring to FIG. 12, the display apparatus 100 can include the substrate 110 formed of the display area DA formed of the plurality of pixels, and the non-display area NDA disposed adjacent to the display area DA. And, the first buffer layer 111, the first gate insulating layer 112, the first interlayer insulating layer 113, the second buffer layer 114, the second gate insulating layer 115, the second interlayer insulating layer 116, the first planarization layer 117, the auxiliary electrode 160, the second planarization layer 118, the first electrode 170, the bank 180, the light-emitting structure 200, the second electrode 210, the encapsulating element 220, the first metal pattern 510, the second metal pattern 520, the first thin film transistor 410, the second thin film transistor 320, an auxiliary drain electrode 340, the third thin film transistor 330, and a barrier layer 610 can be formed on the substrate 110. Herein, the first thin film transistor 410 can be disposed in the non-display area NDA of the substrate 110, and the second thin film transistor 320 and the third thin

- film transistor **330** can be disposed in the display area DA of the substrate **110**.
- (241) Referring FIG. **12**, the first interlayer insulating layer **113** can be formed on the first gate electrode **414** of the first thin film transistor **410** and the second gate electrode **324** of the second thin film transistor **320**.
- (242) And, the first metal pattern **510** overlapping with the second gate electrode **324**, the second metal pattern **520** overlapping with the third active layer **331**, the second source electrode **322** electrically connected to the second source region **321***b* and the second drain electrode **323** electrically connected to the second drain region **321***c* can be formed on the first interlayer insulating layer **113**. Thus, the first metal pattern **510**, the second metal pattern **520**, the second source electrode **322** and the second drain electrode **323** can be disposed on the first interlayer insulating layer **113**, and can be the same material.
- (243) In additional, as shown in FIG. 12, the barrier layer 610 including a first barrier layer 611, a second barrier layer 612, a third barrier layer 613 and a fourth barrier layer 614 can be disposed on the first interlayer insulating layer 113. For example, the first barrier layer 611 can be disposed between the first interlayer insulating layer 113 and the second source electrode 322 of the second thin film transistor 320. The second barrier layer 612 can be disposed between the first interlayer insulating layer 113 and the second drain electrode 323 of the second thin film transistor 320. And, the third barrier layer 613 can be disposed between the first metal pattern 510 and the first interlayer insulating layer 113. The fourth barrier layer 614 can be disposed between the first interlayer insulating layer 113 and the second metal pattern 520.
- (244) Thus, the barrier layer **610** can be disposed on the first interlayer insulating layer **113**. And, the second source electrode **322**, the second drain electrode **323**, the first metal pattern **510** and the second metal pattern **520** on the barrier layer **610** can have the same material. For example, the first barrier layer **611**, the second barrier layer **612**, the third barrier layer **613** and the fourth barrier layer **614** on the first interlayer insulating layer **113** can have the same material. Also, the second source electrode **322** can be disposed on the first barrier layer **611**, and the second drain electrode **323** can be disposed on the second barrier layer **612**. In additional, the first metal pattern **510** can be disposed on the third barrier layer **613**, and the second metal pattern **520** can be disposed on the fourth barrier layer **614**.
- (245) The first barrier layer **611** and the second source electrode **322** on the first barrier layer **611** overlap the second source region **321***b* of the second active layer **321**. And, the second barrier layer **612** and the second drain electrode **323** on the second barrier layer **612** overlap the second drain region **321***c* of the second active layer **321**. Also, the third barrier layer **613** and the first metal pattern **510** on the third barrier layer **613** overlap the second channel region **321***a* of the second active layer **321**. Furthermore, the fourth barrier layer **614** and the second metal pattern **520** on the fourth barrier layer **614** overlap the third channel region **331***a* of the third active layer **331**. (246) The first barrier layer **611**, the second barrier layer **612**, the third barrier layer **613** and the fourth barrier layer **614** can be a metal material capable of stable bonding with hydrogen (H). For example, the barrier layer **610** can be a metal material, such as titanium (Ti), calcium (Ca), yttrium (Y), magnesium (Mg), tantalum (Ta), and vanadium (V). Thus, the first barrier layer **611**, the second barrier layer **612**, and the third barrier layer **613** can prevent hydrogen (H) from diffusing to the second active layer **321** of the second thin film transistor **320**. And, the fourth barrier layer **614** can prevent hydrogen (H) from diffusing to the third active layer **331** of the third thin film transistor **330**.
- (247) As shown in FIG. **12**, the first barrier layer **611** and the second barrier layer **612** can be in contact with the second source region **321***b* and the second drain region **321***c* of the second active layer **321** which are exposed by the contact hole of the first interlayer insulating layer **113** and the first gate insulating layer **112**, respectively.
- (248) The first barrier layer **611**, the second source electrode **322**, the second barrier layer **612**, the second drain electrode **323**, the third barrier layer **613**, the first metal pattern **510**, the fourth barrier

layer **614** and the second metal pattern **520** can be formed by the same photolithography process. For example, after depositing the first metal layer for the barrier layer **610**, the second metal layer for the second source electrode **322**, the second drain electrode **323**, the first metal pattern **510** and the second metal pattern **520** can be successively deposited on the first metal layer. Then, the photo-resist can be formed on an upper surface stacked the first metal layer and the second metal layer. And, the photo-resist can be patterned through an exposure process using a mask. In additional, the etching process for patterning the first metal layer and the second metal layer can be performed using the patterned photo-resist, so that a barrier layer **610** can be formed by the first metal layer, and the second source electrode 322, the second drain electrode 323, the first metal pattern **510** and the second metal pattern **520** can be formed by the second metal layer. In this way, the first barrier layer **611**, the second source electrode **322**, the second barrier layer **612**, the second drain electrode **323**, the third barrier layer **613**, the first metal pattern **510**, the fourth barrier layer **614**, and the second metal pattern **520** are formed through one photolithography process. Therefore, there is an advantage that can reduce the production cost. (249) In FIG. 12, it is described that the first barrier layer 611 is disposed on a lower surface of the second source electrode **322**, but the present invention is not limited thereto. For example, the first barrier **611** can be disposed in contact with an upper surface of the second source electrode **322**. Alternatively, the first barrier **611** can be disposed in contact with the lower surface and the upper surface of the second source electrode **322**. And, it is described that second barrier layer **612** is disposed on a lower surface of the second drain electrode **323**, but the present invention is not limited thereto. For example, the second barrier **612** can be disposed in contact with an upper surface of the second drain electrode **323**. Alternatively, the second barrier **612** can be disposed in contact with the lower surface and the upper surface of the second drain electrode **323**. (250) Furthermore, it is described that the third barrier layer **613** is disposed on a lower surface of the first metal pattern **510**, but the present invention is not limited thereto. For example, the third barrier layer **613** can be disposed in contact with an upper surface of the first metal pattern **510**. Alternatively, the third barrier **613** can be disposed in contact with the lower surface and the upper surface of the first metal pattern **510**. And, it is described that the fourth barrier layer **614** is disposed on a lower surface of the second metal pattern **520**, but the present invention is not limited thereto. For example, the fourth barrier layer **614** can be disposed in contact with an upper surface of the second metal pattern **520**. Alternatively, the fourth barrier **614** can be disposed in contact with the lower surface and the upper surface of the second metal pattern **520**. (251) The first barrier layer **611** and the second barrier layer **612** can prevent hydrogen (H) from diffusing to the second active layer **321** of the second thin film transistor **320**. In detail, the second source electrode 322 and the second drain electrode 323 can be formed of a metal, such as molybdenum (Mo), copper (Cu), or aluminum (Al) which have unstable hydrogen (H) bonding compared to the first barrier layer **611** and the second barrier layer **612**. During a depositing process for forming the second buffer layer 114 on the second source electrode 322 and the second drain electrode 323, hydrogen (H) in the chamber can be bonded with the metal material of the second source electrode **322** and the second drain electrode **323**. And, the unstable bonding between the hydrogen (H) and the metal material of the second source electrode **322** and the second drain electrode **323** can be broken by the heat treatment process for the third active layer **331** of the third thin film transistor **330**. When the bonding between the hydrogen (H) and the metal material of the second source electrode **322** and the second drain electrode **323** is broken, the hydrogen (H) emitted from the second source electrode **322** and the second drain electrode **323** permeate into the second active layer **321** of the second thin film transistor **320**. And, the hydrogen (H) permeated into the second active layer 321 can re-hydrogenated in the second active layer 321, so that the characteristics of the second thin film transistor **320** can degraded. The first barrier layer **611** and the second barrier layer **612** which are respectively disposed between the upper surface of the second active layer 321 and the lower surface of the second source electrode 322 and the second

```
drain electrode 323 can bond with hydrogen (H) emitted from the second source electrode 322 and
the second drain electrode 323. Thus, the first barrier layer 611 and the second barrier layer 612
which are formed of a metal material capable of stable bonding with hydrogen (H) can prevent
from diffusing hydrogen (H) to the second active layer 321 by stable bonding with hydrogen (H)
generated by the manufacturing process. And, deteriorating the characteristics of the second thin
film transistor 320 can be prevented by preventing re-hydrogenated in the second active layer 321.
(252) The hydrogen (H) generated in the second source electrode 321 and the second drain
electrode 322 which are in direct contact with the second active layer 321 can have the greatest
influence on the deterioration of the characteristics of the second thin film transistor 320.
Therefore, the third barrier layer 613 and the fourth barrier layer 614 may not be formed on the
lower surface or the upper surface of the first metal pattern 510 and the second metal pattern 520.
(253) Referring to FIG. 12, among the second thin film transistor 320 and the third thin film
transistor 330 which are disposed in the display area DA of the substrate 110, the first barrier layer
611 and the second barrier layer 612 can be respectively disposed only on lower surfaces of the
second source electrode 322 and the second drain electrode 323 of the second thin film transistor
320 including a polysilicon material. And, the first source electrode 412 and the first drain
electrode 413 of the first thin film transistor 310 which includes a polysilicon material and is
disposed in the non-display area NDA can be disposed on a layer different from the second source
electrode 322 and the second drain electrode 323 of the second thin film transistor 320 which
includes a polysilicon material and is disposed in the display area DA.
(254) FIG. 13 is a sectional view illustrating a display apparatus 100 according to another
embodiment of the present invention. The description will be given with reference to FIG. 10 along
with FIG. 13, and redundant descriptions will be omitted or briefly explained. For example, the
substrate 110, the first buffer layer 111, the first gate insulating layer 112, the first interlayer
insulating layer 113, the second gate insulating layer 115, the second interlayer insulating layer 116,
the first planarization layer 117, the second planarization layer 118, the auxiliary electrode 160, the
first electrode 170, the bank 180, the light-emitting structure 200, the second electrode 210, the
encapsulating element 220, the third thin film transistor 330, the first metal pattern 510 and the
second metal pattern 520 are substantially the same. Thus, redundant descriptions of the
configuration of FIG. 13 that is substantially the same as FIG. 10 is omitted or briefly explained.
(255) Referring to FIG. 13, the display apparatus 100 can include the substrate 110 formed of the
display area DA formed of the plurality of pixels, and the non-display area NDA disposed adjacent
to the display area DA. And, the first buffer layer 111, the first gate insulating layer 112, the first
interlayer insulating layer 113, the second buffer layer 114, the second gate insulating layer 115, the
second interlayer insulating layer 116, the first planarization layer 117, the auxiliary electrode 160,
the second planarization layer 118, the first electrode 170, the bank 180, the light-emitting structure
200, the second electrode 210, the encapsulating element 220, the first metal pattern 510, the
second metal pattern 520, the first thin film transistor 410, the second thin film transistor 320, an
auxiliary drain electrode 340, the third thin film transistor 330, and a barrier layer 610 can be
formed on the substrate 110. Herein, the first thin film transistor 410 can be disposed in the non-
display area NDA of the substrate 110, and the second thin film transistor 320 and the third thin
film transistor 330 can be disposed in the display area DA of the substrate 110.
(256) Referring FIG. 13, the first interlayer insulating layer 113 can be formed on the first gate
electrode 414 of the first thin film transistor 410 and the second gate electrode 324 of the second
thin film transistor 320. And, the first metal pattern 510 overlapping with the second gate electrode
324, the second metal pattern 520 overlapping with the third active layer 331 can be formed on the
first interlayer insulating layer 113. Thus, the first metal pattern 510 and the second metal pattern
520 can be disposed on the first interlayer insulating layer 113, and have the same material.
(257) The second lower buffer layer 114a can be formed on the first metal pattern 510 and the
second metal pattern 520. The second lower buffer layer 114a can be formed of a single layer of
```

silicon nitride (SiNx) or a multiple layer of silicon nitride (SiNx) and silicon oxide (SiOx) alternately stacked. For example, the second lower buffer layer **114***a* can be formed of a single layer of silicon nitride (SiNx). Alternately, the second lower buffer layer **114***a* can be formed of a double layer stacked in order of silicon oxide (SiOx) and silicon nitride (SiNx). Alternately, the second lower buffer layer **114***a* can be a triple layer stacked in the order of silicon nitride (SiNx), silicon oxide (SiOx), and silicon nitride (SiNx).

- (258) And, the first source electrode **412** electrically connected to the first source region **411***b* of the first active layer **411**, the first drain electrode **413** electrically connected to the first drain region **411***c* of the first active layer **411**, the second source electrode **322** electrically connected to the second source region **321***b* of the second active layer **321**, and the second drain electrode **323** electrically connected to the second drain region **321***c* of the second active layer **321** can be formed on the second lower buffer layer **114***a*. Thus, the first source electrode **412**, the first drain electrode **413**, the second source electrode **322** and the second drain electrode **323** can be disposed on the second lower buffer layer **114***a*, and can be the same material.
- (259) In additional, the barrier layer **610** including a first barrier layer **611**, a second barrier layer **612**, a third barrier layer **613** and a fourth barrier layer **614** can be disposed on the second lower buffer layer **114***a*. For example, the first barrier layer **611** can be disposed between the second lower buffer layer **114***a* and the second source electrode **322** of the second thin film transistor **320**. The second barrier layer **612** can be disposed between the second lower buffer layer **114***a* and the second drain electrode **323** of the second thin film transistor **320**. And, the third barrier layer **613** can be disposed between the second lower buffer layer **114***a* and the first source electrode **412** of the first thin film transistor **410**. The fourth barrier layer **614** can be disposed between the second lower buffer layer **114***a* and the first drain electrode **413** of the first thin film transistor **411**. (260) Thus, the barrier layer **610** can be disposed on the second lower buffer layer **114***a*. And, the second source electrode **322**, the second drain electrode **323**, the first source electrode **412** and the first drain electrode **413** on the barrier layer **610** can have the same material. For example, the first barrier layer **611**, the second barrier layer **612**, the third barrier layer **613** and the fourth barrier layer **614** on the second lower buffer layer **114***a* can have the same material. Also, the second source electrode **322** can be disposed on the first barrier layer **611**, and the second drain electrode **323** can be disposed on the second barrier layer **612**. In additional, the first source electrode **412** can be disposed on the third barrier layer **613**, and the first drain electrode **413** can be disposed on the fourth barrier layer **614**.
- (261) The first barrier layer **611** and the second source electrode **322** on the first barrier layer **611** overlap the second source region **321***b* of the second active layer **321**. And, the second barrier layer **612** and the second drain electrode **323** on the second barrier layer **612** overlap the second drain region **321***c* of the second active layer **321**. Also, the third barrier layer **613** and the first source electrode **412** on the third barrier layer **613** overlap the first source region **411***b* of the first active layer **411**. Furthermore, the fourth barrier layer **614** and the first drain electrode **413** on the fourth barrier layer **614** overlap the first drain region **411***c* of the first active layer **411**.
- (262) The first barrier layer **611**, the second barrier layer **612**, the third barrier layer **613** and the fourth barrier layer **614** can be a metal material capable of stable bonding with hydrogen (H). For example, the barrier layer **610** can be a metal material, such as titanium (Ti), calcium (Ca), yttrium (Y), magnesium (Mg), tantalum (Ta), and vanadium (V). Thus, the first barrier layer **611** and the second barrier layer **612** can prevent hydrogen (H) from diffusing to the second active layer **321** of the second thin film transistor **320**. And, the third barrier layer **613** and the fourth barrier layer **614** can prevent hydrogen (H) from diffusing to the first active layer **411** of the first thin film transistor **410**.
- (263) As shown in FIG. **13**, the first barrier layer **611** and the second barrier layer **612** can be in contact with the second source region **321***b* and the second drain region **321***c* of the second active layer **321** which are exposed by the contact hole of the second lower buffer layer **114***a*, the first

interlayer insulating layer **113** and the first gate insulating layer **112**, respectively.

- (264) And, the third barrier layer **613** and the fourth barrier layer **614** can be in contact with the first source region **411***b* and the first drain region **411***c* of the first active layer **411** exposed by the contact hole of the second lower buffer layer **114***a*, the first interlayer insulating layer **113** and the first gate insulating layer **112**, respectively.
- (265) The first barrier layer **611**, the second source electrode **322**, the second barrier layer **612**, the second drain electrode **323**, the third barrier layer **613**, the first source electrode **412**, the fourth barrier layer **614** and the first drain electrode **413** can be formed through one photolithography process.
- (266) In FIG. 13, it is described that the first barrier layer 611 is disposed on a lower surface of the second source electrode **322**, but the present invention is not limited thereto. For example, the first barrier **611** can be disposed in contact with an upper surface of the second source electrode **322**. Alternatively, the first barrier **611** can be disposed in contact with the lower surface and the upper surface of the second source electrode 322. And, it is described that second barrier layer 612 is disposed on a lower surface of the second drain electrode **323**, but the present invention is not limited thereto. For example, the second barrier **612** can be disposed in contact with an upper surface of the second drain electrode **323**. Alternatively, the second barrier **612** can be disposed in contact with the lower surface and the upper surface of the second drain electrode **323**. (267) Furthermore, it is described that the third barrier layer **613** is disposed on a lower surface of the first source electrode 412, but the present invention is not limited thereto. For example, the third barrier layer **613** can be disposed in contact with an upper surface of the first source electrode **412**. Alternatively, the third barrier **613** can be disposed in contact with the lower surface and the upper surface of the first source electrode **412**. And, it is described that the fourth barrier layer **614** is disposed on a lower surface of the first drain electrode 413, but the present invention is not limited thereto. For example, the fourth barrier layer **614** can be disposed in contact with an upper surface of the first drain electrode **413**. Alternatively, the fourth barrier **614** can be disposed in contact with the lower surface and the upper surface of the first drain electrode **413**. (268) The first barrier layer **611** and the second barrier layer **612** can prevent hydrogen (H) from diffusing into the second active layer **321** of the second thin film transistor **320**. And, the third barrier layer **613** and the fourth barrier layer **614** can be prevent hydrogen (H) from diffusing into the first active layer **411** of the first thin film transistor **410**.
- (269) The display apparatus according to embodiments of the present invention will be described below.
- (270) The display device according to an embodiment of the present invention includes a first thin-film transistor including a first active layer including a polysilicon material, a first gate electrode overlapping the first active layer such that a first gate insulating layer is interposed therebetween and including n layers, and a first source electrode and a first drain electrode connected to the first active layer, a second thin-film transistor including a second active layer including a polysilicon material, a second gate electrode overlapping the second active layer such that a first gate insulating layer is interposed therebetween and including n+1 layers, and a second source electrode and a second drain electrode connected to the second active layer, and a third thin-film transistor including a third active layer including an oxide semiconductor, a third gate electrode overlapping the third active layer such that a second gate insulating layer is interposed therebetween, and a third source electrode and a third drain electrode connected to the third active layer.
- (271) According to an embodiment of the present invention, n is a natural number.
- (272) According to an embodiment of the present invention, in the case of n=1, the first gate electrode can have a single-layer structure and the second gate electrode can have a double-layer structure including a lower metal layer and an upper metal layer.
- (273) According to an embodiment of the present invention, the upper metal layer of the second gate electrode can include titanium (Ti) or titanium nitride (TiNx).

- (274) According to an embodiment of the present invention, the first thin-film transistor and the third thin-film transistor can be used as switching thin-film transistors, and the second thin-film transistor can be used as a driving thin-film transistor.
- (275) According to an embodiment of the present invention, the display apparatus can further include a first electrode electrically connected to the second drain electrode of the second thin-film transistor, a light-emitting structure disposed on the first electrode, and a second electrode disposed on the light-emitting structure.
- (276) According to an embodiment of the present invention, the second lower metal layer of the second gate electrode and the first gate electrode can include the same material.
- (277) According to an embodiment of the present invention, each of the first source electrode and the first drain electrode of the first thin-film transistor can have a single-layer structure, and each of the second source electrode and the second drain electrode of the second thin-film transistor can have a double-layer structure including an upper electrode layer and a lower electrode layer including a different material from the upper electrode layer. Also, each of the third source electrode and the third drain electrode of the third thin-film transistor can have a single-layer structure.
- (278) According to an embodiment of the present invention, the second source electrode can include a second source upper electrode layer and a second source lower electrode layer, and the second drain electrode can include a second drain upper electrode layer and a second drain lower electrode layer. Also, the second source upper electrode layer, the second drain upper electrode layer, the first source electrode, the first drain electrode, the third source electrode and the third drain electrode can include the same material.
- (279) A display apparatus according to another embodiment can include a first thin-film transistor including a first active layer including a polysilicon material, a first gate electrode overlapping the first active layer such that a first gate insulating layer is interposed therebetween, and a first source electrode and a first drain electrode connected to the first active layer, a second thin-film transistor including a second active layer including a polysilicon material, a second gate electrode overlapping the second active layer such that a first gate insulating layer is interposed therebetween, and a second source electrode and a second drain electrode connected to the second active layer, a third thin-film transistor including a third active layer including an oxide semiconductor, a third gate electrode overlapping the third active layer such that a second gate insulating layer is interposed therebetween, and a third source electrode and a third drain electrode connected to the third active layer, and a storage capacitor including a first capacitor electrode disposed on the same layer as the first gate electrode and the second gate electrode, and a second capacitor electrode overlapping the first capacitor electrode such that a first interlayer insulating layer including a first interlayer upper insulating layer and a first interlayer lower insulating layer is interposed therebetween. Also, the upper surface of the second gate electrode can contact the first interlayer upper insulating layer of the first interlayer insulating layer and the upper surface of the first gate electrode can contact the first interlayer lower insulating layer of the first interlayer insulating layer.
- (280) According to an embodiment of the present invention, the first thin-film transistor and the third thin-film transistor can be used as switching thin-film transistors, and the second thin-film transistor can be used as a driving thin-film transistor.
- (281) According to an embodiment of the present invention, the display apparatus can further include a first electrode electrically connected to the second drain electrode of the second thin-film transistor, a light-emitting structure disposed on the first electrode, and a second electrode disposed on the light-emitting structure.
- (282) According to an embodiment of the present invention, the first interlayer upper insulating layer can be a silicon oxide (SiOx) layer, and the first interlayer lower insulating layer can be a silicon nitride (SiNx) layer.

- (283) According to an embodiment of the present invention, the first interlayer upper insulating layer can be a silicon dioxide (SiO.sub.2) layer.
- (284) According to an embodiment of the present invention, the first interlayer insulating layer in a region corresponding to the second gate electrode can have a double-layer structure, and the first interlayer insulating layer in a region corresponding to the first gate electrode can have a single-layer structure.
- (285) According to an embodiment of the present invention, the first gate electrode of the first thinfilm transistor can have a single-layer structure and the second gate electrode of the second thinfilm transistor can have a double-layer structure.
- (286) According to an embodiment of the present invention, each of the first source electrode and the first drain electrode of the first thin-film transistor can have a single-layer structure, and each of the second source electrode and the second drain electrode of the second thin-film transistor can have a double-layer structure.
- (287) A display apparatus according to another embodiment of the present invention can include a first thin-film transistor including a first active layer including a polysilicon material, a first gate electrode overlapping the first active layer such that a first gate insulating layer is interposed therebetween, and a first source electrode and a first drain electrode connected to the first active layer, a second thin-film transistor including a second active layer including a polysilicon material, a second gate electrode overlapping the second active layer such that a first gate insulating layer is interposed therebetween, and a second source electrode and a second drain electrode connected to the second active layer, a third thin-film transistor including a third active layer including an oxide semiconductor, a third gate electrode overlapping the third active layer such that a second gate insulating layer is interposed therebetween, and a third source electrode and a third drain electrode connected to the third active layer, and a storage capacitor including a first capacitor electrode disposed on the same layer as the first gate electrode and the second gate electrode, and a second capacitor electrode overlapping the first capacitor electrode such that a first interlayer insulating layer is interposed therebetween. Also, each of the first source electrode and the first drain electrode of the first thin-film transistor can have a single-layer structure, and each of the second source electrode and the second drain electrode of the second thin-film transistor can have a double-layer structure.
- (288) According to an embodiment of the present invention, the first thin-film transistor and the third thin-film transistor can be used as switching thin-film transistors, and the second thin-film transistor can be used as a driving thin-film transistor.
- (289) According to an embodiment of the present invention, the display apparatus can further include a first electrode electrically connected to the second drain electrode of the second thin-film transistor, a light-emitting structure disposed on the first electrode, and a second electrode disposed on the light-emitting structure.
- (290) According to an embodiment of the present invention, the second source electrode can include a second source upper electrode layer and a second source lower electrode layer, and the second drain electrode can include a second drain upper electrode layer and a second drain lower electrode layer.
- (291) According to an embodiment of the present invention, the second source lower electrode layer of the second source electrode and the second drain lower electrode layer of the second drain electrode include the same material as the second capacitor electrode of the storage capacitor. (292) According to an embodiment of the present invention, the second source upper electrode
- (292) According to an embodiment of the present invention, the second source upper electrode layer, the second drain upper electrode layer, the first source electrode, the first drain electrode, the third source electrode and the third drain electrode can include the same material.
- (293) According to an embodiment of the present invention, the first gate electrode can have a single-layer structure and the second gate electrode can have a double-layer structure including a lower metal layer and an upper metal layer.

- (294) According to an embodiment of the present invention, the upper metal layer of the second gate electrode can include titanium (Ti) or titanium nitride (TiNx).
- (295) According to an embodiment of the present invention, the first interlayer insulating layer can include a first interlayer upper insulating layer including a silicon oxide (SiOx) material and a first interlayer lower insulating layer including a silicon nitride (SiNx) material. An upper surface of the second gate electrode can contact the first interlayer upper insulating layer and an upper surface of the first gate electrode can contact the first interlayer lower insulating layer.
- (296) As apparent from the foregoing, in accordance with the present disclosure, the reliability of the display apparatus can be improved by disposing thin-film transistors including different semiconductor materials.
- (297) Therefore, the gate electrode structure can be formed differently depending on the characteristics of the transistor, so that a desired s-factor value at or below a threshold voltage can be increased.
- (298) Also, according to the present disclosure, the first gate electrode of the first thin-film transistor, which is a switching thin-film transistor, can include n layers. In addition, the second gate electrode of the second thin-film transistor used as a driving thin-film transistor can include n+1 layers. The uppermost layer or the lowermost layer of the second gate electrode including n+1 layers can be formed of titanium (Ti) or titanium nitride (TiNx). The titanium (Ti) or titanium nitride (TiNx) layer of the second gate electrode can serve as a barrier layer that prevents hydrogen from diffusing into the second active layer of the second thin-film transistor. Thus, by creating a difference in the degree of hydrogenation between the first active layer of the first thin-film transistor, which is a switching thin-film transistor, and the second active layer of the second thin-film transistor, which is a driving thin-film transistor, the s-factor value at or below a threshold voltage of only the second thin-film transistor, used as the driving thin-film transistor, can be increased.
- (299) Also, by differently designing the structures of the insulating layers on the gate electrodes of the first thin-film transistor and the second thin-film transistor, thin-film transistors having different characteristics can be realized.
- (300) In addition, according to the present disclosure, each of the second source electrode and the second drain electrode of the second thin-film transistor is designed to have a double-layer structure, thereby preventing hydrogen from diffusing into the channel region of the active layer. In addition, in the process of forming the second source electrode and the second drain electrode, only the second active layer of the second thin-film transistor can be subjected to selective heat treatment to perform the dehydrogenation process, so that the s-factor value at or below the threshold value of only the second thin-film transistor element can be increased.
- (301) The effects according to the present disclosure are not limited by the contents set forth above, and other unforeseen effects are incorporated herein in their entirety.
- (302) It will be apparent to those skilled in the art that various modifications and variations can be made in the present invention without departing from the spirit or scope of the inventions. Thus, it is intended that the present invention covers the modifications and variations of this invention provided they come within the scope of the appended claims and their equivalents.

## **Claims**

1. A display apparatus comprising: a first thin-film transistor including a first active layer having a first polysilicon material, a first gate electrode overlapping the first active layer, a first electrode and a second electrode; a second thin-film transistor including a second active layer having an oxide semiconductor, a second gate electrode overlapping the second active layer, a third electrode and a fourth electrode; a second metal pattern which overlaps the second active layer of the second thin film transistor, and being disposed under the second active layer of the second thin film

transistor; and a first emitting electrode of a light emitting element electrically connected to the second electrode of the first thin-film transistor, wherein one end of the first active layer having the first polysilicon material is electrically connected to an end of the second active layer having the oxide semiconductor, and wherein the second metal pattern does not overlap the first gate electrode parallel to the first active layer of the first thin-film transistor.

- 2. The display apparatus according to claim 1, wherein: the first active layer is disposed on a substrate; the first electrode and the second electrode of the first thin-film transistor are disposed over the first active layer, and are electrically connected to the first active layer; and the second electrode of the first thin-film transistor is electrically connected to one of the third and fourth electrodes of the second thin-film transistor.
- 3. The display apparatus according to claim 2, further comprising: a first planarization layer on the first and second electrodes of the first thin-film transistor and the third and fourth electrodes of the second thin-film transistor; an auxiliary electrode on the first planarization layer and connected to the second electrode of the first thin-film transistor through a contact hole in the first planarization layer; and a second planarization layer disposed on the auxiliary electrode and the first planarization layer, wherein the first emitting electrode of the light emitting element is electrically connected to the auxiliary electrode through a contact hole in the second planarization layer.
- 4. The display apparatus according to claim 1, further comprising: a first gate insulating layer disposed between the first gate electrode and the first active layer, and a second gate insulating layer disposed between the second gate electrode and the second active layer, wherein the second electrode and the one of the third and fourth electrodes are integrally formed.
- 5. The display apparatus according to claim 1, wherein each of the third electrode and the fourth electrode of the second thin-film transistor has a single-layer structure, wherein each of the first electrode and the second electrode of the first thin-film transistor has a stacked structure of an upper electrode layer and a lower electrode layer including a different material from the upper electrode layer, and wherein the upper electrode layers of the first and the second electrodes of the first thin-film transistor, and the third and fourth electrodes include a same material.
- 6. The display apparatus according to claim 1, wherein the first gate electrode includes n+1 layers, in a case of n=1, the second gate electrode has a single-layer structure and the first gate electrode has a stacked structure of a lower metal layer and an upper metal layer.
- 7. The display apparatus according to claim 6, wherein the upper metal layer of the first gate electrode includes titanium (Ti) or titanium nitride (TiNx) and wherein the lower metal layer of the first gate electrode includes a different metal than the upper metal layer.
- 8. The display apparatus according to claim 1, further comprising: a storage capacitor including a first capacitor electrode disposed on a same layer as the first gate electrode, and a second capacitor electrode overlapping the first capacitor electrode so that the first interlayer insulating layer including a first interlayer upper insulating layer and a first interlayer lower insulating layer is interposed therebetween, wherein an upper surface of the first gate electrode contacts the first interlayer upper insulating layer of the first interlayer insulating layer.
- 9. The display apparatus according to claim 8, wherein the first interlayer upper insulating layer is a silicon oxide (SiOx) layer, and the first interlayer lower insulating layer is a silicon nitride (SiNx) layer.
- 10. The display apparatus according to claim 8, wherein a region of the first interlayer insulating layer corresponding to the first gate electrode has a double-layer structure.
- 11. The display apparatus according to claim 8, wherein each of the first and second electrodes of the first thin-film transistor has a stacked structure of an upper electrode layer and a lower electrode layer including a different material from the upper electrode layer, and wherein the lower electrode layers of the first and second electrodes of the first thin-film transistor include a same material as the second capacitor electrode of the storage capacitor.
- 12. The display apparatus according to claim 1, further comprising: a first metal pattern

overlapping the first gate electrode and a first interlayer insulating layer; a first barrier layer disposed between the first active layer and the first electrode of the first thin-film transistor and between the first interlayer insulating layer and the second electrode of the first thin-film transistor; and a second barrier layer disposed between the first active layer and the second electrode of the first thin-film transistor and between the first interlayer insulating layer and the second electrode of the first thin-film transistor.

- 13. The display apparatus according to claim 12, wherein the first electrode, the second electrode, the first metal pattern and the second metal pattern are disposed on the first interlayer insulating layer, and are formed of a same material.
- 14. The display apparatus according to claim 12, further comprising: a third barrier layer between the first metal pattern and the first gate electrode; and a fourth barrier layer between the second metal pattern and the first interlayer insulating layer.
- 15. The display apparatus according to claim 14, wherein the first barrier layer, the second barrier layer, the third barrier layer and the fourth barrier layer are formed of a same material, and wherein the first barrier layer, the second barrier layer, the third barrier layer and the fourth barrier layer include one of titanium (Ti), calcium (Ca), yttrium (Y), magnesium (Mg), tantalum (Ta), and vanadium (V).
- 16. The display apparatus according to claim 1, further comprising: a light-emitting structure disposed on the first emitting electrode; and a second emitting electrode disposed on the light-emitting structure.
- 17. The display apparatus according to claim 1, further comprising: a third thin-film transistor including a third active layer having a second polysilicon material, a third gate electrode overlapping the third active layer, a fifth electrode and a sixth electrode.
- 18. The display apparatus according to claim 17, wherein each of the third thin-film transistor and the second thin-film transistor is a switching thin-film transistor, and the first thin-film transistor is a driving thin-film transistor.
- 19. The display apparatus according to claim 17, wherein the fifth and sixth electrodes of the third thin-film transistor, and the third and fourth electrodes of the second thin-film transistor are formed of a same material.
- 20. A display apparatus comprising: a first thin-film transistor including a first active layer having a first polysilicon material, a first gate electrode overlapping the first active layer, a first electrode and a second electrode; a second thin-film transistor including a second active layer having an oxide semiconductor, a second gate electrode overlapping the second active layer, a third electrode and a fourth electrode; and a first emitting electrode of a light emitting element electrically connected to the second electrode of the first thin-film transistor, wherein one end of the first active layer having the first polysilicon material is electrically connected to an end of the second active layer having the oxide semiconductor, wherein each of the third electrode and the fourth electrode of the second electrode of the first thin-film transistor has a stacked structure of an upper electrode layer and a lower electrode layer including a different material from the upper electrode layer, and wherein the upper electrode layers of the first and the second electrodes of the first thin-film transistor, and the third and fourth electrodes include a same material.