













## ISO3080, ISO3082, ISO3086, ISO3088

SLOS581I - MAY 2008 - REVISED APRIL 2017

# ISO308x Isolated 5-V Full- and Half-Duplex RS-485 Transceivers

#### **Features**

- Meets or Exceeds TIA/EIA RS-485 Requirements
- Signaling Rates up to 20 Mbps
- 1/8 Unit Load Up to 256 Nodes on a Bus
- Thermal Shutdown Protection
- Low Bus Capacitance 16 pF (Typical)
- 50 kV/μs Typical Transient Immunity
- Fail-safe Receiver for Bus Open, Short, Idle
- 3.3-V Inputs are 5-V Tolerant
- **Bus-Pin ESD Protection** 
  - 12-kV HBM Between Bus Pins and GND2
  - 6-kV HBM Between Bus Pins and GND1
- Safety-Related Certifications:
  - 4000-V<sub>PK</sub> Basic Insulation, 560 V<sub>PK</sub> V<sub>IORM</sub> per DIN V VDE V 0884-10 (VDE V 0884-10): 2006-12 and DIN EN 61010-1
  - 2500 V<sub>RMS</sub> Isolation per UL 1577
  - 4000 V<sub>PK</sub> Isolation per CSA Component Acceptance Notice 5A and IEC 60950-1

# 2 Applications

- Security Systems
- **Chemical Production**
- **Factory Automation**
- Motor and Motion Control
- **HVAC** and Building Automation Networks
- **Networked Security Stations**

#### ISO3080, IOS3086 Function Diagram



## 3 Description

The ISO3080 and ISO3086 devices are isolated fullduplex differential line drivers and receivers while the ISO3082 and ISO3088 devices are isolated halfduplex differential line transceivers for TIA/EIA 485/422 applications.

These devices are ideal for long transmission lines because the ground loop is broken to allow for a much larger common-mode voltage range. The symmetrical isolation barrier of the device is tested to provide 2500 V<sub>RMS</sub> of isolation for 60 s per UL 1577 between the bus-line transceiver and the logic-level interface.

Any cabled I/O can be subjected to electrical noise transients from various sources. These noise transients can cause damage to the transceiver and/or nearby sensitive circuitry if they are of sufficient magnitude and duration. These isolated devices can significantly increase protection and reduce the risk of damage to expensive control circuits.

The ISO3080, ISO3082, ISO3086, and ISO3088 device are qualified for use from -40°C to +85°C.

# Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)    |
|-------------|-----------|--------------------|
| ISO3080     |           |                    |
| ISO3082     | 2010 (46) | 10.20 mm 7.50 mm   |
| ISO3086     | SOIC (16) | 10.30 mm × 7.50 mm |
| ISO3088     |           |                    |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### ISO3082, IOS3088 Function Diagram





# **Table of Contents**

| 1 | Features 1                                 | 8  | Detailed Description                                 | 17          |
|---|--------------------------------------------|----|------------------------------------------------------|-------------|
| 2 | Applications 1                             |    | 8.1 Overview                                         | . 17        |
| 3 | Description 1                              |    | 8.2 Functional Block Diagrams                        | . 17        |
| 4 | Revision History2                          |    | 8.3 Feature Description                              | . 18        |
| 5 | Pin Configuration and Functions 4          |    | 8.4 Device Functional Modes                          | . 18        |
| 6 | Specifications 5                           | 9  | Application and Implementation                       | 20          |
| • | 6.1 Absolute Maximum Ratings               |    | 9.1 Application Information                          | . 20        |
|   | 6.2 ESD Ratings                            |    | 9.2 Typical Application                              | . 20        |
|   | 6.3 Recommended Operating Conditions       | 10 | Power Supply Recommendations                         | 22          |
|   | 6.4 Thermal Information                    | 11 | Layout                                               | 22          |
|   | 6.5 Insulation Specifications              |    | 11.1 Layout Guidelines                               | . 22        |
|   | 6.6 Safety-Related Certifications          |    | 11.2 Layout Example                                  | . 23        |
|   | 6.7 Safety Limiting Values                 | 12 | Device and Documentation Support                     | 24          |
|   | 6.8 Electrical Characteristics: Driver     |    | 12.1 Documentation Support                           | . 24        |
|   | 6.9 Electrical Characteristics: Receiver 8 |    | 12.2 Related Links                                   | . 24        |
|   | 6.10 Supply Current9                       |    | 12.3 Receiving Notification of Documentation Updates | s <b>24</b> |
|   | 6.11 Switching Characteristics: Driver     |    | 12.4 Community Resources                             | . 24        |
|   | 6.12 Switching Characteristics: Receiver9  |    | 12.5 Trademarks                                      | . 24        |
|   | 6.13 Insulation Characteristics Curves     |    | 12.6 Electrostatic Discharge Caution                 | . 24        |
|   | 6.14 Typical Characteristics               |    | 12.7 Glossary                                        |             |
| 7 | Parameter Measurement Information 13       | 13 | Mechanical, Packaging, and Orderable Information     | 25          |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | Changed the L(I01) and L(I02) parameters to external clearance and external creepage, respectively               |      |
|----|------------------------------------------------------------------------------------------------------------------|------|
| •  | Changed the L(I01) and L(I02) parameters to external clearance and external creepage, respectively               |      |
| •  | Changed the V <sub>PR</sub> parameter to apparent charge                                                         |      |
| •  | Switched the R and D pins of the master device in the Typical RS-485 Network With Full-Duplex Transceivers figur | e 20 |
| •  | Added the Receiving Notification of Documentation Updates section                                                | 24   |
| •  | Changed the Electrostatic Discharge Caution statement                                                            | 24   |
|    |                                                                                                                  |      |

| CI | hanges from Revision G (July 2015) to Revision H                                                                | jе |
|----|-----------------------------------------------------------------------------------------------------------------|----|
| •  | Changed the CDM value in ESD Ratings From: ±200 To: ±1000                                                       | 5  |
| •  | Changed the MON value of L(IO1) in Insulation and Safety-Related Package Characteristics From: 8.34 To: 8 mm    | 6  |
| •  | Changed the MON value of L(IO2) in Insulation and Safety-Related Package Characteristics From: 8.1 To: 8 mm     | 6  |
| •  | Moved the last list item " Routing the high-speed traces" to the second list items in Layout Guidelines section | 22 |

| CI | nanges from Revision F (May 2015) to Revision G                                             | је |
|----|---------------------------------------------------------------------------------------------|----|
| •  | Deleted "Rated mains voltage ≤ 400 V <sub>RMS</sub> " from <i>IEC 60664-1 Ratings Table</i> | 6  |
| •  | Changed "Maximum case temperature" To: "Maximum safety temperature" in Safety Limiting      | 7  |
| •  | Changed the Layout Guidelines section                                                       | 22 |

Submit Documentation Feedback

Copyright © 2008–2017, Texas Instruments Incorporated



| Cł       | hanges from Revision E (September 2011) to Revision F                                                                                                                                                                                                                                                         | Page               |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| •        | Added ESD Rating table, Thermal Information table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1                  |
| •        | Changed <i>Features</i> list item From: IEC 60747-5-2 (VDE 0884, Rev. 2) To: DIN V VDE V 0884-10 (VDE V 0884-10): 2006-12                                                                                                                                                                                     |                    |
| •        | VDE standard changed to DIN V VDE V 0884-10 (VDE V 0884-10):2006-12                                                                                                                                                                                                                                           |                    |
| <u>.</u> | Changed IEC 60664-1 Ratings Table. Basic isolation group SPECIFICATION entry From: Illa To: II                                                                                                                                                                                                                |                    |
| Cł       | hanges from Revision D (January 2011) to Revision E                                                                                                                                                                                                                                                           | Page               |
| •        | Changed Features list item From: 16 kV HBM To: 12 kV HBM                                                                                                                                                                                                                                                      | 1                  |
| •        | Changed ESD HBM spec value from ±16 to ±12 in ESD Ratings                                                                                                                                                                                                                                                     |                    |
| Cł       | hanges from Revision C (October 2009) to Revision D                                                                                                                                                                                                                                                           | Page               |
| •        | Added T <sub>STG</sub> row to the <i>Absolute Maximum Ratings</i>                                                                                                                                                                                                                                             | 5                  |
| •        | Added "Dynamic" conditions to Recommended Operating Conditions V <sub>ID</sub> spec with reference to ISO3086<br>Recommended Minimum Differential Input Voltage vs Signaling Rate                                                                                                                             | 5                  |
| •        | Changed for 3 V to 3.3 V in note 1 of the Recommended Operating Conditions table                                                                                                                                                                                                                              | 5                  |
| •        | Changed File Number from '1698195' to '220991 in Regulatory Information                                                                                                                                                                                                                                       | <u>6</u>           |
| •        | Changed $\theta_{JA}$ from 212 ° C/W to 168 ° C/W in conditions statement for $I_S$ spec.; and MAX current from 210 mA to 157 mA in Safety Limiting                                                                                                                                                           | 7                  |
| •        | Deleted V <sub>I</sub> = V <sub>CCI</sub> or 0 V from CMTI spec. Conditions statement. Added "Figure 13" in <i>Electrical Characteristics: Dri</i>                                                                                                                                                            | ver <mark>7</mark> |
| •        | Changed top row, UNIT column, split into 2 rows, top row µs and second row ns in Switching Characteristics: Drive                                                                                                                                                                                             | er 9               |
| •        | Changed graph for " DW-16 $\theta_{JC}$ Thermal Derating Curve per IEC 60747-5-2 " , Thermal Derating Curve                                                                                                                                                                                                   | 10                 |
| •        | Added the ISO3086 Recommended Minimum Differential Input Voltage vs Signaling Rate graph                                                                                                                                                                                                                      | 11                 |
| •        | Added note to bottom of first page of the Parameter Measurement Information                                                                                                                                                                                                                                   | 13                 |
| •        | Added Footnotes to the Driver Function Table and Receiver Function Table                                                                                                                                                                                                                                      | 18                 |
| Cł       | hanges from Revision B (December 2008) to Revision C                                                                                                                                                                                                                                                          | Page               |
| •        | Changed Recommended Operating Conditions table note From: For 3-V operation, $V_{CC1}$ or $V_{CC2}$ is specified from 3.15 V to 3.6V. To: For 3-V operation, $V_{CC1}$ is specified from 3.15 V to 3.6V.                                                                                                      | 5                  |
| Cł       | hanges from Revision A (June 2008) to Revision B                                                                                                                                                                                                                                                              | Page               |
| •        | Changed Features bullet From: 4000-V <sub>PEAK</sub> Isolation, To: 4000-V <sub>PEAK</sub> Isolation,, 560-V <sub>PEAK</sub> V <sub>IORM</sub>                                                                                                                                                                | 1                  |
| •        | Added the CSA column to Regulatory Information                                                                                                                                                                                                                                                                |                    |
| Cł       | hanges from Original (May 2008) to Revision A                                                                                                                                                                                                                                                                 | Page               |
| •        | Deleted the CSA column from Regulatory Information.                                                                                                                                                                                                                                                           | 6                  |
| •        | Changed the file number in the VDE column in Regulatory Information From: 40014131 To: 40016131                                                                                                                                                                                                               |                    |



## 5 Pin Configuration and Functions



#### **Pin Functions**

|                  | PIN                 |                     |     |                                                                               |  |
|------------------|---------------------|---------------------|-----|-------------------------------------------------------------------------------|--|
| NAME             | ISO3080,<br>ISO3086 | ISO3082,<br>ISO3088 | 1/0 | DESCRIPTION                                                                   |  |
| A 14 —           |                     | _                   | I   | Receiver noninverting input on the bus-side                                   |  |
| A                | _                   | 12                  | I/O | Transceiver noninverting Input or output (I/O) on the bus-side                |  |
| В                | 13                  | _                   | I   | Receiver inverting Input on the bus-side                                      |  |
| Б                | _                   | 13                  | I/O | Transceiver inverting input or output (I/O) on the bus-side                   |  |
| D                | 6                   | 6                   | I   | river input                                                                   |  |
| DE               | 5                   | 5                   | I   | Enables (when high) or disables (when low or open) driver output of ISO308x   |  |
|                  | 2                   | 2                   |     |                                                                               |  |
| GND1             | 7                   | 7                   | _   | Ground connection for V <sub>CC1</sub>                                        |  |
|                  | 8                   | 8                   |     |                                                                               |  |
|                  | 9                   | 9                   |     |                                                                               |  |
| GND2             | 10                  | 10                  | _   | Ground connection for V <sub>CC2</sub>                                        |  |
|                  | 15                  | 15                  |     |                                                                               |  |
| NC               |                     | 11                  |     | No connect                                                                    |  |
| NC               | _                   | 14                  |     | No connect                                                                    |  |
| R                | 3                   | 3                   | 0   | Receiver output                                                               |  |
| RE               | 4                   | 4                   | I   | Disables (when high or open) or enables (when low) receiver output of ISO308x |  |
| V <sub>CC1</sub> | 1                   | 1                   | _   | Power supply, V <sub>CC1</sub>                                                |  |
| V <sub>CC2</sub> | 16                  | 16                  | _   | Power supply, V <sub>CC2</sub>                                                |  |
| Υ                | 11                  | _                   | 0   | Driver noninverting output                                                    |  |
| Z                | 12                  | _                   | 0   | Driver inverting output                                                       |  |



# 6 Specifications

## 6.1 Absolute Maximum Ratings

See (1).

|                  |                                                                       |                                     | MIN  | MAX | UNIT |
|------------------|-----------------------------------------------------------------------|-------------------------------------|------|-----|------|
| $V_{CC}$         | Input supply voltage (2)                                              | V <sub>CC1</sub> , V <sub>CC2</sub> | -0.3 | 6   | V    |
| Vo               | Voltage at any bus I/O pin                                            |                                     | -9   | 14  | V    |
| $V_{IT}$         | Voltage input, transient pulse (through 100 $\Omega$ , see Figure 21) | A, B, Y, and Z                      | -50  | 50  | V    |
| VI               | Voltage input at any D, DE or RE pin                                  |                                     | -0.5 | 7   | V    |
| Io               | Receiver output current                                               |                                     |      | ±10 | mA   |
| TJ               | Maximum junction temperature                                          |                                     |      | 150 | °C   |
| T <sub>stg</sub> | Storage temperature                                                   |                                     | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                                            |               |                                                                     |                   | VALUE  | UNIT |
|--------------------------------------------|---------------|---------------------------------------------------------------------|-------------------|--------|------|
| V <sub>(ESD)</sub> Electrostatic discharge |               | 11                                                                  | Bus pins and GND1 | ±6000  |      |
|                                            | Electrostatic |                                                                     | Bus pins and GND2 | ±12000 | \/   |
|                                            |               | All pins                                                            | ±4000             | V      |      |
|                                            |               | Charged device model (CDM), per JEDEC specification JESD22-C101 (2) |                   | ±1000  |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

|                  |                                        |                     | MIN  | TYP      | MAX             | UNIT |
|------------------|----------------------------------------|---------------------|------|----------|-----------------|------|
| V <sub>CC1</sub> | Logic-side supply voltage (1)          |                     | 3.15 |          | 5.5             | V    |
| V <sub>CC2</sub> | Bus-side supply voltage <sup>(1)</sup> |                     | 4.5  | 5        | 5.5             | V    |
| Voc              | Voltage at either bus I/O pin          | А, В                | -7   |          | 12              | V    |
| $V_{IH}$         | High-level input voltage               | D, DE, RE           | 2    |          | V <sub>CC</sub> | V    |
| V <sub>IL</sub>  | Low-level input voltage                | D, DE, RE           | 0    |          | 0.8             |      |
| .,               | Differential input voltage             | A with respect to B | -12  |          | 12              | V    |
| $V_{ID}$         |                                        | Dynamic (ISO3086)   | See  | igure 10 |                 | V    |
| $R_L$            | Differential input resistance          |                     | 54   | 60       |                 | Ω    |
|                  | Output ourrant                         | Driver              | -60  |          | 60              | Λ    |
| I <sub>O</sub>   | Output current                         | Receiver            | -8   |          | 8               | mA   |
| T <sub>A</sub>   | Ambient temperature                    |                     | -40  |          | 85              | °C   |

(1) For 5-V operation,  $V_{CC1}$  or  $V_{CC2}$  is specified from 4.5 V to 5.5 V. For 3.3-V operation,  $V_{CC1}$  is specified from 3.15 V to 3.6 V.

<sup>(2)</sup> All voltage values except differential I/O bus voltages are with respect to network ground terminal and are peak voltage values.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.4 Thermal Information

|                                             |                                                                 | ISO308x                                 |      |      |  |  |
|---------------------------------------------|-----------------------------------------------------------------|-----------------------------------------|------|------|--|--|
|                                             | THERMAL METRIC(1)                                               |                                         |      |      |  |  |
|                                             |                                                                 |                                         |      |      |  |  |
| Rain Junction-to-ambient thermal resistance |                                                                 | Low-K thermal resistance <sup>(2)</sup> | 168  | °C/W |  |  |
| $R_{\theta JA}$                             |                                                                 | High-K thermal resistance               | 79.6 | C/VV |  |  |
| $R_{\theta JC(top)}$                        | R <sub>0JC(top)</sub> Junction-to-case (top) thermal resistance |                                         |      |      |  |  |
| $R_{\theta JB}$                             | R <sub>BJB</sub> Junction-to-board thermal resistance           |                                         |      |      |  |  |
| ΨЈТ                                         | Ψ <sub>JT</sub> Junction-to-top characterization parameter      |                                         |      |      |  |  |
| ΨЈВ                                         | Ψ <sub>JB</sub> Junction-to-board characterization parameter    |                                         |      | °C/W |  |  |
| $R_{\theta JC(bot)}$                        | Junction-to-case (bottom) thermal resistance                    |                                         | _    | °C/W |  |  |

- For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.
- (2) Tested in accordance with the Low-K or High-K thermal metric definitions of EIA/JESD51-3 for leaded surface mount packages.

6.5 Insulation Specifications

|                   | PARAMETER                                           | TEST CONDITIONS                                                                                                 | VALUE             | UNIT            |
|-------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------|-----------------|
| GENER             | AL                                                  |                                                                                                                 |                   |                 |
| CLR               | External clearance <sup>(1)</sup>                   | Shortest terminal-to-terminal distance through air                                                              | 8                 | mm              |
| CPG               | External creepage <sup>(1)</sup>                    | Shortest terminal-to-terminal distance across the package surface                                               | 8                 | mm              |
| DTI               | Distance through the insulation                     | Minimum internal gap (internal clearance)                                                                       | 0.008             | mm              |
| CTI               | Comparative tracking index                          | DIN EN 60112 (VDE 0303-11)                                                                                      | ≥400              | V               |
|                   | Material group                                      |                                                                                                                 | II                |                 |
|                   | Overvelte de cote de m                              | Rated mains voltage ≤ 150 V <sub>RMS</sub>                                                                      | I-IV              |                 |
|                   | Overvoltage category                                | Rated mains voltage ≤ 300 V <sub>RMS</sub>                                                                      | 1-111             |                 |
| DIN V V           | DE V 0884-10 (VDE V 0884-10):2006-12 <sup>(2)</sup> |                                                                                                                 |                   |                 |
| $V_{IORM}$        | Maximum repetitive peak isolation voltage           | AC voltage (bipolar)                                                                                            | 560               | $V_{PK}$        |
| V <sub>IOTM</sub> | Maximum transient isolation voltage                 | $V_{TEST} = V_{IOTM}$ , t = 60 s (qualification);<br>t = 1 s (100% production)                                  | 4000              | V <sub>PK</sub> |
| q <sub>pd</sub>   | Apparent charge (3)                                 | Method b1, $V_{PR} = V_{IORM} \times 1.5$ , 100% Production test with t = 1 s                                   | ≤5                | pC              |
| C <sub>IO</sub>   | Barrier capacitance, input to output (4)            | $V_1 = 0.4 \sin (4E6\pi t)$                                                                                     | 2                 | pF              |
| R <sub>IO</sub>   | Isolation resistance, input to output (4)           | $V_{IO}$ = 500 V, $T_A$ = 25°C, all pins on each side of the barrier tied together creating a 2-terminal device | >10 <sup>12</sup> | Ω               |
|                   |                                                     | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C                                                               | >10 <sup>9</sup>  | Ω               |
|                   | Pollution degree                                    |                                                                                                                 | 2                 |                 |
|                   | Climatic category                                   |                                                                                                                 | 40/125/21         |                 |

- (1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed circuit board are used to help increase these specifications.
- (2) This coupler is suitable for *basic electrical insulation* only within the maximum operating ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.
- (3) Apparent charge is electrical discharge caused by a partial discharge (pd).
- (4) All pins on each side of the barrier tied together creating a two-terminal device

### 6.6 Safety-Related Certifications

| no baroty itolatou bortimoutions                                                                                                          |                                                                                                                                    |                                                           |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--|--|--|--|--|
| VDE                                                                                                                                       | CSA                                                                                                                                | UL                                                        |  |  |  |  |  |
| Certified according to DIN V VDE V 0884-10 (VDE V 0884-10):2006-12                                                                        | Approved under CSA Component<br>Acceptance Notice 5A and IEC 60950-1                                                               | Recognized under UL 1577<br>Component Recognition Program |  |  |  |  |  |
| Basic insulation,<br>4000 V <sub>PK</sub> Maximum transient overvoltage,<br>560 V <sub>PK</sub> Maximum repetitive peak isolation voltage | 4000 V <sub>PK</sub> Isolation rating,<br>560 V <sub>PK</sub> Basic working voltage per CSA<br>60950-1-07 and IEC 60950-1 (2nd Ed) | Single Protection, 2500 V <sub>RMS</sub>                  |  |  |  |  |  |
| Certificate number: 40016131                                                                                                              | Master contract number: 220991                                                                                                     | File number: E181974                                      |  |  |  |  |  |

Submit Documentation Feedback

Copyright © 2008–2017, Texas Instruments Incorporated



## 6.7 Safety Limiting Values

Safety limiting<sup>(1)</sup> intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier, potentially leading to secondary system failures.

|                | PARAMETER                               | TEST CONDITIONS                                                                         | MIN | TYP | MAX | UNIT |
|----------------|-----------------------------------------|-----------------------------------------------------------------------------------------|-----|-----|-----|------|
| I <sub>S</sub> | Safety input, output, or supply current | $R_{\theta JA} = 79.6$ °C/W, $V_I = 5.5$ V, $T_J = 150$ °C, $T_A = 25$ °C, see Figure 1 |     |     | 286 | mA   |
| T <sub>S</sub> | Safety temperature                      |                                                                                         |     |     | 150 | °C   |

<sup>(1)</sup> The safety-limiting constraint is the maximum junction temperature specified in the data sheet. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the *Thermal Information* table is that of a device installed on a high-K test board for leaded surface-mount packages. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance.

#### 6.8 Electrical Characteristics: Driver

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | TEST CONDITIONS                                                                                                           |                                                                                   | MIN  | TYP                        | MAX      | UNIT  |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|------|----------------------------|----------|-------|
|                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $I_0 = 0$ mA, no load                                                                                                     |                                                                                   | 3    | 4.3                        | $V_{CC}$ |       |
| 137                 | Differential output voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | $R_L = 54 \Omega$ , See Figure 11                                                                                         |                                                                                   | 1.5  | 2.3                        |          | V     |
| V <sub>OD</sub>     | magnitude                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | $R_L = 100 \Omega$ (RS-                                                                                                   | 422), See Figure 11                                                               | 2    | 2.3                        |          | V     |
|                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V <sub>test</sub> from -7 V to                                                                                            | o +12 V, See Figure 12                                                            | 1.5  |                            |          |       |
| $\Delta  V_{OD} $   | Change in magnitude of the differential output voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | See Figure 11 a                                                                                                           | nd Figure 12                                                                      | -0.2 | 0                          | 0.2      | V     |
| V <sub>OC(SS)</sub> | Steady-state common-mode output voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | See Figure 13                                                                                                             | See Figure 13                                                                     |      | 2.6                        | 3        | V     |
| $\Delta V_{OC(SS)}$ | Change in steady-state common-<br>mode output voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | See Figure 13                                                                                                             |                                                                                   | -0.1 |                            | 0.1      | V     |
| V <sub>OC(pp)</sub> | Peak-to-peak common-mode output voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | See Figure 13                                                                                                             |                                                                                   |      | 0.5                        |          | V     |
| I <sub>I</sub>      | Input current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | D, DE, V <sub>I</sub> at 0 V                                                                                              | or V <sub>CC1</sub>                                                               | -10  |                            | 10       | μΑ    |
|                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ISO3082, ISO30                                                                                                            | 88                                                                                |      | ceiver bias<br>it paramete |          |       |
| l <sub>OZ</sub>     | High-impedance state output current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ISO3080                                                                                                                   | $V_Y$ or $V_Z = 12 V$ ,<br>$V_{CC} = 0 V$ or 5 V,<br>DE = 0 V, Other input at 0 V |      |                            | 1        |       |
|                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ISO3086                                                                                                                   | $V_Y$ or $V_Z = -7$ V.<br>$V_{CC} = 0$ V or 5 V,<br>DE = 0 V, Other input at 0 V  | -1   |                            |          | μΑ    |
|                     | Object of the state of the stat | V <sub>A</sub> or V <sub>B</sub> at –7 V, Other input at 0 V V <sub>A</sub> or V <sub>B</sub> at 12 V, Other input at 0 V |                                                                                   | 000  |                            | 000      | A     |
| los                 | Short-circuit output current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                           |                                                                                   | -200 |                            | 200      | mA    |
| CMTI                | Common-mode transient immunity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | See Figure 22 and Figure 23                                                                                               |                                                                                   | 25   | 50                         |          | kV/μs |



# 6.9 Electrical Characteristics: Receiver

over recommended operating conditions (unless otherwise noted)

|                    | PARAMETER                                | TEST CONDIT                                                                                          | TONS                   | MIN                    | TYP   | MAX  | UNIT |
|--------------------|------------------------------------------|------------------------------------------------------------------------------------------------------|------------------------|------------------------|-------|------|------|
| V <sub>IT(+)</sub> | Positive-going input threshold voltage   | I <sub>O</sub> = -8 mA                                                                               |                        |                        | -85   | -10  | mV   |
| V <sub>IT(-)</sub> | Negative-going input threshold voltage   | I <sub>O</sub> = 8 mA                                                                                |                        | -200                   | -115  |      | mV   |
| V <sub>hys</sub>   | Hysteresis voltage $(V_{IT+} - V_{IT-})$ |                                                                                                      |                        |                        | 30    |      | mV   |
| V <sub>OH</sub>    | High-level output voltage                | $V_{ID} = 200 \text{ mV}, I_{O} = -8 \text{ mA},$                                                    | 3.3-V V <sub>CC1</sub> | V <sub>CC1</sub> – 0.4 | 3.1   |      | V    |
|                    |                                          | See Figure 17                                                                                        | 5-V V <sub>CC1</sub>   | 4                      | 4.8   |      |      |
| .,                 | Low-level output voltage                 | $V_{ID} = -200 \text{ mV}, I_{O} = 8 \text{ mA},$                                                    | 3.3-V V <sub>CC1</sub> |                        | 0.15  | 0.4  | V    |
| V <sub>OL</sub>    |                                          | See Figure 17                                                                                        | 5-V V <sub>CC1</sub>   |                        | 0.15  | 0.4  | V    |
| I <sub>O(Z)</sub>  | High-impedance state output current      | $V_I = -7$ to 12 V, Other input                                                                      | = 0 V                  | -1                     |       | 1    | μΑ   |
|                    |                                          | $V_A$ or $V_B = 12 V$ , Other input                                                                  | t at 0 V               |                        | 0.04  | 0.1  |      |
|                    | Due input current                        | $V_A$ or $V_B = 12 \text{ V}$ , $V_{CC} = 0$ , Other input at 0 V                                    |                        |                        | 0.06  | 0.13 | mA   |
| I <sub>I</sub>     | Bus input current                        | $V_A$ or $V_B = -7$ V, Other input                                                                   | t at 0 V               | -0.1 -0.04             |       |      |      |
|                    |                                          | $V_A$ or $V_B = -7$ V, $V_{CC} = 0$ , O                                                              | ther input at 0 V      | -0.05                  | -0.03 |      |      |
| I <sub>IH</sub>    | High-level input current, RE             | V <sub>IH</sub> = 2 V                                                                                |                        | -10                    |       | 10   | μΑ   |
| I <sub>IL</sub>    | Low-level input current, RE              | V <sub>IL</sub> = 0.8 V                                                                              |                        | -10                    |       | 10   | μΑ   |
| R <sub>ID</sub>    | Differential input resistance            | A, B                                                                                                 |                        | 48                     |       |      | kΩ   |
| C <sub>D</sub>     | Differential input capacitance           | Test input signal is a 1.5-MHz sine wave with $1-V_{PP}$ amplitude. $C_D$ is measured across A and B |                        |                        | 7     |      | pF   |
| Cı                 | Input capacitance to ground              | VI = 0.4 sin (4E6πt)                                                                                 |                        |                        | 2     |      | pF   |



## 6.10 Supply Current

over recommended operating condition (unless otherwise noted)

| PARAMETER        |                                  | TEST CONDITIONS                                               |                      | MIN | TYP | MAX | UNIT |
|------------------|----------------------------------|---------------------------------------------------------------|----------------------|-----|-----|-----|------|
|                  | Landa at de accione la comunitat | RE at 0 V or V <sub>CC</sub> , DE at 0 V or V <sub>CC1</sub>  |                      |     |     | 8   | mΛ   |
| ICC1             | Logic-side supply current        | RE at 0 V or V <sub>CC</sub> , DE at 0 V or V <sub>CC1</sub>  | 5-V V <sub>CC1</sub> |     |     | 10  | mA   |
| I <sub>CC2</sub> | Bus-side supply current          | $\overline{\text{RE}}$ at 0 V or V <sub>CC</sub> , DE at 0 V, | No load              |     |     | 15  | mA   |

# 6.11 Switching Characteristics: Driver

over recommended operating conditions (unless otherwise noted)

| PARAMETER                                                                        |                                                                                       | TEST CONE  | DITIONS                 | MIN                                    | TYP | MAX | UNIT |    |
|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------|-------------------------|----------------------------------------|-----|-----|------|----|
|                                                                                  | Description dalor.                                                                    | ISO3080/82 |                         |                                        |     | 0.7 | 1.3  | μS |
| t <sub>PLH</sub> , t <sub>PHL</sub>                                              | Propagation delay                                                                     | ISO3086/88 |                         |                                        |     |     | 45   | ns |
| D) (1)                                                                           | Pulse skew ( t <sub>PHL</sub> -                                                       | ISO3080/82 |                         |                                        |     | 20  | 200  |    |
| PWD <sup>(1)</sup> Pulse skew ( IPHL - t <sub>PLH</sub>  )                       |                                                                                       | ISO3086/88 | See Figure 14           |                                        |     | 3   | 7.5  | ns |
| Differential output                                                              |                                                                                       | ISO3080/82 |                         |                                        | 0.5 | 0.9 | 1.5  | μS |
| t <sub>r</sub> , t <sub>f</sub>                                                  | signal rise and fall time ISO3086                                                     | ISO3086/88 | 38                      |                                        |     | 7   | 15   | ns |
|                                                                                  | Propagation delay,                                                                    |            | See Figure 15 and       | 50% V <sub>O</sub>                     |     | 2.5 | 7    |    |
| t <sub>PZH</sub> ,                                                               | high-impedance-to-<br>high-level output and                                           | ISO3080/82 | Figure 16,<br>DE at 0 V | 90% V <sub>O</sub>                     |     | 1.8 |      | μS |
| t <sub>PZL</sub>                                                                 | high-impedance-to-<br>low-level output                                                | ISO3086/88 |                         |                                        |     | 25  | 55   | ns |
|                                                                                  | Propagation delay,                                                                    | ISO3080/82 |                         |                                        |     | 95  | 225  |    |
| <sup>t</sup> PHZ <sup>,</sup> impedance out<br>t <sub>PLZ</sub> and low-level to | high-level-to-high-<br>impedance output<br>and low-level to high-<br>impedance output | ISO3086/88 | See Figure 15 and Fig   | See Figure 15 and Figure 16, DE at 0 V |     | 25  | 55   | ns |

<sup>(1)</sup> Also known as pulse skew

# 6.12 Switching Characteristics: Receiver

over recommended operating conditions (unless otherwise noted)

|                                        | PARAMETER                                                                                              | TEST CONDITIONS          | MIN | TYP | MAX | UNIT |
|----------------------------------------|--------------------------------------------------------------------------------------------------------|--------------------------|-----|-----|-----|------|
| $t_{\text{PLH}},t_{\text{PHL}}$        | Propagation delay                                                                                      |                          |     | 90  | 125 | 20   |
| PWD <sup>(1)</sup>                     | Pulse width distortion $ t_{PHL} - t_{PLH} $                                                           | See Figure 18            |     | 4   | 12  | ns   |
| $t_r, t_f$                             | Output signal rise and fall time                                                                       |                          |     | 1   |     | ns   |
| t <sub>PHZ</sub> ,<br>t <sub>PZH</sub> | Propagation delay, high-level-to-<br>high-impedance output and high-<br>impedance-to-high-level output | See Figure 19, DE at 0 V |     |     | 22  | ns   |
| t <sub>PZL</sub> , t <sub>PLZ</sub>    | Propagation delay, high-<br>impedance-to-low-level output<br>and low-level-to-high-impedance<br>output | See Figure 20, DE at 0 V |     |     | 22  | ns   |

(1) Also known as pulse skew.

# 6.13 Insulation Characteristics Curves



Figure 1. Thermal Derating Curve for Limiting Current per VDE



## 6.14 Typical Characteristics





## **Typical Characteristics (continued)**





### 7 Parameter Measurement Information



Figure 11. Driver V<sub>OD</sub> Test and Current Definitions

Figure 12. Driver V<sub>OD</sub> With Common-Mode Loading Test Circuit

### **NOTE**

Unless otherwise stated, test circuits are shown for half-duplex devices, ISO3082 and ISO3088. For full-duplex devices, the driver output pins are Y and Z.



Figure 13. Test Circuit and Waveform Definitions For The Driver Common-Mode Output Voltage



Figure 14. Driver Switching Test Circuit and Voltage Waveforms



## **Parameter Measurement Information (continued)**



Figure 15. Driver High-Level Output Enable and Disable Time Test Circuit and Voltage Waveforms



Figure 16. Driver Low-Level Output Enable and Disable Time Test Circuit and Voltage Waveform



Figure 17. Receiver Voltage and Current Definitions



Figure 18. Receiver Switching Test Circuit and Waveforms



# **Parameter Measurement Information (continued)**



Figure 19. Receiver Enable Test Circuit and Waveforms, Data Output High



Figure 20. Receiver Enable Test Circuit and Waveforms, Data Output Low



Note: This test is conducted to test survivability only. Data stability at the R output is not specified.

Figure 21. Transient Overvoltage Test Circuit



# **Parameter Measurement Information (continued)**



Figure 22. Half-Duplex Common-Mode Transient Immunity Test Circuit



Figure 23. Full-Duplex Common-Mode Transient Immunity Test Circuit



# 8 Detailed Description

#### 8.1 Overview

The ISO3080 and ISO3086 devices are isolated full-duplex differential line drivers and receivers while the ISO3082 and ISO3088 devices are isolated half-duplex differential line transceivers for TIA/EIA 485/422 applications. They are rated to provide galvanic isolation of up to 2500  $V_{RMS}$  for 60 s as per the standard. They have active-high driver enables and active-low receiver enables to control the data flow. They are available in two speed grades suitable for data transmission up to 200 kbps and 20 Mbps.

When the driver enable pin, DE, is logic high, the differential outputs Y and Z follow the logic states at data input D. A logic high at D causes Y to turn high and Z to turn low. In this case the differential output voltage defined as  $V_{OD} = V_{(Y)} - V_{(Z)}$  is positive. When D is low, the output states reverse, Z turns high, Y becomes low, and  $V_{OD}$  is negative. When DE is low, both outputs turn high-impedance. In this condition the logic state at D is irrelevant. The DE pin has an internal pulldown resistor to ground, thus when left open the driver is disabled (high-impedance) by default. The D pin has an internal pullup resistor to  $V_{CC}$ , thus, when left open while the driver is enabled, output Y turns high and Z turns low.

When the receiver enable pin, RE, is logic low, the receiver is enabled. When the differential input voltage defined as  $V_{ID} = V_{(A)} - V_{(B)}$  is positive and higher than the positive input threshold,  $V_{IT+}$ , the receiver output, R, turns high. When  $V_{ID}$  is negative and less than the negative and lower than the negative input threshold,  $V_{IT-}$ , the receiver output, R, turns low. If  $V_{ID}$  is between  $V_{IT+}$  and  $V_{IT-}$  the output is indeterminate. When RE is logic high or left open, the receiver output is high-impedance and the magnitude and polarity of  $V_{ID}$  are irrelevant. Internal biasing of the receiver inputs causes the output to go failsafe-high when the transceiver is disconnected from the bus (open-circuit), the bus lines are shorted (short-circuit), or the bus is not actively driven (idle bus).

### 8.2 Functional Block Diagrams



Figure 24. ISO3080, IOS3086 Functional Diagram



Figure 25. ISO3082, IOS3088 Functional Diagram



### 8.3 Feature Description

Table 1 provides an overview of the device features.

**Table 1. Device Features** 

| DEVICE  | RATED ISOLATION <sup>(1)</sup>               | TYPE        | DATA RATE |
|---------|----------------------------------------------|-------------|-----------|
| ISO3080 | 4000 V <sub>PK</sub> / 2500 V <sub>RMS</sub> | Full-duplex | 200 kbps  |
| ISO3086 | 4000 $V_{PK}$ / 2500 $V_{RMS}$               | Full-duplex | 20 Mbps   |
| ISO3082 | 4000 V <sub>PK</sub> / 2500 V <sub>RMS</sub> | Half-duplex | 200 kbps  |
| ISO3088 | 4000 V <sub>PK</sub> / 2500 V <sub>RMS</sub> | Half-duplex | 20 Mbps   |

<sup>(1)</sup> See Safety-Related Certifications table for detailed isolation ratings.

## 8.4 Device Functional Modes

Table 2 lists the driver functional modes and Table 3 lists the receiver functional modes.

Table 2. Driver Function Table (1)

| V                | V                | INPUT | ENABLE INPUT | OUTP | UTS <sup>(2)</sup> |
|------------------|------------------|-------|--------------|------|--------------------|
| V <sub>CC1</sub> | V <sub>CC2</sub> | (D)   | (DE)         | Y/A  | Z/B                |
| PU               | PU               | Н     | Н            | Н    | L                  |
| PU               | PU               | L     | Н            | L    | Н                  |
| PU               | PU               | X     | L            | Hi-Z | Hi-Z               |
| PU               | PU               | X     | OPEN         | Hi-Z | Hi-Z               |
| PU               | PU               | OPEN  | Н            | Н    | L                  |
| PD               | PU               | X     | X            | Hi-Z | Hi-Z               |
| PU               | PD               | X     | X            | Hi-Z | Hi-Z               |
| PD               | PD               | X     | X            | Hi-Z | Hi-Z               |

<sup>(1)</sup> PU = Powered Up; PD = Powered Down; H = Logic High; L= Logic Low; X = Irrelevant, Hi-Z = High Impedance (off)

Table 3. Receiver Function Table<sup>(1)</sup>

| V <sub>CC1</sub> | V <sub>CC2</sub> | DIFFERENTIAL INPUT $V_{ID} = (V_A - V_B)$                 | ENABLE<br>(RE) | OUTPUT<br>(R) |
|------------------|------------------|-----------------------------------------------------------|----------------|---------------|
| PU               | PU               | -0.01 V ≤ V <sub>ID</sub>                                 | L              | Н             |
| PU               | PU               | $-0.2 \text{ V} < \text{V}_{\text{ID}} < -0.01 \text{ V}$ | L              | ?             |
| PU               | PU               | V <sub>ID</sub> ≤ -0.2 V                                  | L              | L             |
| PU               | PU               | X                                                         | Н              | Hi-Z          |
| PU               | PU               | X                                                         | OPEN           | Hi-Z          |
| PU               | PU               | Open circuit                                              | L              | Н             |
| PU               | PU               | Short circuit                                             | L              | Н             |
| PU               | PU               | Idle (terminated) bus                                     | L              | Н             |
| PD               | PU               | X                                                         | X              | Hi-Z          |
| PU               | PD               | X                                                         | L              | Н             |

(1) PU = Powered Up; PD = Powered Down; H = Logic High; L= Logic Low; X = Irrelevant, Hi-Z = High Impedance (off), ? = Indeterminate

<sup>(2)</sup> Driver output pins are Y and Z for full-duplex devices and A and B for half-duplex devices.



#### 8.4.1 Device I/O Schematics



Figure 26. Device I/O Schematics

## 9 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The ISO308x family consists of RS-485 transceivers commonly used for asynchronous data transmissions. Full-duplex implementation requires two signal pairs (four wires), and allows each node to transmit data on one pair while simultaneously receiving data on the other pair. For half-duplex transmission, only one pair is shared for both transmission and reception of data. To eliminate line reflections, each cable end is terminated with a termination resistor,  $R_{(T)}$ , whose value matches the characteristic impedance, Z0, of the cable. This method, known as parallel termination, allows for higher data rates over longer cable length.

## 9.2 Typical Application



a) Independent driver and receiver enable signals



b) Combined enable signals for use as directional control pin



c) Receiver always on

Copyright © 2016, Texas Instruments Incorporated

Figure 27. Half-Duplex Transceiver Configurations



Figure 28. Typical RS-485 Network With Full-Duplex Transceivers



## **Typical Application (continued)**

### 9.2.1 Design Requirements

RS-485 is a robust electrical standard suitable for long-distance networking that can be used in a wide range of applications with varying requirements, such as distance, data rate, and number of nodes. Table 4 lists the design parameters.

**Table 4. Design Parameters** 

| PARAMETER                     | VALUE                         |
|-------------------------------|-------------------------------|
| Pullup and pulldown resistors | 1 k $\Omega$ to 10 k $\Omega$ |
| Decoupling capacitors         | 100 nF                        |

## 9.2.2 Detailed Design Procedure

The data rate and cable length have an inverse relationship which means the higher the data rate, the shorter the cable length; and conversely, the lower the data rate, the longer the cable length. When connecting a node to the bus, the distance between the transceiver inputs and the cable trunk, known as the stub, should be as short as possible. Stubs present a nonterminated piece of bus line which can introduce reflections as the length of the stub increases. As a general guideline, the electrical length, or round-trip delay, of a stub should be less than one-tenth of the rise time of the driver. The RS-485 standard specifies that a compliant driver must be able to driver 32 unit loads (ULs), where 1 UL represents a load impedance of approximately 12  $k\Omega$ . Because the ISO308x family consists of 1/8 UL transceivers, connecting up to 256 receivers to the bus is possible.

### 9.2.3 Application Curve



Figure 29. ISO308x Output



# 10 Power Supply Recommendations

To help ensure reliable operation at all data rates and supply voltages, a 0.1-μF bypass capacitor is recommended at the input and output supply pins (V<sub>CC1</sub> and V<sub>CC2</sub>). The capacitors should be placed as close to the supply pins as possible. If only a single primary-side power supply is available in an application, isolated power can be generated for the secondary-side with the help of a transformer driver such as Texas Instruments' SN6501. For such applications, detailed power supply design and transformer selection recommendations are available in SN6501 Transformer Driver for Isolated Power Supplies.

## 11 Layout

## 11.1 Layout Guidelines

ON-chip IEC-ESD protection is good for laboratory and portable equipment but never sufficient for EFT and surge transients occurring in industrial environments. Therefore, robust and reliable bus node design requires the use of external transient protection devices. Because ESD and EFT transients have a wide frequency bandwidth from approximately 3-MHz to 3-GHz, high-frequency layout techniques must be applied during PCB design. A minimum of four layers is required to accomplish a low EMI PCB design (see Figure 30).

- Layer stacking should be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane, and low-frequency signal layer.
- Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of their inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link.
- Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow.
- Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100 pF/in<sup>2</sup>.
- Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links usually have margin to tolerate discontinuities such as vias.
- Place the protection circuitry close to the bus connector to prevent noise transients from penetrating your board.
- Use V<sub>CC</sub> and ground planes to provide low-inductance. High-frequency currents might follow the path of least inductance and not necessarily the path of least resistance.
- Design the protection components into the direction of the signal path. Do not force the transient currents to divert from the signal path to reach the protection device.
- Apply 0.1-µF bypass capacitors as close as possible to the V<sub>CC</sub>-pins of transceiver, UART, and controller ICs on the board.
- Use at least two vias for V<sub>CC</sub> and ground connections of bypass capacitors and protection devices to minimize effective via-inductance.
- Use  $1-k\Omega$  to  $10-k\Omega$  pullup and pulldown resistors for enable lines to limit noise currents in these lines during transient events.
- Insert pulse-proof resistors into the A and B bus lines if the TVS clamping voltage is higher than the specified maximum voltage of the transceiver bus pins. These resistors limit the residual clamping current into the transceiver and prevent it from latching up.
- While pure TVS protection is sufficient for surge transients up to 1 kV, higher transients require metal-oxide varistors (MOVs) which reduce the transients to a few hundred volts of clamping voltage, and transient blocking units (TBUs) that limit transient current to less than 1 mA.



## **Layout Guidelines (continued)**

If an additional supply voltage plane or signal layer is needed, add a second power or ground plane system to the stack to keep it symmetrical. This makes the stack mechanically stable and prevents it from warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly.

For detailed layout recommendations, refer to the Digital Isolator Design Guide.

### 11.2 Layout Example



Figure 30. Recommended Layer Stack



## 12 Device and Documentation Support

## 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

- Communication Module Reference Design for Functional Isolated RS-485, CAN, and I2C Data Transmission
- Digital Isolator Design Guide
- Dual Isolated Half-Duplex RS-485 Repeater
- Isolation Glossary
- Programmable Logic Controller (PLC) I/O Module Front- End Controller with Tiva C Series ARM<sup>®</sup> Cortex<sup>®</sup>-M4
  MCU
- Small Form Factor, Digital Isolator-Based Half-Duplex RS- 485 Interface Module Reference Design
- SN6501 Transformer Driver for Isolated Power Supplies

#### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 5. Related Links

| PARTS   | PRODUCT FOLDER | ORDER NOW  | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|---------|----------------|------------|---------------------|---------------------|---------------------|
| ISO3080 | Click here     | Click here | Click here          | Click here          | Click here          |
| ISO3082 | Click here     | Click here | Click here          | Click here          | Click here          |
| ISO3086 | Click here     | Click here | Click here          | Click here          | Click here          |
| ISO3088 | Click here     | Click here | Click here          | Click here          | Click here          |

#### 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.5 Trademarks

E2E is a trademark of Texas Instruments.

ARM, Cortex are registered trademarks of ARM Ltd..

All other trademarks are the property of their respective owners.

## 12.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

www.ti.com

## 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**DW0016B** 





# **PACKAGE OUTLINE**

## SOIC - 2.65 mm max height



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.

www.ti.com



## **EXAMPLE BOARD LAYOUT**

# **DW0016B**

# SOIC - 2.65 mm max height

OIC



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

www.ti.com



## **EXAMPLE STENCIL DESIGN**

# **DW0016B**

# SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- Board assembly site may have different recommendations for stencil design.

www.ti.com





6-Feb-2020

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | _                | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp              | Op Temp (°C) | Device Marking   | Samples |
|------------------|--------|--------------|--------------------|------|------------------|----------------------------|------------------|----------------------------|--------------|------------------|---------|
| ISO3080DW        | ACTIVE | SOIC         | Drawing            | 16   | <b>Qty</b><br>40 | (2)<br>Green (RoHS         | (6)<br>NIPDAU    | (3)<br>Level-2-260C-1 YEAR | -40 to 85    | (4/5)<br>ISO3080 | Cl      |
|                  |        |              |                    |      |                  | & no Sb/Br)                |                  |                            |              |                  | Samples |
| ISO3080DWG4      | ACTIVE | SOIC         | DW                 | 16   | 40               | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR        | -40 to 85    | ISO3080          | Samples |
| ISO3080DWR       | ACTIVE | SOIC         | DW                 | 16   | 2000             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR        | -40 to 85    | ISO3080          | Samples |
| ISO3082DW        | ACTIVE | SOIC         | DW                 | 16   | 40               | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR        | -40 to 85    | ISO3082          | Samples |
| ISO3082DWG4      | ACTIVE | SOIC         | DW                 | 16   | 40               | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR        | -40 to 85    | ISO3082          | Samples |
| ISO3082DWR       | ACTIVE | SOIC         | DW                 | 16   | 2000             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR        | -40 to 85    | ISO3082          | Samples |
| ISO3082DWRG4     | ACTIVE | SOIC         | DW                 | 16   | 2000             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR        | -40 to 85    | ISO3082          | Samples |
| ISO3086DW        | ACTIVE | SOIC         | DW                 | 16   | 40               | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR        | -40 to 85    | ISO3086          | Samples |
| ISO3086DWG4      | ACTIVE | SOIC         | DW                 | 16   | 40               | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR        | -40 to 85    | ISO3086          | Samples |
| ISO3086DWR       | ACTIVE | SOIC         | DW                 | 16   | 2000             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR        | -40 to 85    | ISO3086          | Samples |
| ISO3088DW        | ACTIVE | SOIC         | DW                 | 16   | 40               | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR        | -40 to 85    | ISO3088          | Samples |
| ISO3088DWG4      | ACTIVE | SOIC         | DW                 | 16   | 40               | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR        | -40 to 85    | ISO3088          | Samples |
| ISO3088DWR       | ACTIVE | SOIC         | DW                 | 16   | 2000             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR        | -40 to 85    | ISO3088          | Samples |
| ISO3088DWRG4     | ACTIVE | SOIC         | DW                 | 16   | 2000             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR        | -40 to 85    | ISO3088          | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.



## PACKAGE OPTION ADDENDUM

6-Feb-2020

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 30-Nov-2019

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All difficultions are norminal |      |                    |    |      |                          |                          |            |            |            |            |           |                  |
|--------------------------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                         |      | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| ISO3080DWR                     | SOIC | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO3082DWR                     | SOIC | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO3086DWR                     | SOIC | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO3088DWR                     | SOIC | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

www.ti.com 30-Nov-2019



#### \*All dimensions are nominal

| 7 till difficilities are memilian |              |                 |      |      |             |            |             |
|-----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| ISO3080DWR                        | SOIC         | DW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| ISO3082DWR                        | SOIC         | DW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| ISO3086DWR                        | SOIC         | DW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| ISO3088DWR                        | SOIC         | DW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated