## **Project Report**

# On RISC-V & HPC



# Submitted In partial fulfilment

For the award of the Degree of

# PG-Diploma in Embedded Systems and Design (PG-DESD)

C-DAC, ACTS (Pune)

**Guided By:** 

Mr. Surendra Billa Mr. Hrushikesh Jadhav

**Submitted By:** 

NAME PRN
Mr. Katkar Tejas Bhanudas Tara 230940130035

Mr. Bhanu Praskash Agrawal 230940130015

Ms. Muskan Sharma 230940130037

Ms. Ghorpade Akanksha Abhay 230940130025

Centre for Development of Advanced Computing (C-DAC), ACTS

(Pune- 411008)

### Acknowledgement

This is to acknowledge our indebtedness to our Project Guide, **Mr. Surendra Billa** and **Mr. Hrushikesh Jadhav** C-DAC ACTS, Pune for her constant guidance and helpful suggestion for preparing this project **RISC-V & HPC**. We express our deep gratitude towards her for inspiration, personal involvement, constructive criticism that she provided us along with technical guidance during the course of this project.

We take this opportunity to thank Head of the department **Mr. Gaur Sunder** for providing us such a great infrastructure and environment for our overall development.

We express sincere thanks to Mrs. Namrata Ailawar, Process Owner, for their kind cooperation and extendible support towards the completion of our project.

It is our great pleasure in expressing sincere and deep gratitude towards Mrs. Risha P R (Program Head) Mrs. Srujana Bhamidi (Course Coordinator, PG-DESD) for their valuable guidance and constant support throughout this work and help to pursue additional studies.

Also, our warm thanks to **C-DAC ACTS Pune**, which provided us this opportunity to carry out, this prestigious Project and enhance our learning in various technical fields.

| <u>NAME</u>                    | <u>PRN</u>   |
|--------------------------------|--------------|
| Mr. Katkar Tejas Bhanudas Tara | 230940130035 |
|                                |              |
| Mr. Bhanu Praskash Agrawal     | 230940130015 |
|                                |              |
| Ms. Muskan Sharma              | 230940130037 |
|                                |              |
| Ms. Ghorpade Akanksha Abhay    | 230940130025 |

## **ABSTRACT**

The RISC-V Vector Extension (RVV) is a pivotal advancement in processor architecture, designed to enhance performance for a wide range of computational tasks. This abstract explores the key features and benefits of the RVV, including its scalable vector length, customizable data types, and support for parallel processing. Additionally, it examines the potential impact of RVV on various application domains, such as scientific computing, machine learning, and multimedia processing. By providing a flexible and efficient framework for vector operations, the RVV promises to revolutionize the landscape of processor design and accelerate the development of next-generation computing systems.

## **Table of Contents**

| S. No     | Title                                                     | Page No. |
|-----------|-----------------------------------------------------------|----------|
| i         | Front Page                                                | I        |
| ii<br>iii | Acknowledgement                                           | II       |
| iv        | Abstract                                                  | Ш        |
| V         | <b>Table of Contents</b>                                  | IV       |
| 1         | Introduction                                              | 01-02    |
| 1.1       | Introduction                                              | 01       |
| 1.2       | Objective and Specifications                              | 02       |
| 2         | Literature Review                                         | 03-04    |
| 3         | Methodology/ Techniques                                   | 05-16    |
| 3.1       | Introduction                                              | 05       |
|           | <b>3.1.1</b> Cross Compilation                            |          |
|           | <b>3.1.2</b> QEMU                                         |          |
| 3.2       | Flowchart                                                 | 08       |
|           | <b>3.2.1</b> Developing RISC-V Vector extension Toolchain |          |
|           | 3.2.2 RISC-V Vector extension on emulator                 |          |
| 3.3       | Procedure for developing RISC-V V Toolchain               |          |
| 4         | Implementation                                            | 17 - 25  |
| 4.1       | Implementation                                            | 17       |
| 5         | Results                                                   | 26 - 28  |
| 5.1       | Results                                                   | 26       |
| 6         | Conclusion                                                | 29       |
| 6.1       | Conclusion                                                | 29       |
| 7         | References                                                | 31       |
| 7.1       | References                                                | 31       |

# Chapter 1 Introduction

#### 1.1 Introduction

RISC-V, pronounced "risk-five", is an open-source instruction set architecture (ISA) shaking up the world of processor design. Unlike traditional architectures controlled by specific companies, RISC-V is freely available and modular, allowing for customization and innovation at every level. This introduction will guide you through the key features of RISC-V and its potential impact on the future of computing. Dive into the world of parallel processing with RISC-V Vector Extension (RVV), an exciting addition to the open-source RISC-V instruction set architecture. RVV equips RISC-V processors with the ability to perform operations on multiple data elements simultaneously, boosting performance for numerous applications like multimedia, signal processing, and scientific computing.

The open-source nature of RISC-V allows for customization and experimentation at every level, including building your own toolchain for the exciting RISC-V Vector Extension (RVV). This introduction will guide you through the process, highlighting key steps and resources to get started.

RVV is still evolving, with ongoing development and optimization. Its open-source nature and vast potential make it a key player in shaping the future of vector processing across various computing domains.

By understanding RVV, we can equip our self with knowledge about a powerful technology poised to revolutionize how we handle data and tackle demanding computational tasks.

# Chapter 2

#### LITERATURE REVIEW

# Zhenhao Li: Wei Hu: Shuang Chen [1] Design and Implementation of CNN Custom Processor Based on RISC-V Architecture

With the rapid development of CNN (convolutional neural networks), the traditional CPU platform cannot make full use of the parallelism of CNN. We decide to adopt a new and popular processor architecture: the risc-v architecture for experimental design. In this paper, a new convolutional neural network processor is designed based on risc-v architecture. The processor can take advantage of the parallelism of CNN and is more flexible. This paper completely designed a CNN processor based on the risc-v architecture. The processor uses a classic five-stage pipeline structure, and implements instruction buffer memory and data buffer memory, and adds peripherals such as FLASH, SRAM, and SDRAM. And, this paper designed custom instructions. Given the convolution operation frequently occurring in CNN, vector store instruction, vector load instruction, vector addition instruction, and convolution operation instruction are designed to accelerate the execution of the convolution process. The design has passed the simulation experiment. It can not only complete the general instructions but also run the custom instructions. The final simulation test verified the correctness of the design.

# Zhenhao Li: Wei Hu: Shuang Chen [2] Performance Modelling-driven Optimization of RISC-V Hardware for Efficient SpMV

The growing need for inference on edge devices brings with it a necessity for efficient hardware, optimized for particular computational kernels, such as Sparse Matrix-Vector Multiplication (SpMV). With the RISC-V Instruction Set Architecture (ISA) providing unprecedented freedom to hardware designers, there is now a greater opportunity to tailor these microarchitectures to both the application requirements and the data it is expected to

process

# **Chapter 3**

# **Methodology and Techniques**

#### 3.1 INTRODUCTION

The project involves implementing the RISC-V vector extension on an emulator and developing a cross-compilation toolchain. This extension enables efficient parallel processing of data, enhancing the performance of RISC-V processors for vectorized workloads. The emulator will simulate the execution of vectorized instructions, providing a platform for testing and debugging vectorized code. Concurrently, the cross-compilation toolchain will facilitate the development of vectorized applications by allowing developers to compile code on one architecture (e.g., x86) for execution on RISC-V processors with vector extensions. Overall, the project aims to advance the accessibility and utilization of RISC-V vector processing capabilities for various computational tasks.

#### 3.1.1 Cross Compilation

Cross-compilation refers to the process of compiling code on one architecture or platform (the host) to run on a different architecture or platform (the target). This is commonly done when developing software for embedded systems, mobile devices, or different operating systems.

# Cross Compiler Operation Host Machine Cross Compiler Target Machine Target compatible binary Source Code

Fig 3.1 Cross Compiler Operation

Cross-compilers operate by examining the source code and producing machine code tailored for a different processor and/or operating system than that of the compilation host. These compilers facilitate the development of software for platforms distinct from the one on which the compilation occurs. Similar to native compilers, cross-compilers can implement optimizations like loop unrolling, function inlining, and instruction scheduling to enhance the performance and efficiency of the generated code for the target system.

In the context of RISC-V vector extension toolchain where RISC-V is the target and x86 is the host, cross-compilation involves compiling software on an x86-based system (the host) to run on a RISC-V processor (the target). The cross-compilation toolchain includes:

**Cross Compiler:** This is a compiler specifically configured to generate machine code for the target architecture (RISC-V) while running on the host architecture (x86). It translates high-level source code (such as C or C++) into machine code that the target architecture can execute

**Cross Assembler:** Similar to the compiler, the cross-assembler translates assembly language code written for the target architecture into machine code while running on the host architecture.

**Cross linker**: The cross-linker is responsible for linking together object files and libraries generated by the cross-compiler into an executable binary that can run on the target architecture.

**Cross debugger:** This tool helps in debugging programs compiled for the target architecture. It allows developers to step through the code, inspect variables, and analyze runtime behavior, all while running on the host system.

Cross-compilation allows developers to take advantage of the more powerful and familiar development environment of the host system while targeting different architectures or platforms. It's particularly useful for embedded systems where the target hardware might not have the resources or tooling necessary for compiling software directly on the device. Additionally, cross-compilation can improve development efficiency by enabling faster compilation and testing cycles.

#### **3.1.2 QEMU**

**QEMU** (Quick Emulator) is a free and open-source emulator. It emulates a computer's processor through dynamic binary translation and provides a set of different hardware and device models for the machine, enabling it to run a variety of guest operating systems. It can interoperate with Kernel-based Virtual Machine (KVM) to run virtual machines at near-native speed. QEMU can also do emulation for user-level processes, allowing applications compiled for one architecture to run on another.<sup>[4]</sup>

QEMU supports the emulation of various architectures, including x86, ARM, PowerPC, RISC-V, and others.

QEMU can emulate network cards (of different models) which share the host system's connectivity by doing network address translation, effectively allowing the guest to use the same network as the host. The virtual network cards can also connect to network cards of other instances of QEMU or to local TAP interfaces. Network connectivity can also be achieved by bridging a TUN/TAP interface used by QEMU with a non-virtual Ethernet interface on the host OS using the host OS's bridging features.

QEMU integrates several services to allow the host and guest systems to communicate; for example, an integrated SMB server and network-port redirection (to allow incoming connections to the virtual machine). It can also boot Linux kernels without a boot loader.

QEMU does not depend on the presence of graphical output methods on the host system. Instead, it can allow one to access the screen of the guest OS via an integrated VNC server. It can also use an emulated serial line, without any screen, with applicable operating systems.

Simulating multiple CPUs running SMP is possible.

QEMU does not require administrative rights to run unless additional kernel modules for improving speed (like KQEMU) are used or certain modes of its network connectivity model are utilized.

#### 3.2 FLOWCHART

## 3.2.1 Developing RISC-V Vector extension Toolchain

The following flowchart shows flow of developing the RISC-V vector extension toolchain:

|     | Start                                                        |
|-----|--------------------------------------------------------------|
| 2.  |                                                              |
|     | Set Up Development Environment                               |
| 4.  |                                                              |
| 5.  | Install Required Dependencies (e.g., build tools, libraries) |
| 6.  |                                                              |
| 7.  | Set Up RISC-V Toolchain Sources                              |
| 8.  |                                                              |
| 9.  | Set Up RVV Extension Sources                                 |
| 10. | '                                                            |
|     | Configure Toolchain                                          |
| 12. | ·                                                            |
| 13. |                                                              |
| 14. | •                                                            |
| 15. |                                                              |
| 16. | ·                                                            |
| 17. |                                                              |
| 18. | •                                                            |
| 19. | 1                                                            |
| 20. | ·                                                            |
|     | Build Toolchain                                              |
| 22. | '                                                            |
| 23. | ·                                                            |
| 24. | ·                                                            |
| 25. |                                                              |
| 26. | ·                                                            |
| 27. |                                                              |
| 28. | ·                                                            |
| 29. | •                                                            |
| 30. | ·                                                            |
| 31. | 1                                                            |
| 32. |                                                              |

| 33.   Install Toolchain |                               |  |
|-------------------------|-------------------------------|--|
| 34.                     |                               |  |
| 35.                     | Run make install command      |  |
| 36.                     |                               |  |
| 37.                     | Install Binutils              |  |
| 38.                     |                               |  |
| 39.                     | Install GCC                   |  |
| 40.                     |                               |  |
| 41.                     | Install Runtime Libraries     |  |
| 42.                     |                               |  |
| 43.                     | Install RVV Extension Support |  |
| 44.                     |                               |  |
| <b>45. End</b>          |                               |  |

Fig 3.2 Flowchart of developing toolchain

```
bhanu@fedora:~/Documents/tars_glibc/tars$ tree -d -L 2
  binutils
     - binutils-2.39
    binutils-build
   busybox
   clfs
   gcc
    gcc-13.0.1-20230401
    gcc-build gcc-static
   glibc
    glibc-2.37
    glibc-build
   gmp
   __ gmp-6.2.1
   isl
   isl-0.24
   linux
   └ linux-6.7.3
   mpc
   mpc-0.34
   mpfr
   mpfr-4.1.1
   zlib
```





The following are the steps to build the cross compilation toolchain for RISC-V vector extension on x86 host machine:

➤ Configure the build environment: This involves setting up your host machine and creating the directories that will hold the cross-compilation toolchain and target image.

Create the target image's file system hierarchy: This involves creating the basic directory structure for your target image, including directories for things like







/mnt, /opt, /proc, /root, /sbin, /srv, /sys, /tmp



- ➤ **Build the cross compiler:** This is a compiler that can be used to compile code for a different architecture than the one you are running on. You will need a cross compiler to build the kernel and other software for your target image.
- ➤ **Build the C library:** The C library is a collection of essential functions that are used by many programs. You will need to build a C library for your target image before you can build other software.

```
bhanu@fedora:~/Documents/tars_glibc/tars$ tree -d -L 2
   binutils
      - binutils-2.39
      - binutils-build
   busybox
   clfs
   gcc
      gcc-13.0.1-20230401
      gcc-build
      gcc-static
   glibc
     glibc-2.37
     - glibc-build
       gmp-6.2.1
   isl
    isl-0.24
   linux
    - linux-6.7.3
    mpc-0.34
   mpfr
    mpfr-4.1.1
   zlib
```

- ➤ **Build the target image:** This involves compiling the kernel and other software for your target image, and then packaging it all up into a bootable image.
- > Install the target image on your target machine: This can be done on a physical machine or a virtual machine.

#### 3.2.2 RISC-V Vector extension on emulator

The following flowchart shows the flow of RISC-V vector extension on the emulator:



Fig 3.3 Flowchart of RISC-V Vector on the emulator

#### **Compile RISC-V Program using GNU Toolchain:**

- Write or obtain the source code of a RISC-V program.
- Use the RISC-V GNU toolchain, which includes the GNU Compiler Collection (GCC) for RISC-V, to compile the source code.

#### **Generate RISC-V Executable Binary (ELF Format):**

• After compilation, the RISC-V program is transformed into an executable binary in the ELF (Executable and Linkable Format) format.

#### **Load RISC-V Executable Binary into QEMU Emulator:**

- QEMU is a versatile emulator that supports various architectures, including RISC-V.
- Load the generated RISC-V executable binary into the QEMU emulator environment.

#### **Run RISC-V Program on QEMU Emulator:**

- Execute the loaded RISC-V program within the QEMU emulator environment.
- QEMU emulates the RISC-V instruction set architecture, allowing the program to run as if it were running on real RISC-V hardware.

#### 3.3 PROCEDURE FOR DEVELOPING A RISC-V TOOLCHAIN

#### **Configuring the Environment**

Before beginning this process, you need to configure the build environment. First, turn on Bash hash functions:

#### **\$ set +h**

Make sure that newly created files/directories are writable only by the owner

#### \$ umask 022

You'll use your home directory as the main build directory. (this isn't a requirement). This is where the cross-compilation toolchain and target image will be installed and put into the lj-os subdirectory.

```
$ export LJOS=~/lj-os
$ mkdir -pv ${LJOS}
$ export LC_ALL=POSIX
$ export PATH=${LJOS}/cross-tools/bin:/bin:/usr/bin
```

After setting the above environment variables, create the target image's filesystem hierarchy:

```
$ mkdir -pv
$\{LJOS\\{\bin,\boot\{,\grub\},\dev,\{\etc\,\}\opt,\home,\lib\\{\firmware,\modules\},\lib64,\mnt\}
$ cd lj-os
$ cd boot
$ mkdir grub
$ cd ../..
$ mkdir -pv ${LJOS}/{proc,media/{floppy,cdrom},sbin,srv,sys}
$ mkdir -pv ${LJOS}/var/{lock,log,mail,run,spool}
$ mkdir -pv ${LJOS}/var/{opt,cache,lib/{misc,locate},local}
$ install -dv -m 0750 ${LJOS}/root
$ install -dv -m 1777 ${LJOS}{/var,}/tmp
$ install -dv ${LJOS}/etc/init.d
$ mkdir -pv ${LJOS}/usr/{,local/}{bin,include,lib{,64},sbin,src}
$ mkdir -pv ${LJOS}/usr/{,local/}share/{doc,info,locale,man}
$ mkdir -pv ${LJOS}/usr/{,local/}share/{misc,terminfo,zoneinfo}
$ mkdir -pv ${LJOS}/usr/{,local/}share/man/man{1,2,3,4,5,6,7,8}
$ for dir in ${LJOS}/usr{,/local}; do
                                        ln -sv share/{man,doc,info} ${dir};
```

This directory tree is based on the Filesystem Hierarchy Standard (FHS), Create the directory for a cross-compilation toolchain:

\$ install -dv \${LJOS}/cross-tools{,/bin}

Use a symlink to /proc/mounts to maintain a list of mounted filesystems properly in the /etc/mtab file:

\$ ln -svf ../proc/mounts \${LJOS}/etc/mtab

Then create the /etc/passwd file, listing the root user account

 $\ cat > \{LJOS\}/etc/passwd << "EOF"$ 

root::0:0:root:/root:/bin/ash

**EOF** 

Create the /etc/group file with the following command:

\$ cat > \${LJOS}/etc/group << ''EOF''</pre>

root:x:0:

bin:x:1:

**sys:x:2:** 

kmem:x:3:

tty:x:4:

daemon:x:6:

disk:x:8:

dialout:x:10:

video:x:12:

utmp:x:13:

usb:x:14:

**EOF** 

The target system's /etc/fstab:

```
$ cat > ${LJOS}/etc/fstab << "EOF"
# file system mount-point type options
                                            dump fsck
#
                                order
                    auto defaults
rootfs
                                      1
          /proc
                      proc defaults
                                             0
proc
                    sysfs defaults
                                           0
sysfs
          /sys
                       devpts gid=4,mode=620 0
devpts
           /dev/pts
                                                    0
tmpfs
           /dev/shm
                        tmpfs defaults
                                                0
EOF
```

The target system's /etc/profile to be used by the Almquist shell (ash) once the user is logged in to the target machine:

```
$ cat > ${LJOS}/etc/profile << ''EOF''
export PATH=/bin:/usr/bin
if [`id -u` -eq 0]; then
        PATH=/bin:/sbin:/usr/bin:/usr/sbin
        unset HISTFILE
fi
# Set up some environment variables.
export USER=`id -un`
export LOGNAME=$USER
export HOSTNAME=`/bin/hostname`
export HISTSIZE=1000
export PAGER='/bin/more '</pre>
```

C-DAC ACTS (Pune)/PG-DESD/

export EDITOR='/bin/vi'

**EOF** 

\$echo ''ljos-test'' > \${LJOS}/etc/HOSTNAME

\$cat > \${LJOS}/etc/issue<< "EOF"</pre>

**Linux Journal OS 0.1a** 

Kernel \r on an \m

**EOF** 

You won't use systemd here. Instead, you'll use the basic init process provided by BusyBox.

This requires that you define an /etc/inittab file:

\$ cat > \${LJOS}/etc/inittab<< "EOF"</pre>

::sysinit:/etc/rc.d/startup

tty1::respawn:/sbin/getty 38400 tty1

tty2::respawn:/sbin/getty 38400 tty2

tty3::respawn:/sbin/getty 38400 tty3

tty4::respawn:/sbin/getty 38400 tty4

tty5::respawn:/sbin/getty 38400 tty5

tty6::respawn:/sbin/getty 38400 tty6

::shutdown:/etc/rc.d/shutdown

::ctrlaltdel:/sbin/reboot

**EOF** 

Also as a result of leveraging BusyBox to simplify some of the most common Linux system functionality, you'll use mdev instead of udey, which requires you to define the following

/etc/mdev.conf file:

```
$ cat > ${LJOS}/etc/mdev.conf<< "EOF"
# Devices:
# Syntax: %s %d:%d %s
# devices user:group mode
# null does already exist; therefore ownership has to
# be changed with command
null root:root 0666 @chmod 666 $MDEV
zero root:root 0666
grsec root:root 0660
full root:root 0666
random root:root 0666
urandom root:root 0444
hwrandom root:root 0660
# console does already exist; therefore ownership has to
# be changed with command
console root:tty 0600 @mkdir -pm 755 fd && cd fd && for x
\hookrightarrowin 0 1 2 3; do ln -sf/proc/self/fd/x $x; done
kmem root:root 0640
       root:root 0640
mem
port root:root 0640
ptmx root:tty 0666
# ram.*
ram([0-9]*)
             root:disk 0660 >rd/%1
loop([0-9]+) root:disk 0660 > loop/\%1
```

sd[a-z].\*

```
hd[a-z][0-9]* root:disk 0660 */lib/mdev/ide_links
tty
          root:tty 0666
tty[0-9]
           root:root 0600
tty[0-9][0-9] root:tty 0660
ttyO[0-9]*
             root:tty 0660
pty.*
           root:tty 0660
vcs[0-9]*
            root:tty 0660
vcsa[0-9]*
             root:tty 0660
ttyLTM[0-9]
               root:dialout 0660 @ln -sf $MDEV modem
ttySHSF[0-9] root:dialout 0660 @ln -sf $MDEV modem
            root:dialout 0660 @ln -sf $MDEV slamr0
slamr
slusb
           root:dialout 0660 @ln -sf $MDEV slusb0
fuse
           root:root 0666
# misc stuff
            root:root 0660 >misc/
agpgart
            root:root 0660 >misc/
psaux
rtc
          root:root 0664 >misc/
# input stuff
event[0-9]+
              root:root 0640 =input/
ts[0-9]
           root:root 0600 =input/
# v4l stuff
vbi[0-9]
            root:video 0660 >v4l/
video[0-9]
             root:video 0660 >v4l/
```

root:disk 0660 \*/lib/mdev/usbdisk\_link

# load drivers for usb devices

```
usbdev[0-9].[0-9] root:root 0660 */lib/mdev/usbdev
usbdev[0-9].[0-9]_.* root:root 0660
EOF
```

You'll need to create a /boot/grub/grub.cfg for the GRUB bootloader that will be installed on the target machine's physical or virtual HDD

```
$ cat > ${LJOS}/boot/grub/grub.cfg<< "EOF"
set default=0
set timeout=5
set root=(hd0,1)
menuentry "Linux Journal OS 0.1a" {
            linux /boot/vmlinuz-4.16.3 root=/dev/sda1 ro quiet
}</pre>
EOF
```

Finally, initialize the log files and give them proper permissions:

```
$ touch ${LJOS}/var/run/utmp ${LJOS}/var/log/{btmp,lastlog,wtmp}
```

\$ chmod -v 664 \${LJOS}/var/run/utmp \${LJOS}/var/log/lastlog

#### **■** Building the Cross Compiler

The cross compiler is a toolchain of various compilation tools built for the system on which it's executing but designed to compile for an architecture or microprocessor that's not necessarily compatible with the system on which you're using it. In my environment, I'm running a 64-bit x86 architecture (x86-64) and will be cross compiling to a RISC-V Vector extension target architecture.

You never can be too sure with what is set in a currently running environment, which is why you'll unset the following C and C++ flags:

#### \$ unset CFLAGS

#### \$ unset CXXFLAGS

Next, define the most vital parts of the host/target variables needed to create the cross-compiler toolchain and target image:

- \$ export LJOS\_HOST=\$(echo \${MACHTYPE} | sed "s/\_[^-]\*/-cross/")
- \$ export LJOS\_TARGET=riscv-unknown-linux-gnu
- \$ export LJOS\_CPU=rv64gv\_zfh
- \$ export LJOS\_ARCH=riscv
- **\$ export LJOS\_ENDIAN=little**
- \$ export LJOS\_HOST=\$(echo \${MACHTYPE} | sed "s/-[^-]\*/-cross/")

#### **■** Kernel Headers

The kernel's standard header files need to be installed for the cross compiler. Uncompress the kernel tarball and change into its directory. Then run:

\$ make ARCH=\${LJOS\_ARCH} INSTALL\_HDR\_PATH=dest headers\_install

\$ cp -rv dest/include/\* \${LJOS}/usr/include

#### **■** Binutils

Binutils contains a linker, assembler and other tools needed to handle compiled object files. Uncompress the tarball. Then create the binutils-build directory and change into it:

#### **\$ mkdir binutils-build**

\$ cd binutils-build/

Then run:

```
\../binutils-2.30/configure --prefix=${LJOS}/cross-tools \
```

--target=\${LJOS\_TARGET} --with-sysroot=\${LJOS} \

--disable-nls --enable-shared --disable-multilib

\$ make configure-host && make

\$ ln -sv lib \${LJOS}/cross-tools/lib64

\$ make install

Copy over the following header file to the target's filesystem:

\$ cp -v ../binutils-2.30/include/libiberty.h \${LJOS}/usr/include

**■** GCC (Static)

Before building the final cross-compiler toolchain, you first must build a statically compiled toolchain to build the C library (glibc) to which the final GCC cross compiler will link.

Uncompress the GCC tarball, and then uncompress the following packages and move them into the GCC root directory:

**\$** tar xjf gmp-6.1.2.tar.bz2

\$ mv gmp-6.1.2 gcc-7.3.0/gmp

\$ tar xJf mpfr-4.0.1.tar.xz

\$ mv mpfr-4.0.1 gcc-7.3.0/mpfr

```
$ tar xzf mpc-1.1.0.tar.gz
$ mv mpc-1.1.0 gcc-7.3.0/mpc
Now create a gcc-static directory and change into it:
$ mkdir gcc-static
$ cd gcc-static/
now Run the following commands
$ AR=ar LDFLAGS="-Wl,-rpath,${LJOS}/cross-tools/lib" ../packages/gcc-12.2.0/configure
--prefix=${LJOS}/cross-tools --build=${LJOS_HOST} --host=${LJOS_HOST} --
target=${LJOS_TARGET} --with-sysroot=${LJOS}/target --disable-nls --disable-shared --
with-mpfr-include=$(pwd)/../packages/gcc-12.2.0/mpfr/src --with-mpfr-
lib=$(pwd)/mpfr/src/.libs --without-headers --with-newlib --disable-decimal-float --disable-
libgomp --disable-libmudflap --disable-libssp --disable-threads --enable-languages=c,c++ --
disable-multilib --with-arch=${LJOS_CPU} --with-abi=lp64d
$ make all-gcc all-target-libgcc -j4
$ make all-gcc all-target-libgcc -j4
$ make all-gcc all-target-libgcc all-target-libstdc++-v3 -j4
Follow this process if libstdc++ is not getting configured with gcc-static:
$ cd gcc-static/
$ mkdir libstdc++
$ cd libstdc++/
$ ls
$ ../../packages/gcc-12.2.0/libstdc++-v3/configure
                                                        --host=${LJOS HOST} --
```

--prefix=\${LJOS}/cross-tools

--disable-libstdcxx-pch

multilib

target=\${LJOS\_TARGET}

--disable-nls

--disable-

| \$ ls                                                                                   |
|-----------------------------------------------------------------------------------------|
|                                                                                         |
| \$ make install                                                                         |
| Now, Check whether libstdc++ is present in lj-os> cross-tools                           |
| \$ cd/                                                                                  |
| \$ cd lj-os/cross-tools/                                                                |
| \$ ls                                                                                   |
| \$ cd lib64/                                                                            |
| \$ cd//                                                                                 |
| \$ ls                                                                                   |
| \$ cd gcc-static/                                                                       |
|                                                                                         |
| Create a symbolic link in gcc-static:                                                   |
| \$ ln -vs libgcc.a `\${LJOS_TARGET}-gcc -print-libgcc-file-name   sed 's/libgcc/&_eh/'` |
| \$ cd                                                                                   |
| ■ Glibc                                                                                 |
|                                                                                         |
| Uncompress the glibc tarball. Then create the glibc-build directory and change into it: |
|                                                                                         |
| \$ tar xJf glibc-2.36.tar.xz                                                            |
| \$ mkdir glibc-build                                                                    |
| \$ cd glibc-build/                                                                      |
| Configure the following build flags:                                                    |
|                                                                                         |
| \$ echo ''libc_cv_forced_unwind=yes'' > config.cache                                    |

\$ echo ''libc\_cv\_c\_cleanup=yes'' >> config.cache

\$ echo ''libc\_cv\_ssp=no'' >> config.cache

\$ echo ''libc\_cv\_ssp\_strong=no'' >> config.cache

Then run:

\$ BUILD\_CC="gcc" CC="\${LJOS\_TARGET}-gcc" AR="\${LJOS\_TARGET}-ar" RANLIB="\${LJOS\_TARGET}-ranlib" CFLAGS="-O2" ../packages/glibc-2.36/configure --prefix=/usr --host=\${LJOS\_TARGET} --build=\${LJOS\_HOST} --disable-profile --enable-add-ons --with-tls --enable-kernel=2.6.32 --with-\_\_thread --with-binutils=\${LJOS}/cross-tools/bin --with-headers=\${LJOS}/usr/include --cache-file=config.cache

**\$** make -j4

\$ echo \$LJOS

\$ make && make install\_root=\${LJOS}/ install

#### **■** GCC (Final)

As I mentioned previously, you'll now build the final GCC cross compiler that will link to the C library built and installed in the previous step. Create the gcc-build directory and change into it:

\$ cd ..

\$ ls

\$ mkdir gcc-build

\$ cd gcc-build/

\$ AR=ar LDFLAGS="-Wl,-rpath,\${LJOS}/cross-tools/lib" ../packages/gcc-12.2.0/configure --prefix=\${LJOS}/cross-tools --build=\${LJOS\_HOST} --target=\${LJOS\_TARGET} --host=\${LJOS\_HOST} --with-sysroot=\${LJOS} --disable-nls --enable-shared --enable-

```
languages=c,c++ --enable-c99 --enable-long-long --with-mpfr-
include=$(pwd)/../packages/gcc-12.2.0/mpfr/src --with-mpfr-lib=$(pwd)/mpfr/src/.libs --
disable-multilib --with-arch=${LJOS_CPU}

$ make -j4
$ make install -j4

$ cp -v ${LJOS}/cross-tools/${LJOS_TARGET}/lib64/libgcc_s.so.1 ${LJOS}/lib64
$ cd ..
$ cd lj-os/
$ cd cross-tools/bin/
$ ls
$ readelf riscv-unknown-linux-gnu-gcc
$ readelf -a riscv-unknown-linux-gnu-gcc | less
$ cd ../..
```

Now that you've built the cross compiler, you need to adjust and export the following variables:

```
$ export CC="${LJOS_TARGET}-gcc"
$ export CXX="${LJOS_TARGET}-g++"
$ export CPP="${LJOS_TARGET}-gcc -E"
$ export AR="${LJOS_TARGET}-ar"
$ export AS="${LJOS_TARGET}-as"
$ export LD="${LJOS_TARGET}-ld"
$ export RANLIB="${LJOS_TARGET}-ranlib"
$ export READELF="${LJOS_TARGET}-ranlib"
```

#### **■** Building the Target Image

The hard part is now complete—you have the cross compiler. Now, let's focus on building the components that will be installed on the target image. This includes various libraries and utilities and, of course, the Linux kernel itself.

#### **■** BusyBox

BusyBox is one of my all-time favorite open-source projects. BusyBox combines a large collection of tiny versions of the most commonly used Linux utilities into a single distributed package. Those tools range from common binaries, text editors and command-line shells to filesystem and networking utilities, process management tools and many more.

Uncompress the tarball and change into its directory. Then load the default compilation configuration template:

\$ make CROSS\_COMPILE="\{LJOS\_TARGET\}-" defconfig

The default configuration template will enable the compilation of a default defined set of utilities and libraries. You can enable/disable whatever you see fit by running menuconfig:

\$ make CROSS\_COMPILE="\{LJOS\_TARGET\}-" menuconfig

Compile and install the package:

\$ make CROSS\_COMPILE="\${LJOS\_TARGET}-"
\$ make CROSS\_COMPILE="\${LJOS\_TARGET}-" \
CONFIG\_PREFIX="\${LJOS}" install

Install the following Perl script, as you'll need it for the kernel build below:

\$ cp -v examples/depmod.pl \${LJOS}/cross-tools/bin \$ chmod 755 \${LJOS}/cross-tools/bin/depmod.pl

#### **■** The Linux Kernel

Change into the kernel package directory and run the following to set the default x86-64 configuration template:

```
$ make ARCH=${LJOS_ARCH} \
CROSS_COMPILE=${LJOS_TARGET}- x86_64_defconfig
```

I'm going to be running this target image in a VirtualBox virtual machine (defaulted in defconfig). For the sake of simplicity, these modules are configured to be compiled statically into the kernel image—that is, set to \* instead of m.

Compile and install the kernel:

```
$ make ARCH=${LJOS_ARCH} \
CROSS_COMPILE=${LJOS_TARGET}-
```

```
$ make ARCH=${LJOS_ARCH} \
CROSS_COMPILE=${LJOS_TARGET}- \
INSTALL_MOD_PATH=${LJOS} modules_install
```

You'll need to copy a few files into the /boot directory for GRUB:

```
$ cp -v arch/riscv/boot/Image ${LJOS}/boot/vmlinuz-4.16.3
```

\$ cp -v System.map \${LJOS}/boot/System.map-4.16.3

\$ cp -v .config \${LJOS}/boot/config-4.16.3

Then run the previously installed Perl script provided by the BusyBox package:

\$ \{LJOS\\\/cross-tools\/bin\/depmod.pl \

-F \${LJOS}/boot/System.map-4.16.3 \

-b \${LJOS}/lib/modules/4.16.3

#### **■** The Bootscripts

The Cross Linux From Scratch (CLFS) project (a fork of the original LFS project) provides a wonderful set of bootscripts that I use here for simplicity's sake. Uncompress the package and change into its directory. Out of box, one of the package's makefiles contains a line that may not be compatible with your current working shell. Apply the following changes to the package's root Makefile to ensure that you don't experience any issues with package installation:

\$ tar xJf clfs-embedded-bootscripts-1.0-pre5.tar.xz

@@ -19,7 +19,9 @@ dist:

rm -rf "dist/clfs-embedded-bootscripts-\$(VERSION)"

create-dirs:

install -d -m \${DIRMODE}

**\(\sigma\) \(\sigma\) \(\** 

+ install -d -m \${DIRMODE} \${EXTDIR}/rc.d/init.d

+ install -d -m \${DIRMODE} \${EXTDIR}/rc.d/start

+ install -d -m \${DIRMODE} \${EXTDIR}/rc.d/stop

install-bootscripts: create-dirs

install -m \${CONFMODE} clfs/rc.d/init.d/functions

**\$\EXTDIR**}/rc.d/init.d/

Then run the following commands to install and configure the target environment appropriately:

\$ make DESTDIR=\${LJOS}/ install-bootscripts
\$ ln -sv ../rc.d/startup \${LJOS}/etc/init.d/rcS

#### ■ Zlib

Now you're at the very last package for this tutorial. Zlib isn't a requirement, but it serves as a great guide for other packages you may want to install for your environment. Feel free to skip this step if you'd rather format and configure the physical or virtual HDD. Uncompress the Zlib tarball and change into its directory. Then configure, build and install the package:

```
$ tar xJf zlib-1.2.12.tar.xz
$ sed -i 's/-O3/-Os/g' configure
$ ./configure --prefix=/usr --shared
$ make && make DESTDIR=${LJOS}/ install
```

Now, because some packages may look for Zlib libraries in the /lib directory instead of the /lib64 directory, apply the following changes:

```
$ mv -v ${LJOS}/usr/lib/libz.so.* ${LJOS}/lib
$ ln -svf ../../lib/libz.so.1 ${LJOS}/usr/lib/libz.so
$ ln -svf ../../lib/libz.so.1 ${LJOS}/usr/lib/libz.so.1
$ ln -svf ../lib/libz.so.1 ${LJOS}/lib64/libz.so.1
```

#### **■** Installing the Target Image

All of the cross compilation is complete. Now you have everything you need to install the entire cross-compiled operating system to either a physical or virtual drive, but before doing that, let's not tamper with the original target build directory by making a copy of it:

```
$ cp -rf ${LJOS}/ ${LJOS}-copy
```

Followed by the now unneeded statically compiled library files

```
$ FILES="$(ls ${LJOS}-copy/usr/lib64/*.a)"
$ for file in $FILES; do
rm -f $file
done
```

Now strip all debug symbols from the installed binaries. This will reduce overall file sizes and keep the target image's overall footprint to a minimum:

```
$ find ${LJOS}-copy/{,usr/}{bin,lib,sbin} -type f -exec sudo strip --strip-debug '{}' ';'
$ find ${LJOS}-copy/{,usr/}lib64 -type f -exec sudo strip --strip-debug '{}' ';'
```

Finally, change file ownerships and create the following nodes:

```
$ sudo chown -R root:root ${LJOS}-copy
$ sudo chgrp 13 ${LJOS}-copy/var/run/utmp ${LJOS}-copy/var/log/lastlog
$ sudo mknod -m 0666 ${LJOS}-copy/dev/null c 1 3
$ sudo mknod -m 0600 ${LJOS}-copy/dev/console c 5 1
$ sudo chmod 4755 ${LJOS}-copy/bin/busybox
```

Change into the target copy directory to create a tarball of the entire operating system image:

- \$ cd {LJOS}-copy/
- \$ sudo tar cfJ ../ljos-build-21April2018.tar.xz \*
- $\$  sudo virt-make-fs --size=+25G -t ext4 lj-os-copy/ riscv64gc\_distro.img

# **Implementation**

- 1. Use of fedora Linux Platform for writing the code, building toolchain and exploring it QEMU.
- 2. Software Configuration:

QEMU: QEMU, a virtual machine emulator and hypervisor, can emulate RISC-V in software. This is useful when you don't have RISC-V hardware or don't have hardware that supports a particular extension. The software emulation in QEMU is called the Tiny Code Generator (TCG).

TCG works by translating basic blocks as they are encountered. The translated code is stored in a QEMU Translation Block (TB) structure and referenced through a hash table of (CPU state, physical address). TBs persist so that code doesn't need to be retranslated, but it can be invalidated by things such as writes happening to the same code page.

TCG defines a set of basic operations like integer adds, loads, stores, labels, branches, and so on. You can recognize these when you see tcg\_gen\_\* called in QEMU code. For example, tcg\_gen\_qemu\_ld\_i64 would be called when translating a block of code and would generate a TCG instruction to do a 64-bit load and append it to the list of translated instructions.

However, anything complicated (such as CSRs or vector instructions) is translated into a call to a helper function. You will see helper functions defined in QEMU using the macro-HELPER (<name>). When translating, a call to the helper would be generated using gen\_helper\_<name>. Since most RISC-V extensions are complicated, they are almost always implemented as a set of helpers.

A file in the QEMU source target/riscv/insn32.decode describes how instruction

bit patterns are decoded. Extensions must list their new instructions here.

The file target/riscv/cpu.c contains two tables listing ISA extensions, their names, and versions. This is a very useful reference for finding out which extensions have been implemented in QEMU.

At the time of writing, QEMU supports these extensions, making it probably the most capable RISC-V platform:

- The base RV32I and RV64I ISAs
- The classic extensions: M A F D
- Compressed instructions: C, Zca, Zcb, Zcf, Zcd, Zce, Zcmp, Zcmt
- The embedded extension: E
- The hypervisor extension: H
- User and Supervisor modes (but note, not Machine mode): U S
- Dynamic languages: J
- Cache management (partial): Zicbom, Zicboz
- Conditional ops: Zicond
- Read and write CSRs: Zicsr
- FENCE.I instruction: Zifencei
- Pause hint: Zihintpause
- Wait on reservation set: Zawrs
- Additional scalar FP: Zfa
- Bfloat16 (partial): Zfbfmin
- Half-width FP: Zfh, Zfhmin
- FP using integer regs: Zfinx, Zdinx, Zhinx
- Bit manipulation: Zba, Zbb, Zbc, Zbs
- Crypto scalar: Zbkb, Zbkc, Zbkx, Zk\*
- Vector (mostly complete): V, Zv\*
- Advanced Interrupt Architecture: Smaia, Ssaia
- State enable: Smstateen
- Count overflow & filtering: Sscofpmf
- Time compare: Sstc
- Hardware update of PTE A/D bits: Svadu
- Fast TLB invalidation: Svinval

- NAPOT pages: Svnapot
- Page-based memory types: Svpbmt
- T-HEAD multiple custom extensions
- Ventana custom extensions for conditional ops

#### **RISC-V VECTOR EXTENSION EXAMPLE:**

#### 1. C CODE

a. TEST code including vector instruction assembly

### b. TEST program for normal C language for comparison

```
Einclude 
Einclu
```

#### 2. ASSEMBLY CODE- with vector extension

### 3. MAKEFILE

#### **VERIFICATION & ANALYSIS**

1. OBJDUMP- shows vector instruction are present in 1(a) code

```
6906
79e2
6125
8082
                                                                                                                         s2,64(sp)
s3,56(sp)
sp,sp,96
      1027e:
10280:
10282:
0000000000010284 <vec_len_rvv>:
10284: 010676d7
10288: 4205e007
                                                                                                  vsetvli a3,a2,e32,m1,tu,mu
vlseg3e32.v v0,(a1)
vfmuL.vv v3,v0,v0
vfmacc.vv v3,v1,v1
vfmacc.vv v3,v2,v2
vfsqrt.v v3,v3
sub a2,a2,a3
sh2add a0,a3,a0
shladd a3,a3,a3
sh2add a1,a3,a1
bnez a2,10284 <vec_len_rvv>
ret
      1028c
10290
                                      920011d7
b21091d7
b22111d7
                                      4e3011d7
020561a7
8e15
20a6c533
20d6a6b3
20b6c5b3
       10298
1029c
       102a0:
102a2:
102a6:
102aa:
      102ae:
                                                                                                    bnez
ret
00000000000102b4 <__fp_lock>:
102b4: 00000513
102b8: 00008067
                                                                                                                        a0,0
 00000000000102bc <stdio_exit_handler>:
                                                                                                                        a2,0x1e
a1,0x15
a0,0x1e
a2,a2,1520 # 1e5f0 <__sglue>
a1,a1,1760 # 156e0 <_fclose_r>
a0,a0,1544 # 1e608 <_impure_data>
10614 <_fwalk_sglue>
                                      0001e637
      102c0:
                                      000155b7
0001e537
5f060613
       102c8:
                                      6e058593
60850513
                                                                                                    addi
      102d4:
                                       3400006f
     000000000102d8 <cleanup_stdio>:
102d8: 00853583
                                                                                                                        a1,8(a0)
sp,sp,-16
s0,0(sp)
ra,8(sp)
                                                                                                   ld
addi
      102dc:
102e0:
102e4:
                                      ff010113
00813023
00113423
2b018793
                                                                                                    sd
sd
addi
                                                                                                                         a5,gp,688 # 1f220 <__sf>
       102e8:
```

2. READELF -indicating flags for vector instruction file and no vector instruction file

```
muskan@cdackoji:-/self$ ls
main.c main.o Makefile novect novect.c vvadd.o vvadd.s
main.c main.o Makefile novect novect.c vvadd.o vvadd.s
main.cmain.o Makefile novect novect.c vvadd.o
main.cmain.o Makefile novect novect.c vvadd.s
main.cmain.o Makefile novect novect.c vvadd.s
main.cmain.o Makefile novect novect.c vvadd.s
file Attributes

Tap.BISCV.stack.align: Id-bytes
Tap.BISCV.priv.spec: 1
Tap.RISCV.priv.spec: 1
Tap.RISCV.priv.spec.inor: 11
muskan@cdackoji:-/self$ Tiscv64-unknown-elf-readelf -A novect
Attributes Section: riscv
file Attributes
Tap.RISCV.stack.align: Id-bytes
Tap.RISCV.stack.align: Id-bytes
Tap.RISCV.stack.align: Id-bytes
Tap.RISCV.stack.align: Id-bytes
Tap.RISCV.stack.align: Id-bytes
Tap.RISCV.priv.spec: 1
```

Therefore mentioned instances encompass an illustration of the RISC-V vector extension, juxtaposed with a conventional C-code executable operative on the QEMU static emulator tailored for RISC-V architecture, both of which have been seamlessly executed with efficacy. Moreover, a comprehensive demonstration of vector instructions is elucidated via Objdump, while the delineation of flags is elucidated through the utilization of readelf.

Unable to compile via the QEMU emulator due to the absence of vector instruction support, which is disabled within the QEMU environment.

# COMPARISON WITH x\_86 ARCHITECTURE EXAMPLE

#### 1. C CODE

a. TEST program for normal C language for comparison

```
### Include systian.ho

Enclude systian.ho

En
```

### b. TEST code including vector instruction assembly

```
#include -immintrin.h>
#include -stdin.h
#i
```

#### **VERIFICATION & ANALYSIS**

1. OBJDUMP- shows vector instruction are present in 1(b) code

The preceding demonstration juxtaposes conventional C code with its counterpart augmented with vector extensions, elucidating the inherent superiority of vector instructions in facilitating parallel processing. This superiority manifests itself upon successful compilation, particularly when vector extensions are enabled on the hardware platform. Furthermore, the utilization of objdump serves to visually depict the incorporation and execution of vector instructions within the codebase.

### **Results**

```
tejas@10.208.22.197's password:
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            100% 81MB 110.6MB/s
100% 1980KB 104.1MB/s
100% 819KB 95.4MB/s
100% 1490KB 101.0MB/s
100% 18MB 110.0MB/s
  gcc-12.2.0.tar.xz
gmp-6.2.1.tar.xz
mpc-1.2.1.tar.gz
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     00:00
00:00
00:00
p-6.2.1.tar.gz
pc-1.2.1.tar.gz
pfr-4.1.0.tar.xz
libc-2.36.tar.xz
libc-2.36.tar.xz
akanksha@billasystem packages]$ cd ..
[akanksha@billasystem -1$ cd packages/
[akanksha@billasystem gcc-12.2.0]$ ls
RBOUT-NLS INSTALL ar—lib
LAST_UPDATED c++tools
LAST_UPDATED c++tools
MAINTAINERS compile
Config
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         00:00
00:00
                                                                                                                                                                                                                                                         configure.ac
                                                                                                                                                                                                                                                                                                                                                                                                          libgcc
libgfortran
libgo
libgomp
libiberty
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         libquadmath
libsanitizer
libssp
libstdc++-v3
  COPYING LAST_UPDATED compile de COPYING.LIB MAINTAINERS compile de COPYING.RUNTIME MOSSUMS config fin de COPYING3 Makefile.in config.supers gm Changelog.jit NEWS config.supers gm Clascanksha@billasystem packages]$ cd ... [akanksha@billasystem z]$ cd ... [akanksha@billasystem z]$ cd cross-tools/bin/ [akanksha@billasystem lj-os]$ cd cross-tools/bin/ [akanksha@billas
                                                                                                                                                                                                                                                        contrib
depcomp
fixincludes
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    ltsugar.m4
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  ltversion.m4
lt~obsolete.m4
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           multilib.am
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           symlink-tree
test-driver
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         libtool.m4
                                                                                                                                                                                                                                                                                                                                 libcpp libobjc libvtv libdecnumber liboffloadmic ltgcc.m4
                                                                                                                                                                                   riscv-unknown-linux-gnu-g++
riscv-unknown-linux-gnu-gcc
riscv-unknown-linux-gnu-gcc-12.2.0
riscv-unknown-linux-gnu-gcc-ar
riscv-unknown-linux-gnu-gcc-nn
                                                                                                                                                                                                                                                                                                                                                                              riscv-unknown-linux-gnu-gcov-dump
riscv-unknown-linux-gnu-gcov-tool
riscv-unknown-linux-gnu-grof
riscv-unknown-linux-gnu-ld
riscv-unknown-linux-gnu-ld-fd
riscv-unknown-linux-gnu-lto-dump
riscv-unknown-linux-gnu-to-dump
riscv-unknown-linux-gnu-strips
                                        nknown-linux-gnu-as
nknown-linux-gnu-c++
       akanksha@billasystem bin]$
```

 We have successfully build the cross-compilation toolchain for risc-v Vector extension (riscv-unknown-linux-gnu-gcc).

```
muskan@cdackoji:~$ ls
lj-os muskan packages packages1 qemu riscv self
muskan@cdackoji:~$ cd muskan/opt/bin/
muskan@cdackoji:~/muskan/opt/bin$ ls
                                                                        riscv64-unknown-linux-gnu-gcc-nm
riscv64-unknown-elf-addr2line
                                  riscv64-unknown-elf-lto-dump
riscv64-unknown-elf-ar
                                  riscv64-unknown-elf-nm
                                                                        riscv64-unknown-linux-gnu-gcc-ranlib
riscv64-unknown-elf-as
                                  riscv64-unknown-elf-objcopy
                                                                        riscv64-unknown-linux-gnu-gcov
                                                                        riscv64-unknown-linux-gnu-gcov-dump
riscv64-unknown-elf-c++
                                  riscv64-unknown-elf-objdump
                                                                        riscv64-unknown-linux-gnu-gcov-tool
riscv64-unknown-elf-c++filt
                                  riscv64-unknown-elf-ranlib
                                                                        riscv64-unknown-linux-gnu-gdb
riscv64-unknown-elf-cpp
                                  riscv64-unknown-elf-readelf
riscv64-unknown-elf-elfedit
                                  riscv64-unknown-elf-run
                                                                        riscv64-unknown-linux-gnu-gdb-add-index
riscv64-unknown-elf-g++
                                  riscv64-unknown-elf-size
                                                                        riscv64-unknown-linux-gnu-gfortran
riscv64-unknown-elf-gcc
                                  riscv64-unknown-elf-strings
                                                                        riscv64-unknown-linux-gnu-gprof
                                  riscv64-unknown-elf-strip
                                                                        riscv64-unknown-linux-gnu-ld
riscv64-unknown-elf-gcc-13.2.0
riscv64-unknown-elf-gcc-ar
                                                                        riscv64-unknown-linux-gnu-ld.bfd
                                  riscv64-unknown-linux-gnu-addr2line
                                  riscv64-unknown-linux-gnu-ar
                                                                        riscv64-unknown-linux-gnu-lto-dump
riscv64-unknown-elf-gcc-nm
                                                                        riscv64-unknown-linux-gnu-nm
riscv64-unknown-elf-gcc-ranlib
                                  riscv64-unknown-linux-gnu-as
                                  riscv64-unknown-linux-gnu-c++
                                                                        riscv64-unknown-linux-gnu-objcopy
riscv64-unknown-elf-gcov
riscv64-unknown-elf-gcov-dump
                                                                        riscv64-unknown-linux-gnu-objdump
                                  riscv64-unknown-linux-gnu-c++filt
riscv64-unknown-elf-gcov-tool
                                  riscv64-unknown-linux-gnu-cpp
                                                                        riscv64-unknown-linux-gnu-ranlib
                                                                        riscv64-unknown-linux-gnu-readelf
riscv64-unknown-elf-gdb
                                   riscv64-unknown-linux-gnu-elfedit
riscv64-unknown-elf-gdb-add-index
                                  riscv64-unknown-linux-gnu-g++
                                                                        riscv64-unknown-linux-gnu-run
                                                                        riscv64-unknown-linux-gnu-size
riscv64-unknown-elf-gprof
                                  riscv64-unknown-linux-gnu-gcc
                                  riscv64-unknown-linux-gnu-gcc-13.2.0 riscv64-unknown-linux-gnu-strings
riscv64-unknown-elf-ld
riscv64-unknown-elf-ld.bfd
                                                                        riscv64-unknown-linux-gnu-strip
                                   riscv64-unknown-linux-gnu-gcc-ar
muskan@cdackoji:~/muskan/opt/bin$
```

- When we try to run our vector addition program on QEMU static (Virtualize vCPU) because of this is emulator that's why the time taken by the vector addition is showing more and time taken by the non-vector addition program is less. Even for android emulator they turn off the vector extension.
- But if we can try this on real hardware it will show totally opposite, the time taken
  by the vector addition program is much less as compare to non-vector addition
  program. But currently World Wide only one Microcontroller is there and that is

also very slow.

- The RISC-V Vector Extension (RVV) Version 1.0 was ratified by RISC-V International in 2021. Since this public debut, there has been growing excitement about vector processing across a wide spectrum of applications since vectors promise to solve multiple current industry design and development challenges. Robust RISC-V ecosystem embraces the advantages of RISC-V vector solutions.
- The program is not working on our Fedora's QEMU because at the time building the kernel the only general purpose and compressed extension are used because of that we get illegal instruction there, it is not possible to run over there our vector extension program.



- We try on Intel x86 SIMD AVX and we get the above results, for this the vector extension take much less time than non-vector extension.
  - > As per above result the time taken for vector addition is 792 micro-seconds.
  - ➤ The time taken for normal C operation is 1436 micro-seconds.

### **Conclusion**

#### **6.1 Conclusion**

- In this RISC-V and HPC project, we have successfully built a RISC-V Vector extension cross compilation tool chain.
- Vector can change whole landscape when this vector extension arrive with RISC-V ISA hardware.
- RISC-V flexibility and open-source nature empower HPC developers to customize processor architectures, optimizing them for specific computational tasks. This adaptability facilitates the creation of specialized processors that can enhance performance for scientific simulations, data analytics, and other HPC applications.
- Custom RISC-V processors, designed with a focus on HPC workloads, have
  the potential to deliver performance gains compared to traditional
  architectures. This can lead to advancements in scientific research,
  simulations, and data-intensive tasks critical for pushing the boundaries of
  HPC capabilities.

#### **6.2 Future Enhancement –**

- Integration with AI Accelerators: As machine learning and AI become increasingly important, future enhancements may involve better integration between the RISC-V vector extension and specialized AI accelerators to address the requirements of AI workloads more efficiently.
- Energy Efficiency Improvements: Future enhancements might focus on making the vector extension more energy-efficient, aligning with the growing emphasis on energy efficiency in modern computing.
- Standardization and Ecosystem Support: Ongoing efforts to standardize and improve the software ecosystem around RISC-V, including compilers, libraries, and tools, will play a crucial role in the success and adoption of the vector extension.
- Community Collaboration: The collaborative nature of the RISC-V community fosters knowledge exchange and innovation. Continued collaboration between researchers, engineers, and industry stakeholders is essential for further advancing RISC-V in the HPC domain.

### References

#### [1] RISC-V Vector (RVV) Specification:

- The specification for the RISC-V Vector (RVV) extension provides details about the vector instructions and their usage.
- RISC-V Foundation's documentation section or the official GitHub repository for the latest specifications.
- RISC-V GitHub Repository
   https://github.com/riscv/riscv-v-spec/blob/master/v-spec.adoc

#### [2] RISC-V Specifications:

- The official RISC-V specifications can be found on the RISC-V Foundation's website. The specifications include the base ISA as well as various extensions, including the vector extension.
- RISC-V Specifications
- [3] **DIY:** Build a custom minimal linux Distribution from source.

https://www.linuxjournal.com/content/diy-build-custom-minimal-linux-distribution-source

[4] Simple RISC-V Vector example: Test Code for Vector Extension.

https://github.com/brucehoult/rvv\_example

[5] **Simple x\_86 Vector example:** Test Code for Vector Extension.

https://www.codeproject.com/Articles/874396/Crunching-Numbers-with-AVX-and-AVX

[6] **RISC-V GNU Compiler Toolchain:** Toolchain for cross-compilation.

https://github.com/riscv-collab/riscv-gnu-toolchain

[7] **ExCALIBUR H&ES RISC-V testbed:** A RISC-V test environment for scientific and data-science codes.

https://riscv.epcc.ed.ac.uk/community/isc23-workshop/