## Sequential Circuits Circuits with state

Silvina Hanono Wachman
Computer Science & Artificial Intelligence Lab
M.I.T.

#### **Reminders:**

Quiz 1 tonight, 7:30-9:30PM Last names A-S in 34-101 T-Z in 32-155 Good Luck!

#### Combinational circuits





Result





Combinational circuits have no cycles (feedback) or state elements

# Simple circuits with feedback, i.e., a cycle



- Circuits with cycles can hold state
- Generally behavior is difficult to analyze and requires paying attention to propagation delays

# D Latch: a famous circuit that can hold state





if C=0, the value of D passes to Q if C=1, the value of Q holds



Let Q<sup>t</sup> represent the current value held in DL; Q<sup>t+1</sup> represents the next value.

|        | Q <sup>t+1</sup> | Q <sup>t</sup> | D | С |
|--------|------------------|----------------|---|---|
| l nacc | 0                | X              | 0 | 0 |
| - pass | 1                | Χ              | 1 | 0 |
|        | 0                | 0              | X | 1 |
| - hold | 1                | 1              | X | 1 |

### Building circuits with D latches



- If two latches are driven by the same C signal, they
   pass signals at the same time and hold signals at the
   same time.
- The composed latches look just like a single D latch (assuming signals aren't changing too fast)



## Building circuits with D latches



- If latches are driven by inverted C signals, one is always holding, and one is always passing
- How does this circuit behave?
  - When C = 0, Q holds its old value, but Q<sup>int</sup> follows the input D
  - When C = 1, Q<sup>int</sup> holds its old value, but Q follows Qint
  - Q doesn't change when C = 0 or C = 1, but it changes its value when C transitions from 0 to 1 (a rising-edge of C)

# Edge-Triggered D flip-flop A basic storage element



Suppose C changes periodically (called a *Clock* signal)



Data is sampled at the rising edge of the clock and must be stable at that time

### D Flip-flop with Write Enable

The building block of Sequential Circuits





|               | Q <sup>t+1</sup> | Qt | D | EN |
|---------------|------------------|----|---|----|
| - hold        | 0                | 0  | Χ | 0  |
| Holu          | 1                | 1  | X | 0  |
| сору          | 0                | X  | 0 | 1  |
| copy<br>input | 1                | Χ  | 1 | 1  |

Data is captured only if EN is on

No need to show the clock explicitly

### Registers



Register: A group of flip-flops with a common clock and enable

Register file: A group of registers with a common clock, a shared set of input and output ports

### Clocked Sequential Circuits

- In this class we will deal with only clocked sequential circuits
- We will also assume that all flip-flops are connected to the same clock
- To avoid clutter, the clock input will be implicit and not shown in diagrams
- Clock inputs are not needed in BSV descriptions unless we design multi-clock circuits

## An example Modulo-4 counter

| Prev State | NextState |         |  |
|------------|-----------|---------|--|
| q1q0       | inc = 0   | inc = 1 |  |
| 00         | 00        | 01      |  |
| 01         | 01        | 10      |  |
| 10         | 10        | 11      |  |
| 11         | 11        | 00      |  |



# Circuit for the modulo counter using D flip-flops with enables

```
q0^{t+1} = \sim inc \cdot q0^t + inc \cdot \sim q0^t
q1^{t+1} = \sim inc \cdot q1^t + inc \cdot (q1^t \oplus q0^t)
```

- Use two D flip-flops with enables to store q0 and q1
- Notice, the state of a flip-flop changes only when its is enable is true, and thus, the next-state input to a flip-flop matters only when its enable is true

```
q0en = inc;

q1en = inc

q0^{t+1} = (\sim inc \cdot q0^t + inc \cdot \sim q0^t) \cdot q0en

q1^{t+1} = (\sim inc \cdot q1^t + inc \cdot (q1^t \oplus q0^t)) \cdot q1en
```

simplifying the nextstate equations

$$q0^{t+1} = \sim q0^t$$
  
 $q1^{t+1} = q1^t \oplus q0^t$ 



# Synchronous Sequential Circuit using registers



In our designs all registers are connected to the same clock input and therefore, we will not draw the clock wires in future

### Finite State Machines (FSMs)



- Synchronous Sequential Circuits are a method to implement FSMs in hardware
- FSMs are a much studied mathematical object like the Boolean Algebra
  - FSMs are used extensively in software as well
  - A computer (in fact any digital hardware) is an FSM, though we don't think of it as such!

# Sequential Circuit as a module with Interface

```
Modulo-4 counter 2

method Action inc;
method Bit#(2) read;
endinterface
```

- A module has internal state and an interface
- The internal state can be read and manipulated only by its interface methods
- An action method specifies which state elements are to be modified; it has an enable wire which must be true to execute the action
- Actions are atomic -- either all the specified state elements are modified or none of them are modified (no partially modified state is visible)
- We refer to the interface of a module as its type

A module in Bluespec is like a class definition in Java or C++

### Modulo-4 counter: An implementation in Bluespec

```
interface Counter;
                                                 method Action inc;
                                                 method Bit#(2) read;
                                           endinterface
                                 type
                                   instantiate
                                                     State specification
module mkCounter Counter
   Reg#(Bit#(2)) cnt <- mkReg(0);</pre>
   method Action inc;
                                                            Initial value
       \operatorname{cnt}^{t+1} = \{\operatorname{cnt}^{t}[1] \cdot \operatorname{cnt}^{t}[0], \operatorname{cnt}^{t}[0]\};
    endmethod
                                                     Action to specify
                                 Register
   method Bit#(2) read;
                                                     how the value of the
                               assignment
       return cnt;
                                                     cnt is to be set
    endmethod
endmodule
```

### The generated circuit



#### Summary

- Sequential circuits have state and are built using registers to hold state
- A register has an enable signal and its state can be changed only ifs enable is true
- A sequential circuit is represented by a module in Bluespec and has a well-defined set of interface methods to read and modify its state
  - A register is a primitive module type in Bluespec
- A module can be instantiated repeatedly to create objects, i.e., sequential circuits, of that type

Next more examples ...

### Take-home problems

- Write a module that can increment, decrement, or not change the value of a counter.
- Does this module need a busy method?

### A method for computing GCD

Euclid's algorithm for computing the Greatest Common Divisor (GCD):

```
a: 15 b: 6
9 6 subtract
3 6 subtract
6 3 swap
3 subtract
0 3 subtract
```

```
def gcd(a, b):
    if a == 0: return b # stop
    elif a >= b: return gcd(a-b,b) # subtract
    else: return gcd (b,a) # swap
```

#### GCD module



GCD can be started if the module is not busy; Results can be read when ready

```
interface GCD;
  method Action start (Bit#(32) a, Bit#(32) b);
  method ActionValue#(Bit#(32)) getResult;
  method Bool busy;
  method Bool ready;
endinterface
```

#### GCD in BSV

```
module mkGCD (GCD);
Reg\#(Bit\#(32)) \times <- mkReg(0);
Reg#(Bit#(32)) y <- mkReg(0);
Reg#(Bool) busy flag <- mkReg(False);</pre>
rule gcd;
   if (x \ge y) begin x \le x - y; end //subtract
   else if (x != 0) begin x <= y; y <= x; end //swap
endrule
method Action start(Bit#(32) a, Bit#(32) b);
                                                       Assume b != 0
  x <= a; y <= b; busy flag <= True;
endmethod
method ActionValue#(Bit#(32)) getResult;
  busy flag <= False; return y;</pre>
                                      start should be called only if
endmethod
                                      the module is not busy;
method Bool busy = busy flag;
                                       getResult should be called
method Bool ready = x==0;
                                       only when ready is true.
endmodule
```

#### Rule

parallel composition of actions

A module may contain rules

- A rule is a collection of actions, which invoke methods
- All actions in a rule execute in parallel
- A rule can execute any time and when it executes all of its actions must execute

## Parallel Composition of Actions & Double-Writes

```
rule one;
  y <= 3; x <= 5; x <= 7; endrule

Double write

rule two;
  y <= 3; if (b) x <= 7; else x <= 5; endrule

Possibility of a double write

rule three;
  y <= 3; x <= 5; if (b) x <= 7; endrule</pre>
```

- Parallel composition, and consequently a rule containing it, is illegal if a double-write possibility exists
- The BSV compiler rejects a program if there is a possibility of a double write

Stay tuned...