## Memory Systems: Design and Implementation

#### Arvind

Computer Science & Artificial Intelligence Lab Massachusetts Institute of Technology

#### Reminders:

Quiz 2 Review tonight 7:30-9PM in 6-120

Quiz 2 Thursday 7:30-9:30PM in 50-340

#### **Internal Cache Organization**

**Direct-Mapped Cache** 

Size of *data* per line: 2<sup>b</sup> bytes 2<sup>b-2</sup> words



## n-way Set-associative Cache



### **Stores**

- On a write hit
  - Write-back policy: write only to cache and update the next level memory when the line is evicted
  - Write-through policy: write to both the cache and the next level memory

For Write-back need status to be one of: Invalid, Clean, or Dirty

- On a write miss
  - Allocate because of multi-word lines we first fetch the line, and then update a word in it
  - No allocate cache is not affected, the Store is forwarded to memory

We will use Write-back and miss-allocate.

## Processing Loads and Stores

Search the cache for the processor generated (byte) address

Found in cache a.k.a. hit

Load: Return a copy of the word from the cache-line

Store: Update the relevant word in the cache-line

Not in cache a.k.a. miss

Bring the missing cache-line from Main Memory

May require writing back a cache-line to create space

...

Which line do we replace?

Update cache, and for a Load return word to processor

## Replacement Policy

- Direct Mapped Cache:
  - No choice (each address maps to exactly one cache line)
- N-way Set-associative cache:
  - N choices for line to replace
  - LRU: evict line from least recently used way
  - Other policies exist but LRU is most common

For a 2-way set associative cache, can implement LRU with 1 bit of state per cache line.

## Cache performance

- Cache designs have many parameters:
  - Cache size in bytes
  - Line size, i.e., the number of words in a line
  - Number of ways, the degree of associativity
  - Replacement policy

- Decreasing order of importance
- A typical method of evaluating performance is by calculating the number of cache hits for a given set of cache parameters and a given set of memory reference sequences
  - Memory reference sequences are generated by simulating program execution
  - Number of hits, though fixed for a given memory reference pattern and cache design parameters, is extremely tedious to calculate (so it is done using a cache simulator)

You will see examples in tomorrow's recitations

April 9, 2019 <u>MIT 6.004 Spring 2019</u> L16-7

# Blocking vs. Non-Blocking cache

- Blocking cache
  - At most one outstanding miss
  - Cache must wait for memory to respond
  - Cache does not accept processor requests in the meantime
- Non-blocking cache
  - Multiple outstanding misses
  - Cache can continue to process requests while waiting for memory to respond to misses

We will discuss the implementation of blocking caches

### Now we will implement a cache

- One-way, Direct-mapped
- Write-back
- Write-miss allocate
- blocking cache

Back-end memory (DRAM) is updated only when a line is evicted from the cache

Cache is updated on Store miss

Lab 7

Cache processes one request at a time

# Memory, SRAM and DRAM interfaces

Interfaces assume fixed sizes for memory, DRAM, line, and addresses

```
interface Memory;
  method Action req(MemReq req);
  method ActionValue#(Word) resp;
endinterface
```

```
interface DRAM;
  method Action req(LReq req);
  method ActionValue#(Line) resp;
endinterface
```

```
no resnonse
```

```
no response for Stores
```

```
typedef enum {Ld, St} MemOp deriving(Bits, Eq);
typedef struct {MemOp op; Word addr; Word data;} MemReq...;
typedef struct {MemOp op; LAddr laddr; Line line;} LReq...;
```

## Cached Memory Systems



The memory has a small SRAM cache which is backed by much bigger DRAM memory

Processor accesses are for words while DRAM accesses are for lines

mkDRAM and mkSRAM primitives are given:

```
DRAM dram <- mkDRAM;
SRAM#(LogNumEntities, dataT) sram <- mkSRAM;</pre>
```

To avoid type clutter we assume that DRAM has 64Byte (16 word) lines and uses line addresses

#### Cache Interface



```
interface Cache#(numeric type logNLines);
  method Action req(MemReq req);
  method ActionValue#(Word) resp();
  method ActionValue#(LReq) lineReq;
  method Action lineResp(Line r);
endinterface
```

processor-side methods: fixed size words and (byte) addresses

back-side methods; fixed size cache lines and line-addresses

Notice, the cache size does not appear in any of its interface methods, i.e., users do not have to know the cache size

```
module mkMemory(Memory);
  DRAM dram <- mkDRAM;
  Cache#(LogNLines) cache <- mkBlockingCache;
...</pre>
```

## Cache Organization



- cache-array unit encapsulates data, tag and status arrays, which are all made from SRAM
- Need queues to communicate with the back-end memory
- hitQ holds the responses until the processor picks them up
- state and current req registers hold the request and its status while it is being processed

## Cache-Array Unit Functionality



- Suppose a request gets a hit in the cache-array unit
  - Load hit returns a word
  - Store hit returns nothing (void)
- In case of a miss, the line slot must have been occupied;
   all the data in the missed slot is returned so that it can be written to the back-end memory if necessary
- When the correct data becomes available from the back end memory, the cache-array line is updated

## Cache-Array Unit Interface



```
interface CAU#(numeric type logNLines);
  method Action req(MemReq r);
  method ActionValue#(CAUResp) resp();
  method Action update(CacheIndex index, TaggedLine newline);
endinterface
```

### cache-array unit



```
module mkCAU(CAU#(LogNLines));
   Instantiate SRAMs for dataArray, tagArray, statusArray;
   Reg#(CAUStatus) status <- mkReg(Ready);</pre>
   Reg#(MemReq) currReq <- mkRegU; //shadow of outer currReq</pre>
   method Action req(MemReq r);
   initiate reads to tagArray, dataArray, and statusArray;
   store request r in currReq
   endmethod
   method ActionValue#(CAUResp) resp;
   Wait for responses for earlier requests
   Get currTag, idx, lineOffset from currReq.addr and do tag match
   In case of a Ld hit, return the word; St hit, update the word;
   In case of a miss, return the data, tag and status;
   endmethod
   method Action update(CacheIndex index, TaggedLine newline);
   update the SRAM arrays at index
   endmethod
endmodule
```

Lab7

## Blocking cache

```
module mkBlockingCache(Cache#(LogNLines));
   CAU#(LogNLines) cau <- mkCAU();</pre>
   FIFO#(Word) hitQ <- mkFIFO;</pre>
   Reg#(MemReq) currReq <- mkRegU;</pre>
                                                        State Elements
   Reg#(ReqStatus) state <- mkReg(Ready);</pre>
   FIFO#(LReq) lineReqQ <- mkFIFO;</pre>
   FIFO#(Line) lineRespQ <- mkFIFO;</pre>
 Rules to process a request including cache misses
 Ready -> WaitCAUResp ->
    (if miss SendReq -> WaitDramResp) -> Ready
  method Action req(MemReq req) ...
  method ActionValue#(Word) resp() ...
  method ActionValue#(LReq) lineReq ...
  method Action lineResp(Line r) ...
                                                               lineReqQ
                                                                     lineReq
endmodule
                                                cache-array unit (CAU)
                                                                     lineResp
                                                       current req
```

## Blocking cache methods

```
method Action req(MemReq r) if (state == Ready);
   currReq <= r; cau.req(r);</pre>
   state <= WaitCAUResp</pre>
endmethod
method ActionValue#(Word) resp;
   hitQ.deq(); return hitQ.first;
endmethod
method ActionValue#(LReq) lineReq();
   lineReqQ.deq(); return lineReqQ.first();
endmethod
method Action lineResp (Line r);
      lineRespQ.eng(r);
                                                            lineReqQ
                                      req
                                                                   lineReq
endmethod
                                              cache-array unit (CAU)
                                                                   lineResp
```

## rule waitCAUResponse

```
rule waitCAUResponse;
  let x <- cau.resp;</pre>
  case (x.hitMiss)
                                                                Lab7
      LdHit : begin Word v = x.ldValue;
               hitQ.enq(v); state <= Ready; end</pre>
      StHit : state <= Ready;
      Miss : begin let oldTaggedLine = x.taggedLine;
        extract cstatus, evictLaddr, line from oldTaggedLine
        if (cstatus == Dirty) begin // writeback required
           lineReqQ.enq(LReq{op:St, laddr:evictLaddr, line:line});
           state<= SendReq;</pre>
         end else begin // no writeback required
           extract newLaddr from currReq
           lineReqQ.enq(LReq{op:Ld, laddr:newLaddr, line: ?});
           state <= WaitDramResp;</pre>
         end
                                                              lineReqQ_
                                       req
                                                                    lineReq
      end
                                                cache-array unit (CAU)
  endcase
                                                                    lineResp
endrule
                                                      current req
```

## rule waitDramResponse

```
rule waitDramResponse(state == WaitDramResp);
  let line = lineRespQ.first(); lineRespQ.deq();
  get idx, tag, wOffset from currReq.addr;
  if (currReq.op == Ld) begin
     hitQ.enq(line[wOffset]);
     cau.update(idx,
       TaggedLine {line: line, status: Clean, tag: tag});
  end else begin // St
     line[wOffset] = currReq.data;
     cau.update(idx,
        TaggedLine {line: line, status: Dirty, tag: tag});
  end
  state <= Ready;</pre>
                                                            lineReqQ
                                      req
                                                                  lineReq
endrule
                                              cache-array unit (CAU)
                                                                  lineResp
```

## Hit and miss performance

- Hit
  - Directly related to the latency of L1
  - 1-cycle latency with appropriate hitQ design
- Miss
  - No evacuation: DRAM load latency + 2 X SRAM latency
  - Evacuation: DRAM store latency + DRAM load latency +
     2 X SRAM latency

Adding a few extra cycles in the miss case does not have a big impact on performance

# Lab7: 2-way Set-Associative Cache

- Need to instantiate cache-array unit twice
- Tag matching has to be done for each cachearray unit
- We can get a hit in at most one cache
- Miss detection requires checking both cachearray units; a victim for throwing out has to be selected
- Once the victim has been selected Cache-miss processing is the same
- cache-array unit should be used as is

## Take Home problem

 Describe a situation where 1-Way Direct Map cache would get a miss but a 2-Way cache would not.