## Virtual Memory

#### Reminders:

- Lab 5 due today
- Lab 6 due next Tuesday
- Design Project released soon
  - For fun, no real points
- Quiz grades coming soon

## Reminder: Operating Systems

#### Goals of OS:

- Protection and privacy: Processes cannot access each other's data
- Abstraction: Hide away details of underlying hardware

- operating system

  Hardware
- e.g., processes open and access files instead of issuing raw commands to hard drive
- Resource management: Controls how processes share hardware resources (CPU, memory, disk, etc.)

#### Key enabling technologies:

- User mode + supervisor mode
- Interrupts to safely transition into supervisor mode
- Virtual memory to abstract the storage resources of the machine

Previous lecture

Today

# Virtual Memory (VM) Systems Illusion of a large, private, uniform store

- Protection & Privacy
  - Each process has a private address space
- Demand Paging
  - Use main memory as a cache of disk
  - Enables running programs larger than main memory
  - Hides differences in machine configuration





The price of VM is address translation on each memory reference

## Names for Memory Locations



- Virtual address
  - Address generated by the process
  - Specific to the process's private address space
- Physical address
  - Address used to access physical (hardware) memory
  - Operating system specifies mapping of virtual addresses into physical addresses

### Segmentation (Base-and-Bound) Address Translation



- Physical address = Virtual Address + Segment Base
- Bound register provides safety and isolation
- Base and Bound registers should not be accessed by user programs (only accessible in supervisor mode)

## Separate Segments for Code and Data



Pros of this separation?

Prevents buggy program from overwriting code

Multiple processes can share code segment

## Memory Fragmentation



As processes start and end, storage is "fragmented". Therefore, at some point segments have to be moved around to compact the free space.

## Paged Memory Systems

- Divide physical memory in fixed-size blocks called pages
  - Typical page size: 4KB
- Interpret each N-bit virtual address as a pair: <virtual page number, offset>
- Use a page table to translate from virtual to physical page numbers
  - Page table contains the physical page number (i.e., starting physical address) for each virtual page number



Physical address

*Note:* N=32 in systems you've seen so far but other values are common. Must fit within address registers but processor or OS can limit it further (e.g., x86-64 uses 48-bit VA)

## Private Address Space per Process



Page tables make it possible to store the pages of a program non-contiguously

## Paging vs. Segmentation

Pros of paging vs segmentation?

Paging avoids fragmentation issues

Paging allows programs that use more virtual memory than the machine's physical memory (demand paging)

Cons of paging vs segmentation?

Page tables are MUCH larger than base & bound regs!

...where do we store the page tables?

# Suppose Page Tables reside in memory



## Demand Paging Using main memory as a cache of disk

- All the pages of the processes may not fit in main memory. Therefore, DRAM is backed up by swap space on disk.
- Page Table Entry (PTE) contains:
  - A resident bit to indicate if the page exists in main memory
  - PPN (physical page number) for a memory-resident page
  - DPN (disk page number) for a page on the disk
  - Protection and usage bits
- Even if all pages fit in memory, demand paging allows bringing only what is needed from disk
  - When a process starts, all code and data are on disk; bring pages in as they are accessed



## Example: Virtual -> Physical Translation



## Caching vs. Demand Paging



#### Caching

cache entry
cache block (~32 bytes)
cache miss rate (1% to 20%)
cache hit (~1 cycle)
cache miss (~100 cycles)
a miss is handled
in hardware

#### Demand paging

page frame
page (~4K bytes)
page miss rate (<0.001%)
page hit (~100 cycles)
page miss (~5M cycles)
a miss is handled
mostly in software

## Page Faults

An access to a page that does not have a valid translation causes a page fault exception. OS page fault handler is invoked, handles miss:

- Choose a page to replace,
   write it back if dirty. Mark
   page as no longer resident
- Read page from disk into available physical page
- Update page table to show new page is resident
- Return control to program, which re-executes memory access



## Translation Lookaside Buffer (TLB)

Problem: Address translation is very expensive! Each reference requires accessing page table

Solution: Cache translations in TLB

TLB hit

⇒ Single-cycle translation

TLB miss

⇒ Access page table to refill TLB



## Example: TLB and Page Table

#### Suppose

- Virtual memory of 2<sup>32</sup> bytes
- Physical memory of 2<sup>24</sup> bytes
- Page size is 2<sup>10</sup> (1 K) bytes
- 4-entry fully associative TLB

**VPN** 

3

4

6

8

#### Page Table

# Tag Data VPN | V R D PPN -----0 | 1 0 0 7 6 | 1 1 1 2 1 | 1 1 1 9 3 | 1 0 0 5

| F | R [ | P | PN |  |
|---|-----|---|----|--|
| - |     |   |    |  |
| 6 | 9 ( | 9 | 7  |  |
| 1 | L 1 | L | 9  |  |
| 1 | L ( | 9 | 0  |  |
| 6 | 9 ( | 9 | 5  |  |
| 1 | L ( | 9 | 5  |  |
| 6 | 9 ( | 9 | 3  |  |
| 1 | L 1 | L | 2  |  |
| 1 | L ( | 9 | 4  |  |
| 1 | L ( | 3 | 1  |  |
|   | ••• |   |    |  |

- How many pages can be stored in physical memory at once?
- 2. How many entries are there in the page table?
- 3. How many bits per entry in the page table? (Assume each entry has PPN, resident bit, dirty bit) 16
- 4. How many pages does page table take?  $2^{23}$  bytes =  $2^{13}$  pages
- 6. What is the physical address for virtual address 0x1804? What components are involved in the translation? [VPN=6] 0x804
- 7. Same for 0x1080 [VPN=4] 0x1480
- 8. Same for 0x0FC

[VPN=0] page fault

## TLB Designs

- Typically 32-128 entries, 4 to 8-way set-associative
  - Modern processors use a hierarchy of TLBs (e.g., 128-entry L1 TLB + 2K-entry L2 TLB)
- Switching processes is expensive because TLB has to be flushed
  - Alternatively, include process ID in TLB entries to avoid flushing
- Handling a TLB miss: Look up the page table (a.k.a. "walk" the page table). If the page is in memory, load the VPN→PPN translation in the TLB. Otherwise, cause a page fault
  - Page faults are always handled in software
  - But page walks are usually handled in hardware using a memory management unit (MMU)
    - RISC-V, x86 access page table in hardware

#### **Address Translation**

#### Putting it all together



## Using Caches with Virtual Memory

## Virtually-Addressed Cache



# Cache CPU TLB Cache Main Cache

Physically-Addressed

- FAST: No virtual→physical translation on cache hits
- Problem: Must flush cache after context switch

- Avoids stale cache data after context switch
- SLOW: Virtual→physical translation before every cache access

# Best of Both Worlds: Virtually-Indexed, Physically-Tagged Cache (VIPT)



OBSERVATION: If cache index bits are a subset of page offset bits, tag access in a physical cache can be done *in parallel* with TLB access. Tag from cache is compared with physical page address from TLB to determine hit/miss.

Problem: Limits # of bits of cache index → can only increase cache capacity by increasing associativity!

## Summary

- Virtual memory benefits:
  - Protection and privacy: Private address space per process
  - Demand paging: Can use main memory as a cache of disk
- Segmentation: Each process address space is a contiguous block (a segment) in physical memory
  - Simple: Base and bound registers
  - Suffers from fragmentation, no demand paging
- Paging: Each process address space is stored on multiple fixed-size pages. A page table maps virtual to physical pages
  - Avoids fragmentation
  - Enables demand paging: pages can be in main memory or disk
  - Requires a page table access on each memory reference
- TLBs make paging efficient by caching the page table

## Thank you!

Next lecture: Pipelined Processors