# **8-bit Datapath Instructions Reference**

For our 8-bit datapath, we have an instruction set architecture with the following description:

- All instructions have fixed-length of 16bits.
- We have three types of instructions:

o R-type (Register instructions): add, inv, and, or, clr

| opcode | rs     | rt     | rd     | padding     |
|--------|--------|--------|--------|-------------|
| 4-bits | 2-bits | 2-bits | 2-bits | 6-bits zero |

opcode: unique operation id

rs and rt: source registers

rd: destination register

#### Examples:

and \$rd, \$rs, \$rt and \$1, \$2, \$3

- \* For **inv** instruction, the **rs** field would be left unused. While only the **rt** field is as source register and **rd** register as destination register (set the value of **rs** field to **0**).
- \* For **clr** instruction, the **rs** field would be left unused. Only the **rt** field is used as the source register and **rd** field as the destination register address (set the value of **rs** field to **0**, **rt** and **rd** fields should have the same value in this case).

#### Example:

inv \$rd, \$rt
clr \$rt

o I-type (Immediate Instructions): addi, andi, ori, sra, sll, lw, sw

| Opcode | rs     | rt     | immediate       |
|--------|--------|--------|-----------------|
| 4-bits | 2-bits | 2-bits | 8-bits constant |

opcode: unique operation id

rs: source registers

rt: destination register

### Examples:

sra \$rt, \$rs, 1
sra \$3, \$1, 1

```
lw $rt, 10($rs)
lw $2, 10($3)
sw $rt, 67($rs)
sw $1, 67($0)
```

- \* For sra (Shift Right Arithmetic) and sll (Shift Left Logical) instructions, the rt register will be equal to rs register shifted to the right or left by an amount of immediate value (for our case it is always 1 for sra, shift by 1, but could be different values for sll). For sra the sign of the number is also preserved (arithmetic shift to right).
- \* For load (lw) instruction, the rs register includes the memory base address, rt register is the target register and the immediate filed contains the address offset.
- \* For store (sw) instruction, the rs register includes the memory base address and rt register is the source register and the immediate filed contains the address offset.

o J-type (Jump Instructions): **beq, bne** 

| opcode | rs     | rt     | immediate       |
|--------|--------|--------|-----------------|
| 4-bits | 2-bits | 2-bits | 8-bits constant |

opcode: unique operation id

rs: source registers

rt: destination register

#### Examples:

beq \$rs, \$rt, BranchLabel
beq \$1, \$3, BranchLabel

\* For beq instruction, the rs and rt registers are the source registers or the sides of comparison and the immediate field contains the instruction offset which you denote as a textual label in your assembly instruction.

## <u>Instruction Opcode to ALUOp bits translation table:</u>

| Instruction | Instruction Opcode (4-bits) | ALUOp (3-bits) | Description                                                                                                            |
|-------------|-----------------------------|----------------|------------------------------------------------------------------------------------------------------------------------|
| lw          | 0000                        | 000            | Load Word Instruction<br>(lw), ALU add<br>operation is selected to<br>add the offset<br>address to the base<br>address |
| sw          | 0001                        | 000            | Store Word Instruction (sw), ALU add operation is selected                                                             |

|      |      |     | to add the offset<br>address to the base<br>address                                 |
|------|------|-----|-------------------------------------------------------------------------------------|
| add  | 0010 | 000 | add instruction, ALU add operation is selected                                      |
| addi | 0011 | 000 | add immediate<br>instruction, ALU add<br>operation is selected                      |
| inv  | 0100 | 001 | inv instruction, ALU inv operation is selected                                      |
| and  | 0101 | 010 | and instruction, ALU and operation is selected                                      |
| andi | 0110 | 010 | and immediate instruction, ALU and operation is selected                            |
| or   | 0111 | 011 | or instruction, ALU or operation is selected                                        |
| ori  | 1000 | 011 | or immediate instruction, ALU and operation is selected                             |
| sra  | 1001 | 100 | sra instruction, ALU<br>arithmetic shift to<br>right operation is<br>selected       |
| sll  | 1010 | 101 | sll instruction, ALU logical shift to left operation is selected                    |
| beq  | 1011 | 110 | beq instruction, ALU<br>branch if equal<br>operation is selected                    |
| bne  | 1100 | 111 | bne instruction, ALU<br>branch if not equal<br>operation is selected                |
| clr  | 1101 | 010 | and instruction, ALU<br>and operation is<br>selected, first operand<br>will be zero |
| -    | -    | -   | -                                                                                   |
| -    | -    | -   | -                                                                                   |