### **Features**

- High Performance, Low Power AVR® 8-Bit Microcontroller
- Advanced RISC Architecture
  - 120 Powerful Instructions Most Single Clock Cycle Execution
  - 32 x 8 General Purpose Working Registers
  - Fully Static Operation
- Non-volatile Program and Data Memories
  - 2/4/8K Byte of In-System Programmable Program Memory Flash (ATtiny24/44/84)
     Endurance: 10,000 Write/Erase Cycles
  - 128/256/512 Bytes In-System Programmable EEPROM (ATtiny24/44/84)
     Endurance: 100,000 Write/Erase Cycles
  - 128/256/512 Bytes Internal SRAM (ATtiny24/44/84)
  - Programming Lock for Self-Programming Flash Program and EEPROM Data Security
- · Peripheral Features
  - Two Timer/Counters, 8- and 16-bit counters with two PWM Channels on both
  - 10-bit ADC
    - 8 single-ended channels
    - 12 differential ADC channel pairs with programmable gain (1x, 20x) Temperature Measurement
  - Programmable Watchdog Timer with Separate On-chip Oscillator
  - On-chip Analog Comparator
  - Universal Serial Interface
- Special Microcontroller Features
  - debugWIRE On-chip Debug System
  - In-System Programmable via SPI Port
  - External and Internal Interrupt Sources
  - Pin Change Interrupt on 12 pins
  - Low Power Idle, ADC Noise Reduction, Standby and Power-down Modes
  - Enhanced Power-on Reset Circuit
  - Programmable Brown-out Detection Circuit
  - Internal Calibrated Oscillator
  - On-chip Temperature Sensor
- I/O and Packages
  - 14-pin SOIC, PDIP and 20-pin QFN/MLF: Twelve Programmable I/O Lines
- Operating Voltage:
  - 1.8 5.5V for ATtiny24V/44V/84V
  - 2.7 5.5V for ATtiny24/44/84
- Speed Grade
  - ATtiny24V/44V/84V: 0 4 MHz @ 1.8 5.5V, 0 10 MHz @ 2.7 5.5V
  - ATtiny24/44/84: 0 10 MHz @ 2.7 5.5V, 0 20 MHz @ 4.5 5.5V
- Industrial Temperature Range
- Low Power Consumption
  - Active Mode:
    - 1 MHz, 1.8V: 380 µA
  - Power-down Mode:
    - 1.8V: 100 nA



8-bit **AVR**®
Microcontroller with 2/4/8K
Bytes In-System
Programmable
Flash

ATtiny24/44/84

Preliminary Summary





## 1. Pin Configurations

Figure 1-1. Pinout ATtiny24/44/84





## QFN/MLF



## 1.1 Disclaimer

Typical values contained in this data sheet are based on simulations and characterization of other AVR microcontrollers manufactured on the same process technology. Min and Max values will be available after the device is characterized.

## 2. Overview

The ATtiny24/44/84 is a low-power CMOS 8-bit microcontroller based on the AVR enhanced RISC architecture. By executing powerful instructions in a single clock cycle, the ATtiny24/44/84 achieves throughputs approaching 1 MIPS per MHz allowing the system designer to optimize power consumption versus processing speed.

## 2.1 Block Diagram

Figure 2-1. Block Diagram



The AVR core combines a rich instruction set with 32 general purpose working registers. All the 32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent





registers to be accessed in one single instruction executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers.

The ATtiny24/44/84 provides the following features: 2/4/8K byte of In-System Programmable Flash, 128/256/512 bytes EEPROM, 128/256/512 bytes SRAM, 12 general purpose I/O lines, 32 general purpose working registers, a 8-bit Timer/Counter with two PWM channels, a 16-bit timer/counter with two PWM channels, Internal and External Interrupts, a 8-channel 10-bit ADC, programmable gain stage (1x, 20x) for 12 differential ADC channel pairs, a programmable Watchdog Timer with internal Oscillator, internal calibrated oscillator, and three software selectable power saving modes. The Idle mode stops the CPU while allowing the SRAM, Timer/Counter, ADC, Analog Comparator, and Interrupt system to continue functioning. The Power-down mode saves the register contents, disabling all chip functions until the next Interrupt or Hardware Reset. The ADC Noise Reduction mode stops the CPU and all I/O modules except ADC, to minimize switching noise during ADC conversions. In Standby mode, the crystal/resonator Oscillator is running while the rest of the device is sleeping. This allows very fast start-up combined with low power consumption.

The device is manufactured ng Atmel's high density non-volatile memory technology. The Onchip ISP Flash allows the Program memory to be re-programmed In-System through an SPI serial interface, by a conventional non-volatile memory programmer or by an On-chip boot code running on the AVR core.

The ATtiny24/44/84 AVR is supported with a full suite of program and system development tools including: C Compilers, Macro Assemblers, Program Debugger/Simulators, In-Circuit Emulators, and Evaluation kits.

## 2.2 Pin Descriptions

#### 2.2.1 VCC

Supply voltage.

### 2.2.2 GND

Ground.

#### 2.2.3 Port B (PB3...PB0)

Port B is a 4-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port B output buffers have symmetrical drive characteristics with both high sink and source capability except PB3 which has the RESET capability. To use pin PB3 as an I/O pin, instead of RESET pin, program ('0') RSTDISBL fuse. As inputs, Port B pins that are externally pulled low will source current if the pull-up resistors are activated. The Port B pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port B also serves the functions of various special features of the ATtiny24/44/84 as listed on Section 12.3 "Alternate Port Functions" on page 61.

#### 2.2.4 **RESET**

Reset input. A low level on this pin for longer than the minimum pulse length will generate a reset, even if the clock is not running. The minimum pulse length is given in Table 22-3 on page 183. Shorter pulses are not guaranteed to generate a reset.

### 2.2.5 Port A (PA7...PA0)

Port A is a 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port A output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port A pins that are externally pulled low will source current if the pull-up resistors are activated. The Port A pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port A has an alternate functions as analog inputs for the ADC, analog comparator, timer/counter, SPI and pin change interrupt as described in "Alternate Port Functions" on page 61

### 3. Resources

A comprehensive set of development tools, drivers and application notes, and datasheets are available for download on http://www.atmel.com/avr.





# 4. Register Summary

| Address                    | Name             | Bit 7       | Bit 6       | Bit 5            | Bit 4            | Bit 3                      | Bit 2           | Bit 1                                   | Bit 0          | Page                 |
|----------------------------|------------------|-------------|-------------|------------------|------------------|----------------------------|-----------------|-----------------------------------------|----------------|----------------------|
| 0x3F (0x5F)                | SREG             | I           | Т           | Н                | S                | V                          | N               | Z                                       | С              | Page 9               |
| 0x3E (0x5E)                | SPH              | -           | -           | -                | -                | -                          | -               | SP9                                     | SP8            | Page 12              |
| 0x3D (0x5D)                | SPL              | SP7         | SP6         | SP5              | SP4              | SP3                        | SP2             | SP1                                     | SP0            | Page 12              |
| 0x3C (0x5C)                | OCR0B            |             |             | Timer/           | Counter0 - Outp  | out Compare Re             | gister B        |                                         |                | Page 89              |
| 0x3B (0x5B)                | GIMSK            | -           | INT0        | PCIE1            | PCIE0            | _                          | _               | -                                       | _              | Page 53              |
| 0x3A (0x5A                 | GIFR             | _           | INTF0       | PCIF1            | PCIF0            | -                          | _               | -                                       | -              | Page 54              |
| 0x39 (0x59)                | TIMSK0           | _           | -           | -                | -                | -                          | OCIE0B          | OCIE0A                                  | TOIE0          | Page 90              |
| 0x38 (0x58)                | TIFR0            |             | _           | -                | -                | _                          | OCF0B           | OCF0A                                   | TOV0           | Page 90              |
| 0x37 (0x57)                | SPMCSR           | _           | _           |                  | СТРВ             | RFLB                       | PGWRT           | PGERS                                   | SPMEN          | Page 163             |
| 0x36 (0x56)                | OCR0A            |             |             |                  |                  | out Compare Re             | gister A        |                                         |                | Page 89              |
| 0x35 (0x55)                | MCUCR            | _           | PUD         | SE               | SM1              | SM0                        |                 | ISC01                                   | ISC00          | Page 53              |
| 0x34 (0x54)                | MCUSR            | -           | -           | -                | =                | WDRF                       | BORF            | EXTRF                                   | PORF           | Page 46              |
| 0x33 (0x53)                | TCCR0B           | FOC0A       | FOC0B       | _                | - Time - 1/0     | WGM02                      | CS02            | CS01                                    | CS00           | Page 88              |
| 0x32 (0x52)                | TCNT0            | 0417        | 0410        | 0415             |                  | Counter0                   | 0410            | 0.01.4                                  | 0410           | Page 89              |
| 0x31 (0x51)                | OSCCAL           | CAL7        | CAL6        | CAL5             | CAL4             | CAL3                       | CAL2            | CAL1                                    | CAL0           | Page 33              |
| 0x30 (0x50)                | TCCR0A           | COM0A1      | COM0A0      | COM0B1<br>COM1B1 | COM0B0           | _                          |                 | WGM01                                   | WGM00<br>WGM10 | Page 85              |
| 0x2F (0x4F)                | TCCR1A           | COM1A1      | COM1A0      | COIVITET         | COM1B0<br>WGM13  | - WCM42                    | 0040            | WGM11                                   |                | Page 114             |
| 0x2E (0x4E)<br>0x2D (0x4D) | TCCR1B<br>TCNT1H | ICNC1       | ICES1       | - Timor          |                  | WGM12<br>nter Register Hig | CS12            | CS11                                    | CS10           | Page 116<br>Page 118 |
| 0x2C (0x4C)                | TCNT1H<br>TCNT1L |             |             |                  |                  | nter Register Lo           | •               |                                         |                | Page 118             |
| 0x2B (0x4B)                | OCR1AH           |             |             |                  |                  | are Register A F           | -               |                                         |                | Page 118             |
| 0x2A (0x4A)                | OCR1AL           |             |             |                  |                  | are Register A L           |                 |                                         |                | Page 118             |
| 0x29 (0x49)                | OCR1BH           |             |             |                  |                  | are Register B F           | •               |                                         |                | Page 118             |
| 0x28 (0x48)                | OCR1BL           |             |             |                  |                  | are Register B L           | -               |                                         |                | Page 118             |
| 0x27 (0x47)                | DWDR             |             |             | Timer/C          |                  | R[7:0]                     | low Byte        |                                         |                | Page 159             |
| 0x26 (0x46)                | CLKPR            | CLKPCE      | _           | _                |                  | CLKPS3                     | CLKPS2          | CLKPS1                                  | CLKPS0         | Page 33              |
| 0x25 (0x45)                | ICR1H            | OLINI OL    |             | Timer/Co         | unter1 - Innut C | apture Register            |                 | OLIGI OT                                | OLIVI GO       | Page 119             |
| 0x24 (0x44)                | ICR1L            |             |             |                  |                  | apture Register            |                 |                                         |                | Page 119             |
| 0x23 (0x43)                | GTCCR            | TSM         | _           | I –              |                  | _                          |                 | _                                       | PSR10          | Page 122             |
| 0x22 (0x42)                | TCCR1C           | FOC1A       | FOC1B       | _                | _                | _                          | _               | _                                       | _              | Page 117             |
| 0x21 (0x41)                | WDTCSR           | WDIF        | WDIE        | WDP3             | WDCE             | WDE                        | WDP2            | WDP1                                    | WDP0           | Page 46              |
| 0x20 (0x40)                | PCMSK1           | _           | _           | _                | _                | PCINT11                    | PCINT10         | PCINT9                                  | PCINT8         | Page 54              |
| 0x1F (0x3F)                | EEARH            | _           | _           | -                | -                | _                          | _               | -                                       | EEAR8          | Page 23              |
| 0x1E (0x3E)                | EEARL            | EEAR7       | EEAR6       | EEAR5            | EEAR4            | EEAR3                      | EEAR2           | EEAR1                                   | EEAR0          | Page 23              |
| 0x1D (0x3D)                | EEDR             |             |             | •                | EEPROM D         | ata Register               |                 |                                         |                | Page 23              |
| 0x1C (0x3C)                | EECR             | _           | _           | EEPM1            | EEPM0            | EERIE                      | EEMPE           | EEPE                                    | EERE           | Page 23              |
| 0x1B (0x3B)                | PORTA            | PORTA7      | PORTA6      | PORTA5           | PORTA4           | PORTA3                     | PORTA2          | PORTA1                                  | PORTA0         | Page 72              |
| 0x1A (0x3A)                | DDRA             | DDA7        | DDA6        | DDA5             | DDA4             | DDA3                       | DDA2            | DDA1                                    | DDA0           | Page 72              |
| 0x19 (0x39)                | PINA             | PINA7       | PINA6       | PINA5            | PINA4            | PINA3                      | PINA2           | PINA1                                   | PINA0          | Page 72              |
| 0x18 (0x38)                | PORTB            | _           | _           | _                | -                | PORTB3                     | PORTB2          | PORTB1                                  | PORTB0         | Page 72              |
| 0x17 (0x37)                | DDRB             | _           | -           | -                | -                | DDB3                       | DDB2            | DDB1                                    | DDB0           | Page 72              |
| 0x16 (0x36)                | PINB             | _           | _           | -                | -                | PINB3                      | PINB2           | PINB1                                   | PINB0          | Page 73              |
| 0x15 (0x35)                | GPIOR2           |             |             |                  |                  | se I/O Register 2          |                 |                                         |                | Page 25              |
| 0x14 (0x34)                | GPIOR1           |             |             |                  | •                | se I/O Register 1          |                 |                                         |                | Page 25              |
| 0x13 (0x33)                | GPIOR0           |             | ı           | 1                |                  | se I/O Register 0          |                 | 1                                       |                | Page 25              |
| 0x12 (0x32)                | PCMSK0           | PCINT7      | PCINT6      | PCINT5           | PCINT4           | PCINT3                     | PCINT2          | PCINT1                                  | PCINT0         | Page 55              |
| 0x11 (0x31))               | Reserved         |             |             |                  | ,                |                            |                 |                                         |                |                      |
| 0x10 (0x30)                | USIBR            |             |             |                  |                  | er Register                |                 |                                         |                | Page 131             |
| 0x0F (0x2F)                | USIDR            | LIOIO:E     | LIGIOIE     | LIOIDE           |                  | Register                   | LICIONETO       | HOLOVITA                                | LICIONETO      | Page 131             |
| 0x0E (0x2E)                | USISR            | USISIF      | USIOIF      | USIPF            | USIDC            | USICNT3                    | USICNT2         | USICNT1                                 | USICNT0        | Page 131             |
| 0x0D (0x2D)                | USICR            | USISIE<br>- | USIOIE<br>_ | USIWM1           | USIWM0           | USICS1                     | USICS0          | USICLK                                  | USITC<br>TOIE1 | Page 132             |
| 0x0C (0x2C)<br>0x0B (0x2B) | TIMSK1<br>TIFR1  | _           | _           | ICIE1            | _                | -                          | OCIE1B<br>OCF1B | OCIE1A<br>OCF1A                         | TOIE1<br>TOV1  | Page 119<br>Page 120 |
| 0x0B (0x2B)<br>0x0A (0x2A) | Reserved         | _           | _           | LIGET            |                  |                            | OUFID           | OUFIA                                   | 1001           | Faye 120             |
| 0x0A (0x2A)<br>0x09 (0x29) | Reserved         |             |             |                  |                  |                            |                 |                                         |                |                      |
| 0x08 (0x28)                | ACSR             | ACD         | ACBG        | ACO              | ACI              | ACIE                       | ACIC            | ACIS1                                   | ACIS0          | Page 137             |
| 0x07 (0x27)                | ADMUX            | REFS1       | REFS0       | MUX5             | MUX4             | MUX3                       | MUX2            | MUX1                                    | MUX0           | Page 151             |
| 0x07 (0x27)<br>0x06 (0x26) | ADCSRA           | ADEN        | ADSC        | ADATE            | ADIF             | ADIE                       | ADPS2           | ADPS1                                   | ADPS0          | Page 151             |
| 0x05 (0x25)                | ADCH             | APLIN       | ADOC        | ADATE            |                  | gister High Byte           | ADF 02          | ADFOI                                   | ADF 30         | Page 155             |
| 0x04 (0x24)                | ADCL             |             |             |                  |                  | gister Low Byte            |                 |                                         |                | Page 155             |
| 0x04 (0x24)<br>0x03 (0x23) | ADCSRB           | BIN         | ACME        | _                | ADC Data Re      | – LOW Byte                 | ADTS2           | ADTS1                                   | ADTS0          | Page 156             |
| 0x02 (0x22)                | Reserved         | DIIV        | , NOIVIL    |                  | , NOLAIN         |                            | 1 7.0102        | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | 7.0100         | 1 490 100            |
| 0x01 (0x21)                | DIDR0            | ADC7D       | ADC6D       | ADC5D            | ADC4D            | ADC3D                      | ADC2D           | ADC1D                                   | ADC0D          | Page 138,Page 157    |
| 0x00 (0x20)                | PRR              | ADC/D       | ADC0D       | ADC3D            | ADC4D            | PRTIM1                     | PRTIM0          | PRUSI                                   | PRADC          | Page 36              |
| (0/120)                    |                  |             |             |                  |                  | 1                          |                 | ,                                       |                |                      |

# ATtiny24/44/84

Note:

- 1. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written.
- 2. I/O Registers within the address range 0x00 0x1F are directly bit-accessible using the SBI and CBI instructions. In these registers, the value of single bits can be checked by using the SBIS and SBIC instructions.
- 3. Some of the Status Flags are cleared by writing a logical one to them. Note that, unlike most other AVRs, the CBI and SBI instructions will only operation the specified bit, and can therefore be used on registers containing such Status Flags. The CBI and SBI instructions work with registers 0x00 to 0x1F only.





# 5. Instruction Set Summary

| Mnemonics          | Operands          | Description                                              | Operation                                                                                      | Flags        | #Clocks |
|--------------------|-------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------|--------------|---------|
| ARITHMETIC AND L   | OGIC INSTRUCTIONS | 3                                                        |                                                                                                | •            |         |
| ADD                | Rd, Rr            | Add two Registers                                        | $Rd \leftarrow Rd + Rr$                                                                        | Z,C,N,V,H    | 1       |
| ADC                | Rd, Rr            | Add with Carry two Registers                             | $Rd \leftarrow Rd + Rr + C$                                                                    | Z,C,N,V,H    | 1       |
| ADIW               | Rdl,K             | Add Immediate to Word                                    | Rdh:Rdl ← Rdh:Rdl + K                                                                          | Z,C,N,V,S    | 2       |
| SUB                | Rd, Rr            | Subtract two Registers                                   | Rd ← Rd - Rr                                                                                   | Z,C,N,V,H    | 1       |
| SUBI               | Rd, K             | Subtract Constant from Register                          | $Rd \leftarrow Rd - K$                                                                         | Z,C,N,V,H    | 1       |
| SBC                | Rd, Rr            | Subtract with Carry two Registers                        | $Rd \leftarrow Rd - Rr - C$                                                                    | Z,C,N,V,H    | 1       |
| SBCI               | Rd, K             | Subtract with Carry Constant from Reg.                   | Rd ← Rd - K - C                                                                                | Z,C,N,V,H    | 1       |
| SBIW               | Rdl,K             | Subtract Immediate from Word                             | Rdh:Rdl ← Rdh:Rdl - K                                                                          | Z,C,N,V,S    | 2       |
| AND                | Rd, Rr            | Logical AND Registers                                    | $Rd \leftarrow Rd \bullet Rr$                                                                  | Z,N,V        | 1       |
| ANDI               | Rd, K             | Logical AND Register and Constant                        | $Rd \leftarrow Rd \bullet K$                                                                   | Z,N,V        | 1       |
| OR                 | Rd, Rr            | Logical OR Registers                                     | $Rd \leftarrow Rd v Rr$                                                                        | Z,N,V        | 1       |
| ORI                | Rd, K             | Logical OR Register and Constant                         | $Rd \leftarrow Rd \vee K$                                                                      | Z,N,V        | 1       |
| EOR                | Rd, Rr            | Exclusive OR Registers                                   | $Rd \leftarrow Rd \oplus Rr$                                                                   | Z,N,V        | 1       |
| COM                | Rd                | One's Complement                                         | $Rd \leftarrow 0xFF - Rd$                                                                      | Z,C,N,V      | 1       |
| NEG                | Rd                | Two's Complement                                         | Rd ← 0x00 – Rd                                                                                 | Z,C,N,V,H    | 1       |
| SBR                | Rd,K              | Set Bit(s) in Register                                   | $Rd \leftarrow Rd \vee K$                                                                      | Z,N,V        | 1       |
| CBR                | Rd,K              | Clear Bit(s) in Register                                 | $Rd \leftarrow Rd \bullet (0xFF - K)$                                                          | Z,N,V        | 1       |
| INC                | Rd                | Increment                                                | Rd ← Rd + 1                                                                                    | Z,N,V        | 1       |
| DEC                | Rd                | Decrement                                                | Rd ← Rd – 1                                                                                    | Z,N,V        | 1       |
| TST                | Rd                | Test for Zero or Minus                                   | $Rd \leftarrow Rd \bullet Rd$                                                                  | Z,N,V        | 1       |
| CLR                | Rd                | Clear Register                                           | $Rd \leftarrow Rd \oplus Rd$                                                                   | Z,N,V        | 1       |
| SER                | Rd                | Set Register                                             | $Rd \leftarrow 0xFF$                                                                           | None         | 1       |
| BRANCH INSTRUCT    |                   |                                                          |                                                                                                | 1            |         |
| RJMP               | k                 | Relative Jump                                            | PC ← PC + k + 1                                                                                | None         | 2       |
| IJMP               |                   | Indirect Jump to (Z)                                     | PC ← Z                                                                                         | None         | 2       |
| RCALL              | k                 | Relative Subroutine Call                                 | PC ← PC + k + 1                                                                                | None         | 3       |
| ICALL              |                   | Indirect Call to (Z)                                     | PC ← Z                                                                                         | None         | 3       |
| RET                |                   | Subroutine Return                                        | PC ← STACK                                                                                     | None         | 4       |
| RETI               |                   | Interrupt Return                                         | PC ← STACK                                                                                     | 1            | 4       |
| CPSE               | Rd,Rr             | Compare, Skip if Equal                                   | if (Rd = Rr) PC ← PC + 2 or 3                                                                  | None         | 1/2/3   |
| CP                 | Rd,Rr             | Compare                                                  | Rd – Rr                                                                                        | Z, N,V,C,H   | 1       |
| CPC                | Rd,Rr             | Compare with Carry                                       | Rd – Rr – C                                                                                    | Z, N,V,C,H   | 1       |
| CPI                | Rd,K              | Compare Register with Immediate                          | Rd – K                                                                                         | Z, N,V,C,H   | 1       |
| SBRC               | Rr, b             | Skip if Bit in Register Cleared                          | if (Rr(b)=0) PC ← PC + 2 or 3                                                                  | None         | 1/2/3   |
| SBRS               | Rr, b             | Skip if Bit in Register is Set                           | if (Rr(b)=1) PC ← PC + 2 or 3                                                                  | None         | 1/2/3   |
| SBIC               | P, b              | Skip if Bit in I/O Register Cleared                      | if (P(b)=0) PC ← PC + 2 or 3                                                                   | None         | 1/2/3   |
| SBIS               | P, b              | Skip if Bit in I/O Register is Set                       | if $(P(b)=1)$ PC $\leftarrow$ PC + 2 or 3                                                      | None         | 1/2/3   |
| BRBS               | s, k              | Branch if Status Flag Set  Branch if Status Flag Cleared | if (SREG(s) = 1) then PC←PC+k + 1                                                              | None         | 1/2     |
| BRBC<br>BREQ       | s, k<br>k         | 0                                                        | if (SREG(s) = 0) then PC←PC+k + 1<br>if (Z = 1) then PC ← PC + k + 1                           | None<br>None | 1/2     |
|                    |                   | Branch if Equal                                          | if $(Z = 1)$ then $PC \leftarrow PC + k + 1$<br>if $(Z = 0)$ then $PC \leftarrow PC + k + 1$   |              |         |
| BRNE<br>BRCS       | k<br>k            | Branch if Not Equal  Branch if Carry Set                 | if (C = 1) then PC $\leftarrow$ PC + k + 1                                                     | None<br>None | 1/2     |
| BRCC               | k                 | Branch if Carry Cleared                                  | if (C = 0) then PC $\leftarrow$ PC + k + 1                                                     | None         | 1/2     |
| BRSH               | k                 | Branch if Same or Higher                                 | if (C = 0) then PC ← PC + k + 1                                                                | None         | 1/2     |
| BRLO               | k                 | Branch if Lower                                          | if (C = 1) then PC ← PC + k + 1                                                                | None         | 1/2     |
| BRMI               | k                 | Branch if Minus                                          | if (N = 1) then PC ← PC + k + 1                                                                | None         | 1/2     |
| BRPL               | k                 | Branch if Plus                                           | if $(N = 0)$ then $PC \leftarrow PC + k + 1$                                                   | None         | 1/2     |
| BRGE               | k                 | Branch if Greater or Equal, Signed                       | if $(N \oplus V = 0)$ then $PC \leftarrow PC + k + 1$                                          | None         | 1/2     |
| BRLT               | k                 | Branch if Less Than Zero, Signed                         | if (N ⊕ V= 0) then PC ← PC + k + 1                                                             | None         | 1/2     |
| BRHS               | k                 | Branch if Half Carry Flag Set                            | if (H = 1) then PC $\leftarrow$ PC + k + 1                                                     | None         | 1/2     |
| BRHC               | k                 | Branch if Half Carry Flag Cleared                        | if (H = 0) then PC $\leftarrow$ PC + k + 1                                                     | None         | 1/2     |
| BRTS               | k                 | Branch if T Flag Set                                     | if $(T = 1)$ then $PC \leftarrow PC + k + 1$                                                   | None         | 1/2     |
| BRTC               | k                 | Branch if T Flag Cleared                                 | if $(T = 0)$ then $PC \leftarrow PC + k + 1$                                                   | None         | 1/2     |
| BRVS               | k                 | Branch if Overflow Flag is Set                           | if $(V = 1)$ then $PC \leftarrow PC + k + 1$                                                   | None         | 1/2     |
| BRVC               | k                 | Branch if Overflow Flag is Cleared                       | if $(V = 0)$ then $PC \leftarrow PC + k + 1$                                                   | None         | 1/2     |
| BRIE               | k                 | Branch if Interrupt Enabled                              | if ( I = 1) then PC ← PC + k + 1                                                               | None         | 1/2     |
| BRID               | k                 | Branch if Interrupt Disabled                             | if (I = 0) then PC $\leftarrow$ PC + k + 1                                                     | None         | 1/2     |
| BIT AND BIT-TEST I |                   |                                                          | 1                                                                                              |              | .,,_    |
| SBI                | P,b               | Set Bit in I/O Register                                  | I/O(P,b) ← 1                                                                                   | None         | 2       |
| CBI                | P,b               | Clear Bit in I/O Register                                | I/O(P,b) ← 0                                                                                   | None         | 2       |
| LSL                | Rd                | Logical Shift Left                                       | $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$                                                 | Z,C,N,V      | 1       |
| LSR                | Rd                | Logical Shift Right                                      | $Rd(n) \leftarrow Rd(n), Rd(0) \leftarrow 0$<br>$Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0$ | Z,C,N,V      | 1       |
| LUIN               | i Nu              | Logical Chill Night                                      | $ma_{(1)} \leftarrow ma_{(1)+1}, ma_{(1)} \leftarrow 0$                                        | ∠,∪,14, v    | '       |

| Mnemonics       | Operands    | Description                      | Operation                                                     | Flags   | #Clocks |
|-----------------|-------------|----------------------------------|---------------------------------------------------------------|---------|---------|
| ROL             | Rd          | Rotate Left Through Carry        | $Rd(0)\leftarrow C,Rd(n+1)\leftarrow Rd(n),C\leftarrow Rd(7)$ | Z,C,N,V | 1       |
| ROR             | Rd          | Rotate Right Through Carry       | $Rd(7)\leftarrow C,Rd(n)\leftarrow Rd(n+1),C\leftarrow Rd(0)$ | Z,C,N,V | 1       |
| ASR             | Rd          | Arithmetic Shift Right           | $Rd(n) \leftarrow Rd(n+1), n=06$                              | Z,C,N,V | 1       |
| SWAP            | Rd          | Swap Nibbles                     | Rd(30)←Rd(74),Rd(74)←Rd(30)                                   | None    | 1       |
| BSET            | s           | Flag Set                         | SREG(s) ← 1                                                   | SREG(s) | 1       |
| BCLR            | s           | Flag Clear                       | $SREG(s) \leftarrow 0$                                        | SREG(s) | 1       |
| BST             | Rr, b       | Bit Store from Register to T     | $T \leftarrow Rr(b)$                                          | Т       | 1       |
| BLD             | Rd, b       | Bit load from T to Register      | $Rd(b) \leftarrow T$                                          | None    | 1       |
| SEC             |             | Set Carry                        | C ← 1                                                         | С       | 1       |
| CLC             |             | Clear Carry                      | C ← 0                                                         | С       | 1       |
| SEN             |             | Set Negative Flag                | N ← 1                                                         | N       | 1       |
| CLN             |             | Clear Negative Flag              | N ← 0                                                         | N       | 1       |
| SEZ             |             | Set Zero Flag                    | Z ← 1                                                         | Z       | 1       |
| CLZ             |             | Clear Zero Flag                  | Z ← 0                                                         | Z       | 1       |
| SEI             |             | Global Interrupt Enable          | 1←1                                                           | 1       | 1       |
| CLI             |             | Global Interrupt Disable         | 1←0                                                           | 1       | 1       |
| SES             |             | Set Signed Test Flag             | S ← 1                                                         | S       | 1       |
| CLS             |             | Clear Signed Test Flag           | \$ ← 0                                                        | S       | 1       |
| SEV             |             | Set Twos Complement Overflow.    | V ← 1                                                         | V       | 1       |
| CLV             |             | Clear Twos Complement Overflow   | V ← 0                                                         | V       | 1       |
| SET             |             | Set T in SREG                    | T ← 1                                                         | T       | 1       |
| CLT             |             | Clear T in SREG                  | T ← 0                                                         | T       | 1       |
| SEH             |             | Set Half Carry Flag in SREG      | H ← 1                                                         | Н       | 1       |
| CLH             |             | Clear Half Carry Flag in SREG    | H←0                                                           | Н       | 1       |
| DATA TRANSFER I | NSTRUCTIONS | Olear Hair Garry Flag III GREG   | 11 — 0                                                        | 1 ''    | '       |
| MOV             | Rd, Rr      | Move Between Registers           | Rd ← Rr                                                       | None    | 1       |
| MOVW            | Rd, Rr      | Copy Register Word               | Rd+1:Rd ← Rr+1:Rr                                             |         | 1       |
| LDI             |             | Load Immediate                   | Rd ← K                                                        | None    | 1       |
|                 | Rd, K       |                                  |                                                               | None    | -       |
| LD              | Rd, X       | Load Indirect                    | $Rd \leftarrow (X)$                                           | None    | 2       |
| LD              | Rd, X+      | Load Indirect and Post-Inc.      | $Rd \leftarrow (X), X \leftarrow X + 1$                       | None    | 2       |
| LD              | Rd, - X     | Load Indirect and Pre-Dec.       | $X \leftarrow X - 1$ , $Rd \leftarrow (X)$                    | None    | 2       |
| LD              | Rd, Y       | Load Indirect                    | Rd ← (Y)                                                      | None    | 2       |
| LD              | Rd, Y+      | Load Indirect and Post-Inc.      | $Rd \leftarrow (Y), Y \leftarrow Y + 1$                       | None    | 2       |
| LD              | Rd, - Y     | Load Indirect and Pre-Dec.       | $Y \leftarrow Y - 1$ , $Rd \leftarrow (Y)$                    | None    | 2       |
| LDD             | Rd,Y+q      | Load Indirect with Displacement  | $Rd \leftarrow (Y + q)$                                       | None    | 2       |
| LD              | Rd, Z       | Load Indirect                    | $Rd \leftarrow (Z)$                                           | None    | 2       |
| LD              | Rd, Z+      | Load Indirect and Post-Inc.      | $Rd \leftarrow (Z), Z \leftarrow Z+1$                         | None    | 2       |
| LD              | Rd, -Z      | Load Indirect and Pre-Dec.       | $Z \leftarrow Z - 1$ , $Rd \leftarrow (Z)$                    | None    | 2       |
| LDD             | Rd, Z+q     | Load Indirect with Displacement  | $Rd \leftarrow (Z + q)$                                       | None    | 2       |
| LDS             | Rd, k       | Load Direct from SRAM            | Rd ← (k)                                                      | None    | 2       |
| ST              | X, Rr       | Store Indirect                   | (X) ← Rr                                                      | None    | 2       |
| ST              | X+, Rr      | Store Indirect and Post-Inc.     | $(X) \leftarrow Rr, X \leftarrow X + 1$                       | None    | 2       |
| ST              | - X, Rr     | Store Indirect and Pre-Dec.      | $X \leftarrow X - 1$ , $(X) \leftarrow Rr$                    | None    | 2       |
| ST              | Y, Rr       | Store Indirect                   | (Y) ← Rr                                                      | None    | 2       |
| ST              | Y+, Rr      | Store Indirect and Post-Inc.     | $(Y) \leftarrow Rr, Y \leftarrow Y + 1$                       | None    | 2       |
| ST              | - Y, Rr     | Store Indirect and Pre-Dec.      | $Y \leftarrow Y - 1, (Y) \leftarrow Rr$                       | None    | 2       |
| STD             | Y+q,Rr      | Store Indirect with Displacement | $(Y + q) \leftarrow Rr$                                       | None    | 2       |
| ST              | Z, Rr       | Store Indirect                   | (Z) ← Rr                                                      | None    | 2       |
| ST              | Z+, Rr      | Store Indirect and Post-Inc.     | $(Z) \leftarrow Rr, Z \leftarrow Z + 1$                       | None    | 2       |
| ST              | -Z, Rr      | Store Indirect and Pre-Dec.      | $Z \leftarrow Z - 1$ , $(Z) \leftarrow Rr$                    | None    | 2       |
| STD             | Z+q,Rr      | Store Indirect with Displacement | (Z + q) ← Rr                                                  | None    | 2       |
| STS             | k, Rr       | Store Direct to SRAM             | (k) ← Rr                                                      | None    | 2       |
| LPM             | ļ           | Load Program Memory              | R0 ← (Z)                                                      | None    | 3       |
| LPM             | Rd, Z       | Load Program Memory              | $Rd \leftarrow (Z)$                                           | None    | 3       |
| LPM             | Rd, Z+      | Load Program Memory and Post-Inc | $Rd \leftarrow (Z), Z \leftarrow Z+1$                         | None    | 3       |
| SPM             |             | Store Program Memory             | (z) ← R1:R0                                                   | None    |         |
| IN              | Rd, P       | In Port                          | $Rd \leftarrow P$                                             | None    | 1       |
| OUT             | P, Rr       | Out Port                         | P ← Rr                                                        | None    | 1       |
| PUSH            | Rr          | Push Register on Stack           | STACK ← Rr                                                    | None    | 2       |
| POP             | Rd          | Pop Register from Stack          | Rd ← STACK                                                    | None    | 2       |
| MCU CONTROL INS | STRUCTIONS  |                                  |                                                               |         |         |
| NOP             |             | No Operation                     |                                                               | None    | 1       |
| SLEEP           |             | Sleep                            | (see specific descr. for Sleep function)                      | None    | 1       |
|                 |             | Watchdog Reset                   | (see specific descr. for WDR/Timer)                           | None    | 1       |
| WDR             |             |                                  |                                                               |         |         |





## 6. Ordering Information

## 6.1 ATtiny24

| Speed (MHz) | Power Supply | Ordering Code <sup>(1)</sup>                        | Package <sup>(2)</sup> | Operational Range             |
|-------------|--------------|-----------------------------------------------------|------------------------|-------------------------------|
| 10          | 1.8 - 5.5V   | ATtiny24V-10SSU<br>ATtiny24V-10PU<br>ATtiny24V-10MU | 14S1<br>14P3<br>20M1   | Industrial<br>(-40°C to 85°C) |
| 20          | 2.7 - 5.5V   | ATtiny24-20SSU<br>ATtiny24-20PU<br>ATtiny24-20MU    | 14S1<br>14P3<br>20M1   | Industrial<br>(-40°C to 85°C) |

Notes:

- 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.
- 2. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.

| Package Type |                                                                                   |  |  |  |  |
|--------------|-----------------------------------------------------------------------------------|--|--|--|--|
| 14S1         | 14-lead, 0.150" Wide Body, Plastic Gull Wing Small Outline Package (SOIC)         |  |  |  |  |
| 14P3         | 14-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)                          |  |  |  |  |
| 20M1         | 20-pad, 4 x 4 x 0.8 mm Body, Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF) |  |  |  |  |

## 6.2 ATtiny44

| Speed (MHz) | Power Supply | Ordering Code <sup>(1)</sup>                        | Package <sup>(2)</sup> | Operational Range             |
|-------------|--------------|-----------------------------------------------------|------------------------|-------------------------------|
| 10          | 1.8 - 5.5V   | ATtiny44V-10SSU<br>ATtiny44V-10PU<br>ATtiny44V-10MU | 14S1<br>14P3<br>20M1   | Industrial<br>(-40°C to 85°C) |
| 20          | 2.7 - 5.5V   | ATtiny44-20SSU<br>ATtiny44-20PU<br>ATtiny44-20MU    | 14S1<br>14P3<br>20M1   | Industrial<br>(-40°C to 85°C) |

Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.

| 2. | Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also |  |
|----|----------------------------------------------------------------------------------------------------------------------|--|
|    | Halide free and fully Green.                                                                                         |  |

| Package Type                                                                   |                                                                                   |  |  |  |  |
|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--|--|--|--|
| 14S1 14-lead, 0.150" Wide Body, Plastic Gull Wing Small Outline Package (SOIC) |                                                                                   |  |  |  |  |
| 14-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)                       |                                                                                   |  |  |  |  |
| 20M1                                                                           | 20-pad, 4 x 4 x 0.8 mm Body, Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF) |  |  |  |  |





## **6.3** ATtiny84

| Speed (MHz) | Power Supply | Ordering Code <sup>(1)</sup>     | Package <sup>(2)</sup> | Operational Range             |
|-------------|--------------|----------------------------------|------------------------|-------------------------------|
| 10          | 1.8 - 5.5V   | ATtiny84V-10PU<br>ATtiny84V-10MU | 14P3<br>20M1           | Industrial<br>(-40°C to 85°C) |
| 20          | 2.7 - 5.5V   | ATtiny84-20PU<br>ATtiny84-20MU   | 14P3<br>20M1           | Industrial<br>(-40°C to 85°C) |

Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.

2. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.

| Package Type                                                              |                                                                                   |  |  |  |  |
|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--|--|--|--|
| 14-lead, 0.150" Wide Body, Plastic Gull Wing Small Outline Package (SOIC) |                                                                                   |  |  |  |  |
| 14P3                                                                      | 14-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)                          |  |  |  |  |
| 20M1                                                                      | 20-pad, 4 x 4 x 0.8 mm Body, Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF) |  |  |  |  |

## **Packaging Information**

#### 7.1 20M1





Note: Reference JEDEC Standard MO-220, Fig. 1 (SAW Singulation) WGGD-5.



## **COMMON DIMENSIONS**

(Unit of Measure = mm)

| MIN      | NOM                       | MAX                                                                                        | NOTE |  |
|----------|---------------------------|--------------------------------------------------------------------------------------------|------|--|
| 0.70     | 0.75                      | 0.80                                                                                       |      |  |
| _        | 0.01                      | 0.05                                                                                       |      |  |
|          |                           |                                                                                            |      |  |
| 0.18     | 0.23                      | 0.30                                                                                       |      |  |
|          |                           |                                                                                            |      |  |
| 2.45     | 2.60                      | 2.75                                                                                       |      |  |
|          | 4.00 BSC                  |                                                                                            |      |  |
| 2.45     | 2.60                      | 2.75                                                                                       |      |  |
| 0.50 BSC |                           |                                                                                            |      |  |
| 0.35     | 0.40                      | 0.55                                                                                       |      |  |
|          | 0.70<br>-<br>0.18<br>2.45 | 0.70 0.75  - 0.01  0.20 REF  0.18 0.23  4.00 BSC  2.45 2.60  4.00 BSC  2.45 2.60  0.50 BSC | 0.70 |  |

10/27/04

Α



2325 Orchard Parkway San Jose, CA 95131

TITLE **20M1**, 20-pad, 4 x 4 x 0.8 mm Body, Lead Pitch 0.50 mm, 2.6 mm Exposed Pad, Micro Lead Frame Package (MLF) DRAWING NO. REV. 20M1





#### 7.2 14P3







- Notes: 1. This package conforms to JEDEC reference MS-001, Variation AA.
  - 2. Dimensions D and E1 do not include mold Flash or Protrusion. Mold Flash or Protrusion shall not exceed 0.25 mm (0.010").

## **COMMON DIMENSIONS**

(Unit of Measure = mm)

|        | ,      |         |        |        |
|--------|--------|---------|--------|--------|
| SYMBOL | MIN    | NOM     | MAX    | NOTE   |
| Α      | _      | _       | 5.334  |        |
| A1     | 0.381  | _       | _      |        |
| D      | 18.669 | _       | 19.685 | Note 2 |
| E      | 7.620  | _       | 8.255  |        |
| E1     | 6.096  | _       | 7.112  | Note 2 |
| В      | 0.356  | _       | 0.559  |        |
| B1     | 1.143  | _       | 1.778  |        |
| L      | 2.921  | _       | 3.810  |        |
| С      | 0.203  | _       | 0.356  |        |
| еВ     | _      | _       | 10.922 |        |
| eC     | 0.000  | _       | 1.524  |        |
| е      |        | 2.540 7 | YP     |        |

11/02/05

| 4Imel   | 2325 Orchard Parkway                       |
|---------|--------------------------------------------|
| AIIIIEL | 2325 Orchard Parkway<br>San Jose, CA 95131 |

| TITLE                                                                  |
|------------------------------------------------------------------------|
| 14P3, 14-lead (0.300"/7.62 mm Wide) Plastic Dual Inline Package (PDIP) |

| DRAWING NO. | REV. |
|-------------|------|
| 14P3        | Α    |

## 7.3 14S1





## COMMON DIMENSIONS

(Unit of Measure = mm/inches)



| SYMBOL           | MIN         | NOM | MAX         | NOTE |
|------------------|-------------|-----|-------------|------|
| Α                | 1.35/0.0532 | -   | 1.75/0.0688 |      |
| A1               | 0.1/.0040   | -   | 0.25/0.0098 |      |
| b                | 0.33/0.0130 | -   | 0.5/0.02005 |      |
| D                | 8.55/0.3367 | -   | 8.74/0.3444 | 2    |
| E                | 3.8/0.1497  | -   | 3.99/0.1574 | 3    |
| Н                | 5.8/0.2284  | -   | 6.19/0.2440 |      |
| L                | 0.41/0.0160 | -   | 1.27/0.0500 | 4    |
| e 1.27/0.050 BSC |             |     |             |      |

Notes:

- 1. This drawing is for general information only; refer to JEDEC Drawing MS-012, Variation AB for additional information.
- Dimension D does not include mold Flash, protrusions or gate burrs. Mold Flash, protrusion and gate burrs shall not exceed 0.15 mm (0.006") per side.
- 3. Dimension E does not include inter-lead Flash or protrusion. Inter-lead flash and protrusions shall not exceed 0.25 mm (0.010") per side.
- 4. L is the length of the terminal for soldering to a substrate.
- 5. The lead width B, as measured 0.36 mm (0.014") or greater above the seating plane, shall not exceed a maximum value of 0.61 mm (0.024") per side.

2/5/02



2325 Orchard Parkway San Jose, CA 95131 TITLE

14S1, 14-lead, 0.150" Wide Body, Plastic Gull
Wing Small Outline Package (SOIC)

DRAWING NO. REV.





## 8. Errata

The revision letter in this section refers to the revision of the ATtiny24/44/84 device.

## 8.1 ATtiny24

#### 8.1.1 Rev. D

No known errata.

#### 8.1.2 Rev. C

- Reading EEPROM when system clock frequency is below 900 kHz may not work
- 1. Reading EEPROM when system clock frequency is below 900 kHz may not work Reading data from the EEPROM at system clock frequency below 900 kHz may result in wrong data read.

#### Problem Fix/Work around

Avoid using the EEPROM at clock frequency below 900 kHz.

#### 8.1.3 Rev. B

- EEPROM read from application code does not work in Lock Bit Mode 3
- Reading EEPROM when system clock frequency is below 900 kHz may not work

### 1. EEPROM read from application code does not work in Lock Bit Mode 3

When the Memory Lock Bits LB2 and LB1 are programmed to mode 3, EEPROM read does not work from the application code.

#### Problem Fix/Work around

Do not set Lock Bit Protection Mode 3 when the application code needs to read from EEPROM.

#### 2. Reading EEPROM when system clock frequency is below 900 kHz may not work

Reading data from the EEPROM at system clock frequency below 900 kHz may result in wrong data read.

#### Problem Fix/Work around

Avoid using the EEPROM at clock frequency below 900 kHz.

#### 8.1.4 Rev. A

Not sampled.

## 8.2 ATtiny44

8.2.1 Rev. B

No known errata.

8.2.2 Rev. A

- Reading EEPROM when system clock frequency is below 900 kHz may not work
- Reading EEPROM when system clock frequency is below 900 kHz may not work
  Reading data from the EEPROM at system clock frequency below 900 kHz may result in
  wrong data read.

## Problem Fix/Work around

Avoid using the EEPROM at clock frequency below 900 kHz.





- 8.3 ATtiny84
- 8.3.1 Rev. A

No known errata.

## 9. Datasheet Revision History

### 9.1 Rev F. 02/07

- 1. Updated Figure 1-1 on page 2, Figure 9-7 on page 45, Figure 22-5 on page 187.
- 2. Updated Table 10-1 on page 50, Table 12-7 on page 69, Table 13-2 on page 85, Table 13-3 on page 85, Table 13-5 on page 86, Table 13-6 on page 86, Table 13-7 on page 87, Table 13-8 on page 87, Table 22-6 on page 185, Table 22-8 on page 187.
- 3. Updated table references in "TCCR0A Timer/Counter Control Register A" on page 85.
- 4. Updated Port B, Bit 0 functions in "Alternate Functions of Port B" on page 69.
- 5. Updated WDTCR bit name to WDTCSR in assembly code examples.
- 6. Updated bit5 name in Section 14.11.9 on page 120.
- 7. Updated bit5 in Section 14.11.9 on page 120.
- 8. Updated "SPI Master Operation Example" on page 126.
- 9. Updated step 5 in "Enter High-voltage Serial Programming Mode" on page 174.

## 9.2 Rev E. 09/06

- All characterization data is moved to "Electrical Characteristics" on page 180.
- 2. All Register Descriptions are gathered up in separate sections in the end of each chapter.
- 3. Updated "System Control and Reset" on page 40.
- 4. Updated Table 13-3 on page 85, Table 13-6 on page 86, Table 13-8 on page 87, Table 14-2 on page 114 and Table 14-4 on page 116.
- 5. Updated "Fast PWM Mode" on page 105.
- 6. Updated Figure 14-7 on page 106 and Figure 18-1 on page 140.
- 7. Updated "Analog Comparator Multiplexed Input" on page 135.
- 8. Added note in Table 21-11 on page 171.
- 9. Updated "Electrical Characteristics" on page 180.
- 10. Updated "Typical Characteristics Preliminary Data" on page 188.

### 9.3 Rev D. 08/06

- 1. Updated "Calibrated Internal RC Oscillator" on page 30.
- 2. Updated "Oscillator Calibration Register OSCCAL" on page 33.
- 3. Added Table 22-1 on page 182.
- 4. Updated code examples in "SPI Master Operation Example" on page 126.
- 5. Updated code examples in "SPI Slave Operation Example" on page 127.
- 6. Updated "Signature Bytes" on page 167.





### 9.4 Rev C. 07/06

- 1. Updated Features in "USI Universal Serial Interface" on page 123.
- 2. Added "Clock speed considerations" on page 130.
- 3. Updated Bit description in "ADMUX ADC Multiplexer Selection Register" on page 151.
- 4. Added note to Table 20-1 on page 163.

#### 9.5 Rev B. 05/06

- 1. Updated "Default Clock Source" on page 27
- 2. Updated "Power Reduction Register" on page 36.
- 3. Updated Table 22-3 on page 183, Table 9-4 on page 42, Table 18-3 on page 151, Table 21-5 on page 167, Table 21-11 on page 171, Table 21-15 on page 177, Table 22-6 on page 185.
- 4. Updated Features in "Analog to Digital Converter" on page 139.
- 5. Updated Operation in "Analog to Digital Converter" on page 139.
- 6. Updated "Temperature Measurement" on page 150.
- 7. Updated DC Characteristics in "Electrical Characteristics" on page 180.
- 8. Updated "Typical Characteristics Preliminary Data" on page 188.
- 9. Updated "Errata" on page 223.

### 9.6 Rev A. 12/05

Initial revision.



## **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311

Fax: 1(408) 487-2600

## **Regional Headquarters**

#### **Europe**

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland

Tel: (41) 26-426-5555 Fax: (41) 26-426-5500

#### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong

Tel: (852) 2721-9778 Fax: (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan

Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

## **Atmel Operations**

#### Memory

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

## **Microcontrollers**

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60

#### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00

Fax: (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA

Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland

Tel: (44) 1355-803-000 Fax: (44) 1355-242-743

#### RF/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0

Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA

Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

## Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom

Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France

Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80

## Literature Requests

www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

© 2007 Atmel Corporation. All rights reserved. ATMEL®, logo and combinations thereof, Everywhere You Are®, AVR®, AVR Studio®, and others, are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.