











### DAC80508Z, DAC70508Z, DAC60508Z, DAC80508M, DAC70508M, DAC60508M

SLASEL1B - JUNE 2017-REVISED JANUARY 2018

# DACx0508 Octal, 16-, 14-, 12-Bit, SPI, Voltage Output DAC with Internal Reference

#### 1 Features

- Performance
  - INL: ±1 LSB Maximum at 16-Bit Resolution
  - TUE: ±0.14% of FSR Maximum
- Integrated 2.5 V Precision Internal Reference
  - Initial Accuracy: ±5 mV Maximum
  - Low Drift: 5 ppm/°C Typical
- High Drive Capability: 20 mA with 0.5 V from Supply Rails
- Flexible Output Configuration
  - User Selectable Gain: 2, 1 or ½
  - Reset to Zero Scale or Midscale
- Wide Operating Range
  - Power Supply: 2.7 V to 5.5 V
  - Temperature Range: –40°C to 125°C
- 50 MHz SPI Compatible Serial Interface
  - 4-Wire Mode, 1.7 V to 5.5 V Operation
  - Daisy Chain Operation
  - CRC Error Check
- Low Power: 0.6 mA/Channel at 5.5 V
- Small Packages:
  - 3 mm x 3 mm, 16-Pin WQFN
  - 2.4 mm x 2.4 mm, 16-Pin DSBGA

# 2 Applications

- Optical Networking
- Wireless Infrastructure
- Industrial Automation
- Data Acquisition Systems

# 3 Description

The DACx0508 is a pin-compatible family of low power, eight-channel, buffered voltage-output, digital-to-analog converters (DACs) with 16-, 14- and 12-bit resolution. The DACx0508 includes a 2.5-V, 5-ppm/°C internal reference, eliminating the need for an external precision reference in most applications. A user selectable gain configuration provides full-scale output voltages of 1.25 V (gain = ½), 2.5 V (gain = 1) or 5 V (gain = 2). The device operates from a single 2.7-V to 5.5-V supply, is specified monotonic and provides high linearity of ±1 LSB INL.

Communication to the DACx0508 is performed through a 4-wire serial interface that operates at clock rates up to 50 MHz. The VIO pin enables serial interface operation from 1.7 V to 5.5 V. The DACx0508 flexible interface enables operation with a wide range of industry-standard microprocessors and microcontrollers.

The DACx0508 incorporates a power-on-reset circuit that powers up and maintains the DAC outptus at either zero scale or midscale until a valid code is written to the device. The device consumes low current of 0.6 mA/channel at 5.5 V, making it suitable for battery-operated equipment. A per-channel power-down feature reduces the device current consumption to 15 µA.

The DACx0508 is characterized for operation over the temperature range of -40°C to 125°C and is available in small packages.

#### Device Information<sup>(1)</sup>

| PART NUMBER             | PACKAGE    | BODY SIZE (NOM)   |
|-------------------------|------------|-------------------|
| DACx0508 <sup>(2)</sup> | WQFN (16)  | 3.00 mm × 3.00 mm |
|                         | DSBGA (16) | 2.40 mm x 2.40 mm |

- For all available packages, see the orderable addendum at the end of the data sheet.
- (2) DAC80508Z and DAC80508M Product Preview

#### Simplified Block Diagram





# **Table of Contents**

| 1 | Features 1                           |    | 8.5 Programming                                   | 27      |
|---|--------------------------------------|----|---------------------------------------------------|---------|
| 2 | Applications 1                       |    | 8.6 Register Map                                  | 29      |
| 3 | Description 1                        | 9  | Application and Implementation                    | 35      |
| 4 | Revision History2                    |    | 9.1 Application Information                       | 35      |
| 5 | Device Comparison Table              |    | 9.2 Typical Application                           | 37      |
| 6 | Pin Configuration and Functions 4    | 10 | Power Supply Recommendations                      | 39      |
| 7 | Specifications                       | 11 | Layout                                            | 40      |
| • | 7.1 Absolute Maximum Ratings 5       |    | 11.1 Layout Guidelines                            | 40      |
|   | 7.2 ESD Ratings                      |    | 11.2 Layout Examples                              | 40      |
|   | 7.3 Recommended Operating Conditions | 12 | Device and Documentation Support                  | 42      |
|   | 7.4 Thermal Information              |    | 12.1 Related Links                                | 42      |
|   | 7.5 Electrical Characteristics       |    | 12.2 Receiving Notification of Documentation Upda | ates 42 |
|   | 7.6 Typical Characteristics          |    | 12.3 Community Resources                          | 42      |
| 8 | Detailed Description                 |    | 12.4 Trademarks                                   | 42      |
| • | 8.1 Overview                         |    | 12.5 Electrostatic Discharge Caution              | 42      |
|   | 8.2 Functional Block Diagram         |    | 12.6 Glossary                                     | 42      |
|   | 8.3 Feature Description              | 13 | Mechanical, Packaging, and Orderable Information  | 42      |
|   | 8.4 Device Functional Modes          |    | IIIOIIIIauoii                                     | 42      |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

|                          | ed 2.4 mm x 2.4 mm, 16-Pin DSBGA to Features                                                 |    |
|--------------------------|----------------------------------------------------------------------------------------------|----|
|                          | ,                                                                                            |    |
| <ul> <li>Adde</li> </ul> | ed DSBGA (16) package to Device Information                                                  | 1  |
| • Adde                   | ed DSBGA pinout                                                                              |    |
| • Adde                   | ed DSBGA package pin number column to Pin Functions table                                    | 4  |
| • Adde                   | d YZF column to Thermal Information                                                          | 6  |
| • Adde                   | ed Offset error test conditions and DSBGA package specific row to Electrical Characteristics | 6  |
| • Adde                   | d DSBGA Layout Example                                                                       | 41 |

 Changes from Original (June 2017) to Revision A
 Page

 • Changed from Advance Information to Mixed Status
 1



# 5 Device Comparison Table

| DEVICE                   | RESOLUTION | REFERENCE                     | RESET    |
|--------------------------|------------|-------------------------------|----------|
| DAC80508Z <sup>(1)</sup> | 16-Bit     | Internal (default) / External | Zero     |
| DAC80508M <sup>(1)</sup> | 10-ы       | Internal (default) / External | Midscale |
| DAC70508Z                | 44.5%      | Internal (default) / External | Zero     |
| DAC70508M                | 14-Bit     |                               | Midscale |
| DAC60508Z                | 12-Bit     | Internal (default) / External | Zero     |
| DAC60508M                |            | Internal (default) / External | Midscale |

<sup>(1)</sup> Product Preview



# 6 Pin Configuration and Functions





### **Pin Functions**

|             | PIN         |              |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|-------------|-------------|--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME        | WQFN<br>NO. | DSBGA<br>NO. | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| REF         | 1           | C1           | I/O  | When using internal reference, this is the reference output voltage pin (default). When using an external reference, this is the reference input pin to the device.                                                                                                                                                                                                                                                                                                                                    |  |
| OUT0        | 2           | C2           | 0    | Analog output voltage from DAC 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| OUT1        | 3           | B1           | 0    | Analog output voltage from DAC 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| OUT2        | 4           | B2           | 0    | Analog output voltage from DAC 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| OUT3        | 5           | A1           | 0    | Analog output voltage from DAC 3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| GND         | 6           | A2           | GND  | Ground reference point for all circuitry on the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| VDD         | 7           | A3           | PWR  | Analog supply voltage (2.7 V to 5.5 V).                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| OUT4        | 8           | A4           | 0    | Analog output voltage from DAC 4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| OUT5        | 9           | B4           | 0    | Analog output voltage from DAC 5.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| OUT6        | 10          | В3           | 0    | O Analog output voltage from DAC 6.                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| OUT7        | 11          | C3           | 0    | Analog output voltage from DAC 7.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| CS          | 12          | C4           | I    | Active low serial data enable. This input is the frame synchronization signal for the serial data. When the signal goes low, it enables the serial interface input shift register.                                                                                                                                                                                                                                                                                                                     |  |
| SCLK        | 13          | D4           | I    | Serial interface clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| SDI         | 14          | D3           | I    | Serial interface data input. Data are clocked into the input shift register on each falling edge of the SCLK pin.                                                                                                                                                                                                                                                                                                                                                                                      |  |
| SDO/ALARM   | 15          | D2           | 0    | Serial interface data output (default). The SDO pin is in high impedance when $\overline{\text{CS}}$ pin is high. Data are clocked out of the input shift register on either rising or falling edges of the SCLK pin as specified by the FSDO bit. Alternatively the pin can be configured as an $\overline{\text{ALARM}}$ open-drain output to indicate a CRC or reference alarm event. If configured as $\overline{\text{ALARM}}$ a 10 k $\Omega$ , pull-up resistor to V <sub>IO</sub> is required. |  |
| VIO         | 16          | D1           | PWR  | IO supply voltage (1.7 V to 5.5 V). This pin sets the I/O operating voltage for the serial interface.                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| Thermal Pad | _           | _            | _    | The thermal pad is located on the bottom-side of the WQFN package. The thermal pad should be connected to any internal PCB ground plane using multiple vias for good thermal performance.                                                                                                                                                                                                                                                                                                              |  |



### 7 Specifications

# 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                 |                                             | MIN  | MAX                   | UNIT |
|-----------------|---------------------------------------------|------|-----------------------|------|
| Common de la ma | V <sub>DD</sub> to GND                      | -0.3 | 6                     | V    |
| Suppy voltage   | V <sub>IO</sub> to GND                      | -0.3 | 6                     | V    |
|                 | DAC outputs to GND                          | -0.3 | $V_{DD} + 0.3$        |      |
| Pin voltage     | REF to GND                                  | -0.3 | V <sub>DD</sub> + 0.3 | V    |
|                 | SCLK, SDI, SDO/ALARM and CS to GND          | -0.3 | V <sub>IO</sub> + 0.3 |      |
| Input current   | Input current to any pin except supply pins | -10  | 10                    | mA   |
|                 | Operating free-air, T <sub>A</sub>          | -40  | 125                   |      |
| Temperature     | Junction, T <sub>J</sub>                    | -40  | 150                   | °C   |
|                 | Storage, T <sub>stg</sub>                   | -60  | 150                   |      |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 7.2 ESD Ratings

|            |                         |                                                                                    | VALUE | UNIT |
|------------|-------------------------|------------------------------------------------------------------------------------|-------|------|
| \ <u>'</u> | Clastrostatia disebarga | Human-body model (HBM), per JEDEC Standard 22 Test Method A114-C.01 <sup>(1)</sup> | ±3000 | V    |
| V(ESD)     | Electrostatic discharge | Charged-device model (CDM), per JEDEC Standard 22 Test Method C101, all pins (2)   | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                  |                            | MIN | NOM MAX                   | UNIT |
|-----------------|----------------------------------|----------------------------|-----|---------------------------|------|
| POWER           | SUPPLY                           |                            |     |                           |      |
| $V_{DD}$        | Analog supply voltage            |                            | 2.7 | 5.5                       | V    |
| V <sub>IO</sub> | IO supply voltage                |                            | 1.7 | 5.5                       | V    |
| DIGITAL         | INPUTS                           |                            |     |                           |      |
|                 | Digital input voltage            |                            | 0   | V <sub>IO</sub>           | V    |
| REFERE          | NCE INPUT                        |                            |     |                           |      |
|                 | V 05V 00V                        | Reference divider disabled | 1.2 | (V <sub>DD</sub> - 0.2)/2 | V    |
|                 | V <sub>DD</sub> = 2.7 V to 3.3 V | Reference divider enabled  | 2.4 | V <sub>DD</sub> - 0.2     |      |
| $V_{REFIN}$     | V 22.V4-55.V                     | Reference divider disabled | 1.2 | V <sub>DD</sub> /2        | V    |
|                 | V <sub>DD</sub> = 3.3 V to 5.5 V | Reference divider enabled  | 2.4 | $V_{DD}$                  |      |
| TEMPER          | ATURE                            |                            |     | ,                         |      |
| T <sub>A</sub>  | Operating free-air temperature   |                            | -40 | 125                       | °C   |

Copyright © 2017–2018, Texas Instruments Incorporated

<sup>2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 7.4 Thermal Information

|                       |                                              | DAC        | :0508       |      |  |
|-----------------------|----------------------------------------------|------------|-------------|------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | RTE (WQFN) | YZF (DSBGA) | UNIT |  |
|                       |                                              | 16 PINS    | 16 PINS     |      |  |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 33.3       | 68.0        | °C/W |  |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 29.5       | 0.3         | °C/W |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 7.3        | 16.9        | °C/W |  |
| ΨЈТ                   | Junction-to-top characterization parameter   | 0.2        | 0.2         | °C/W |  |
| ΨЈВ                   | Junction-to-board characterization parameter | 7.4        | 16.9        | °C/W |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 0.9        | n/a         | °C/W |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 7.5 Electrical Characteristics

All minimum and maximum specifications at  $V_{DD}$ = 2.7 V to 5.5 V,  $V_{IO}$  = 1.7 V to 5.5 V,  $V_{REFIN}$  = 1.25 V to 5.5 V,  $R_{LOAD}$  = 2 k $\Omega$  to GND,  $C_{LOAD}$  = 200 pF to GND, digital inputs at  $V_{IO}$  or GND,  $T_A$  = -40°C to 125°C (unless otherwise noted).

|          | PARAMETER                      | TEST CONDITIONS                                                           | MIN TYP | MAX   | UNIT          |
|----------|--------------------------------|---------------------------------------------------------------------------|---------|-------|---------------|
| STATIC P | ERFORMANCE <sup>(1)</sup>      |                                                                           |         |       |               |
|          |                                | DAC80508                                                                  | 16      |       |               |
|          | Resolution                     | DAC70508                                                                  | 14      |       | Bits          |
|          |                                | DAC60508                                                                  | 12      |       |               |
|          |                                | DAC80508                                                                  | ±0.5    | ±1    |               |
| INL      | Integral nonlinearity          | DAC70508                                                                  | ±0.5    | ±1    | LSB           |
|          |                                | DAC60508                                                                  | ±0.5    | ±1    |               |
|          |                                | DAC80508. Specified 16-bit monotonic                                      | ±0.5    | ±1    |               |
| DNL      | Differential nonlinearity      | DAC70508. Specified 14-bit monotonic                                      | ±0.5    | ±1    | LSB           |
|          |                                | DAC60508. Specified 12-bit monotonic                                      | ±0.5    | ±1    |               |
| TUE      | Total unadjusted error         | Gain = 1 and Gain = 2                                                     | ±0.06   | ±0.14 | %FSR          |
|          |                                | Gain = ½                                                                  | ±0.1    | ±0.2  | %F5K          |
|          | Offset error                   | WQFN package: Gain = 1, Gain = 2 and Gain = ½.<br>DSBGA package: Gain = 2 | ±0.75   | ±1.5  | mV            |
|          |                                | DSBGA package: Gain = 1 and Gain = ½                                      | ±0.75   | ±2.5  |               |
|          | Zero-code error                | DAC code = zero scale                                                     | 0.5     | 1.5   | mV            |
|          | Evil and a second              | Gain = 1 and Gain = 2                                                     | ±0.075  | ±0.14 | 0/ FOD        |
|          | Full-scale error               | Gain = ½                                                                  | ±0.1    | ±0.22 | % FSR         |
|          | Gain error                     |                                                                           | ±0.05   | ±0.14 | % FSR         |
|          | Offset error drift             |                                                                           | ±1      |       | μV/°C         |
|          | Zero-code error drift          |                                                                           | ±2      |       | μV/°C         |
|          | Full-scale error drift         |                                                                           | ±2      |       | ppm of FSR/°C |
|          | Gain error drift               |                                                                           | ±1      |       | ppm of FSR/°C |
|          | Output voltage drift over time | T <sub>A</sub> = 25°C, DAC code = midscale, 1600 hours                    | 20      |       | ppm of FSR    |

<sup>(1)</sup> Static performance specified with DAC outputs unloaded for all gain options, unless otherwise noted. End point fit between codes. 16-bit: Code 256 to 65280, 14-bit: Code 128 to 16127, 12-bit: Code 16 to 4031



### **Electrical Characteristics (continued)**

All minimum and maximum specifications at  $V_{DD}$ = 2.7 V to 5.5 V,  $V_{IO}$  = 1.7 V to 5.5 V,  $V_{REFIN}$  = 1.25 V to 5.5 V,  $R_{LOAD}$  = 2 k $\Omega$  to GND,  $R_{LOAD}$  = 200 pF to GND, digital inputs at  $R_{LOAD}$  or GND,  $R_{LOAD}$  = 40°C to 125°C (unless otherwise noted).

| PARAMETER                            | TEST CONDITIONS                                                                                                                   | MIN  | TYP   | MAX                  | UNIT      |  |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------|-----------|--|
| OUTPUT CHARACTERISTICS               |                                                                                                                                   |      |       |                      |           |  |
|                                      | Gain = 2 (BUFF-GAIN = 1, REF-DIV = 0)                                                                                             | 0    |       | 2 × V <sub>REF</sub> |           |  |
| Voltage range                        | Gain = 1 (BUFF-GAIN = 1, REF-DIV = 1)                                                                                             | 0    |       | V <sub>REF</sub>     | V         |  |
|                                      | Gain = ½ (BUFF-GAIN = 0, REF-DIV = 1)                                                                                             | 0    |       | ½ × V <sub>REF</sub> |           |  |
|                                      | to GND or V <sub>DD</sub> (unloaded)                                                                                              |      | 0.004 |                      |           |  |
| Output valtage has droom             | to GND or $V_{DD}$ (-5 mA $\leq I_{OUT} \leq$ 5 mA)                                                                               | 0.15 |       |                      | V         |  |
| Output voltage headroom              | to GND or $V_{DD}$ (-10 mA $\leq I_{OUT} \leq$ 10 mA)                                                                             | 0.3  |       |                      | V         |  |
|                                      | to GND or $V_{DD}$ (-20 mA $\leq I_{OUT} \leq$ 20 mA)                                                                             | 0.5  |       |                      |           |  |
| Chart aircuit augrant(2)             | DAC code = full scale. Output shorted to GND                                                                                      |      | 35    |                      | A         |  |
| Short circuit current <sup>(2)</sup> | DAC code = zero scale. Output shorted to V <sub>DD</sub>                                                                          |      | 30    |                      | mA        |  |
| Load regulation                      | DAC code = midscale, -10 mA ≤ I <sub>OUT</sub> ≤ 10 mA                                                                            |      | 85    |                      | μV/mA     |  |
| Marrian un paparitir a land (3)      | R <sub>LOAD</sub> = ∞                                                                                                             | 0    |       | 2                    | "F        |  |
| Maximum capacitive load (3)          | $R_{LOAD} = 2 k\Omega$                                                                                                            | 0    |       | 10                   | nF        |  |
| DC sutput impedance                  | DAC code = midscale                                                                                                               |      | 0.085 |                      | Ω         |  |
| DC output impedance                  | DAC output at GND or V <sub>DD</sub>                                                                                              |      | 15    |                      | 22        |  |
| YNAMIC PERFORMANCE                   |                                                                                                                                   |      |       | <u> </u>             |           |  |
| Output voltage settling time         | $\%$ to $\%$ scale and $\%$ to $\%$ scale settling time to $\pm 2$ LSB, $V_{DD} = 5.5$ V, $V_{REFIN} = 2.5$ V, Gain = 2           |      | 5     |                      | μs        |  |
| Slew rate                            | V <sub>DD</sub> = 5.5 V, V <sub>REFIN</sub> = 2.5 V, Gain = 2                                                                     |      | 1.8   |                      | V/µs      |  |
| Power-up time                        | DACx-PWDWN 1 to 0 transition. DAC code = full scale. V <sub>DD</sub> = 5.5 V, V <sub>REFIN</sub> = 2.5 V, Gain = 2 <sup>(4)</sup> |      | 12    |                      | μs        |  |
| Power-up glitch magnitude            | DAC code = zero scale. $V_{DD}$ = 5.5 V, $V_{REFIN}$ = 2.5 V, Gain = 2. $C_{LOAD}$ = 50 pF                                        |      | 25    |                      | mV        |  |
| Output noise                         | 0.1 Hz to 10 Hz, DAC code = midscale, $V_{DD}$ = 5.5 V, $V_{REFIN}$ = 2.5 V, Gain = 2                                             |      | 14    |                      | μVpp      |  |
|                                      | 1 kHz, DAC code = midscale, $V_{DD}$ = 5.5 V, $V_{REFIN}$ = 2.5 V, Gain = 2                                                       |      | 78    |                      |           |  |
| Outrot seize deseite                 | 10 kHz, DAC code = midscale, $V_{\rm DD}$ = 5.5 V, $V_{\rm REFIN}$ = 2.5 V, Gain = 2                                              |      | 74    |                      | -24/-1/1- |  |
| Output noise density                 | 1 kHz, DAC code = full scale, $V_{DD}$ = 5.5 V, $V_{REFIN}$ = 2.5 V, Gain = 1                                                     |      | 55    |                      | nV/√Hz    |  |
|                                      | 10 kHz, DAC code = full scale, $V_{DD}$ = 5.5 V, $V_{REFIN}$ = 2.5 V, Gain = 1                                                    |      | 50    |                      |           |  |
| AC PSRR                              | DAC code = midscale, frequency = 60 Hz, amplitude = 200 mV <sub>PP</sub> superimposed on $V_{DD}$                                 |      | 85    |                      | dB        |  |
| DC PSRR                              | DAC code = midscale, V <sub>DD</sub> = 5 V ± 10%                                                                                  |      | 10    |                      | μV/V      |  |
| Code change glitch impulse           | 1 LSB change around major carrier                                                                                                 |      | 4     |                      | nV-s      |  |
| Channel to Channel AC crosstalk      | DAC code = midscale. Code 32 to full-scale swing on adjacent channel                                                              |      | 0.2   |                      | nV-s      |  |
| Channel to Channel DC crosstalk      | Measured channel at midscale. Adjacent channel at full scale.                                                                     |      | 10    |                      | ,,\/      |  |
| Channel to Channel DC Crosstalk      | Measured channel at midscale. All other channels at full scale.                                                                   |      | 80    |                      | μV        |  |
| Digital feedthrough                  | DAC code = midscale. f <sub>SCLK</sub> = 1 MHz, SDO disabled                                                                      |      | 0.1   |                      | nV-s      |  |
| KTERNAL REFERENCE INPUT              |                                                                                                                                   |      |       |                      |           |  |
| Reference input current              | V <sub>REFIN</sub> = 2.5 V                                                                                                        |      | 25    |                      | μA        |  |
| Reference input impedance            |                                                                                                                                   |      | 100   |                      | kΩ        |  |
| Reference input capacitance          |                                                                                                                                   |      | 5     |                      | pF        |  |

<sup>(2)</sup> Temporary overload condition protection. Junction temperature can be exceeded during current limit. Operation above the specified maximum junction temperature may impair device reliability.

<sup>(3)</sup> Specified by design and characterization. Not tested during production.

<sup>(4)</sup> Time to exit DAC power-down mode. Measured from  $\overline{\text{CS}}$  rising edge to 90% of DAC final value.



### **Electrical Characteristics (continued)**

All minimum and maximum specifications at  $V_{DD}$ = 2.7 V to 5.5 V,  $V_{IO}$  = 1.7 V to 5.5 V,  $V_{REFIN}$  = 1.25 V to 5.5 V,  $R_{LOAD}$  = 2 k $\Omega$  to GND,  $C_{LOAD}$  = 200 pF to GND, digital inputs at  $V_{IO}$  or GND,  $T_A$  = -40°C to 125°C (unless otherwise noted).

|                 | PARAMETER                                     | TEST CONDITIONS                                                                                         | MIN                   | TYP | MAX                   | UNIT               |
|-----------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------|-----|-----------------------|--------------------|
| INTERNA         | L REFERENCE                                   |                                                                                                         |                       |     |                       |                    |
|                 | Reference output voltage, V <sub>REFOUT</sub> | T <sub>A</sub> = 25°C                                                                                   | 2.495                 | 2.5 | 2.505                 | V                  |
|                 | Reference output drift                        |                                                                                                         |                       | 5   | 8                     | ppm/°C             |
|                 | Reference output impedance                    |                                                                                                         |                       | 0.1 |                       | Ω                  |
|                 | Reference output noise                        | 0.1 Hz to 10 Hz                                                                                         |                       | 15  |                       | μ∨рр               |
|                 | Reference output noise density                | 10 kHz, REF <sub>LOAD</sub> = 10 nF                                                                     |                       | 130 |                       | nV/√ <del>Hz</del> |
|                 | Reference load current                        |                                                                                                         |                       | ±5  |                       | mA                 |
|                 | Referencel load regulation                    | Source and sink                                                                                         |                       | 100 |                       | μV/mA              |
|                 | Reference line regulation                     |                                                                                                         |                       | 20  |                       | μV/V               |
|                 | Reference output drift over time              | T <sub>A</sub> = 25°C, 1600 hours                                                                       |                       | 4.8 |                       | ppm                |
|                 | Defended the model hands are                  | First cycle                                                                                             |                       | 190 |                       |                    |
|                 | Reference thermal hysteresis                  | Additional cycle                                                                                        |                       | 18  |                       | ppm                |
| DIGITAL         | INPUTS                                        |                                                                                                         |                       |     |                       |                    |
| V <sub>IH</sub> | High-level input voltage                      |                                                                                                         | 0.7 × V <sub>IO</sub> |     |                       | V                  |
| V <sub>IL</sub> | Low-level input voltage                       |                                                                                                         |                       |     | 0.3 × V <sub>IO</sub> | V                  |
|                 | Input current                                 |                                                                                                         |                       | ±2  |                       | μΑ                 |
|                 | Input pin capacitance                         |                                                                                                         |                       | 2   |                       | pF                 |
| DIGITAL         | OUTPUTS                                       |                                                                                                         |                       |     |                       |                    |
| V <sub>OH</sub> | High-level output voltage                     | I <sub>LOAD</sub> = 0.2 mA                                                                              | V <sub>IO</sub> - 0.4 |     |                       | V                  |
| V <sub>OL</sub> | Low-level output voltage                      | I <sub>LOAD</sub> = -0.2 mA                                                                             |                       |     | 0.4                   | V                  |
|                 | Output pin capacitance                        |                                                                                                         |                       | 4   |                       | pF                 |
| POWER S         | SUPPLY REQUIREMENTS                           |                                                                                                         |                       |     |                       |                    |
|                 |                                               | Active mode. Internal reference enabled. Gain = 1. DAC code = full scale. Outputs unloaded. SPI static  |                       | 5   | 6                     | A                  |
| $I_{DD}$        | V <sub>DD</sub> supply current                | Active mode. Internal reference disabled. Gain = 1. DAC code = full scale. Outputs unloaded. SPI static |                       | 4.5 | 5.5                   | mA                 |
|                 |                                               | Power-down                                                                                              |                       | 15  | 30                    | μΑ                 |
| I <sub>IO</sub> | V <sub>IO</sub> supply current                |                                                                                                         |                       | 2   | 3                     | μA                 |



### 7.6 Typical Characteristics

At  $T_A = 25$ °C,  $V_{DD} = 5.5$  V, Internal Reference = 2.5 V, Gain = 2, DAC outputs unloaded, unless otherwise noted.



At  $T_A = 25$ °C,  $V_{DD} = 5.5$  V, Internal Reference = 2.5 V, Gain = 2, DAC outputs unloaded, unless otherwise noted.





At  $T_A = 25$ °C,  $V_{DD} = 5.5$  V, Internal Reference = 2.5 V, Gain = 2, DAC outputs unloaded, unless otherwise noted.





At T<sub>A</sub> = 25°C, V<sub>DD</sub> = 5.5 V, Internal Reference = 2.5 V, Gain = 2, DAC outputs unloaded, unless otherwise noted.





At T<sub>A</sub> = 25°C, V<sub>DD</sub> = 5.5 V, Internal Reference = 2.5 V, Gain = 2, DAC outputs unloaded, unless otherwise noted.





At T<sub>A</sub> = 25°C, V<sub>DD</sub> = 5.5 V, Internal Reference = 2.5 V, Gain = 2, DAC outputs unloaded, unless otherwise noted.





At T<sub>A</sub> = 25°C, V<sub>DD</sub> = 5.5 V, Internal Reference = 2.5 V, Gain = 2, DAC outputs unloaded, unless otherwise noted.





At T<sub>A</sub> = 25°C, V<sub>DD</sub> = 5.5 V, Internal Reference = 2.5 V, Gain = 2, DAC outputs unloaded, unless otherwise noted.





At  $T_A = 25$ °C,  $V_{DD} = 5.5$  V, Internal Reference = 2.5 V, Gain = 2, DAC outputs unloaded, unless otherwise noted.





At  $T_A = 25$ °C,  $V_{DD} = 5.5$  V, Internal Reference = 2.5 V, Gain = 2, DAC outputs unloaded, unless otherwise noted.





Figure 56. Internal Reference Temperature Drift Histogram



### 8 Detailed Description

#### 8.1 Overview

The DACx0508 is a pin-compatible family of low-power, eight-channel, buffered voltage-output digital-to-analog converters (DACs) with 16-, 14- and 12-bit resolution. The DACx0508 includes a 2.5 V internal reference and user selectable gain configuration providing full scale output voltages of 1.25 V (gain =  $\frac{1}{2}$ ), 2.5 V (gain = 1) or 5 V (gain = 2). The device operates from a single 2.7 V to 5.5 V supply, is specified monotonic, and provides high linearity of ±1 LSB INL.

Communication to the DACx0508 is performed through a 4-wire serial interface that supports stand-alone and daisy-chain operation. The optional frame-error checking provides added robustness to the DACx0508 serial interface.

The DACx0508 incorporates a power-on-reset circuit that powers up and maintains the DAC outputs at either zero scale or midscale until a valid code is written to the device.

### 8.2 Functional Block Diagram





#### 8.3 Feature Description

### 8.3.1 Digital-to-Analog Converter (DAC) Architecture

Each output channel in the DACx0508 consists of an R-2R ladder architecture followed by an output buffer amplifier. Figure 57 shows a block diagram of the DAC architecture.



Figure 57. DACx0508 DAC Block Diagram

#### 8.3.1.1 DAC Transfer Function

The input data are written to the individual DAC Data registers in straight binary format. After a power-on or a reset event, all DAC registers are set to either zero code (DACx0508Z) or midscale code (DACx0508M). The DAC transfer function is given by Equation 1.

$$V_{OUT} = \frac{CODE}{2^{n}} \times \frac{V_{REF}}{DIV} \times GAIN$$
(1)

where:

CODE = decimal equivalent of the binary code that is loaded to the DAC register. CODE ranges from 0 to  $2^n - 1$ .

 $V_{REF}$  = DAC reference voltage. Either  $V_{REFOUT}$  from the internal 2.5 V reference or  $V_{REFIN}$  if using an external one.

n = resolution in bits. Either 12 (DAC60508), 14 (DAC70508) or 16 (DAC80508).

DIV = 1 or 2 as set by the REF-DIV bit in the GAIN register. Set to 1 by default.

GAIN = 1 or 2 as set by the BUFF-GAIN bit for that DAC channel in the GAIN register. Set to 1 by default in DACx0508Z and to 2 in DACx0508M.



#### **Feature Description (continued)**

#### 8.3.1.2 Output Amplifiers

The DACx0508 output buffer amplifier is capable of generating rail-to-rail voltages on its output, giving a maximum output range of 0 V to  $V_{DD}$ . Each buffer amplifier is capable of driving a load of 2 k $\Omega$  in parallel with 10 nF to GND.

The full-scale output voltage for each channel is determined by the reference voltage ( $V_{REF}$ ), the reference divider setting (DIV), and the output buffer gain for that channel (GAIN), as shown in Table 1. During normal operation the DIV and GAIN settings can be reconfigured through the REF-DIV and BUFF-GAIN bit (See Equation 1). The GAIN setting for each output channel can be individually configured thus enabling independent output voltage ranges for each DAC output.

Table 1. DAC Output Range Configuration

| DIV Setting | GAIN Setting | DAC OUTPUT RANGE            |
|-------------|--------------|-----------------------------|
| ÷2          | ×1           | 0 V to ½ × V <sub>REF</sub> |
| ÷1          | ×1           | Not recommended             |
| ÷2          | ×2           | 0 V to V <sub>REF</sub>     |
| ÷1          | ×2           | 0 V to 2 x V <sub>REF</sub> |

### 8.3.1.3 DAC Register Structure

Data written to the DAC data registers is initially stored in the DAC buffer registers. Transfer of data from the DAC buffer registers to the active DAC registers can be configured to happen immediately (asynchronous mode) or initiated by an LDAC trigger (synchronous mode). Once the DAC active registers are updated, the DAC outputs change to their new values. When the host reads from a DAC Data register, the value held in the DAC buffer register is returned (not the value held in the DAC active register).

#### 8.3.1.3.1 DAC Register Synchronous and Asynchronous Updates

The update mode for each DAC channel is determined by the status of its corresponding SYNC-EN bit. In asynchronous mode, a <u>write</u> to the DAC data register results in an immediate update of the DAC active register and DAC output on  $\overline{\text{CS}}$  rising edge. In synchronous mode, writing to the DAC data register does not automatically update the DAC output. Instead the update occurs only after an LDAC trigger event. An LDAC trigger is generated through the LDAC bit in the TRIGGER register. The synchronous update mode enables simultaneous update of multiple DAC outputs. In both update modes a minimum wait time of 1  $\mu$ s is required between DAC output updates.

#### 8.3.1.3.2 Broadcast DAC Register

The DAC broadcast register enables a simultaneous update of multiple DAC outputs with the same value with a single register write. Each DAC channel can be configured to update or remain unaffected by a broadcast command by setting the corresponding DAC-BRDCAST-EN bit in the SYNC register. A register write to the BRDCAST-DATA register forces those DAC channels that have been configured for broadcast operation to update their outputs. The DAC ouputs update to the broadcast value on  $\overline{\text{CS}}$  rising edge independently of their synchronous mode configuration.



#### 8.3.2 Internal Reference

The DACx0508 includes a 2.5 V precision bandgap reference enabled by default. Operation from an external reference is supported by disabling the internal reference in the CONFIG register. The internal reference is externally available at the REF pin.

A minimum 150 nF capacitor is recommended between the reference output and GND for noise filtering.

#### 8.3.2.1 Reference Divider

The reference voltage to the device, either from the internal reference or an external one can be divided by a factor of two by setting the REF-DIV bit in the GAIN register to 1 during normal operation. The reference voltage divider provides additional flexibility in setting the full-scale output voltage for each DAC output and must be configured so that there is sufficient headroom from  $V_{DD}$  to the DAC operating reference voltage ( $V_{REF}/DIV$ ). See the Recommended Operating Conditions table for more information.

Improper configuration of the reference divider issues a reference alarm condition. In this case, the reference buffer is shut down, and all the DAC outputs go to 0 V. The DAC data registers are unaffected by the alarm condition thus enabling the DAC output to return to normal operation once the reference divider is configured correctly. The reference alarm status can be read from the REF-ALM bit in the STATUS register. Additionally by setting ALM-EN = 1 and ALM-SEL = 1 in the CONFIG register, the SDO/ALARM pin is configured as a reference alarm pin.

#### 8.3.2.2 Solder Heat Reflow

A known behavior of IC reference voltage circuits is the shift induced by the soldering process. Figure 58 shows the effect of solder heat reflow for the DACx0508 internal reference.



Figure 58. Solder Heat Reflow Reference Voltage Shift



#### 8.3.3 Device Reset Options

#### 8.3.3.1 Power-on-Reset (POR)

The DACx0508 includes a power-on reset function that controls the output voltage at power up. After the  $V_{DD}$  and  $V_{IO}$  supplies have been established a POR event is issued. The POR causes all registers to initialize to their default values and communication with the device is valid only after a 250  $\mu$ s power-on-reset delay. The default value for all DACs in the DACx0508Z devices is zero-code and midscale-code for the DACx0508M ones. Each DAC channel remains at the power-up voltage until a valid command is written to it.

The POR circuit requires specific supply levels to discharge the internal capacitors and to reset the device on power up, as indicated in Figure 59 and Figure 60. In order to ensure a POR event,  $V_{DD}$  or  $V_{IO}$  must be below their corresponding low thresholds for at least 100  $\mu$ s. If  $V_{DD}$  and  $V_{IO}$  remain above their specified high threshold a POR event will not occur. When the supplies drop below their high threshold but remain over the lower one (shown as the undefined region), the device may or may not reset under all specified temperature and power-supply conditions.





Figure 59. Threshold Levels for V<sub>DD</sub> POR Circuit

Figure 60. Threshold Levels for V<sub>IO</sub> POR Circuit

#### 8.3.3.2 Software Reset

A device software reset event is initiated by writing the reserved code 0x1010 to SOFT-RESET in the TRIGGER register. The software reset command is triggered on the  $\overline{\text{CS}}$  rising edge of the instruction. A software reset initiates a POR event.



#### 8.4 Device Functional Modes

#### 8.4.1 Stand-Alone Operation

A serial interface access cycle is initiated by asserting the  $\overline{CS}$  pin low. The serial clock SCLK can be a continuous or gated clock. SDI data are clocked on SCLK falling edges. A regular serial interface access cycle is 24 bits long with error checking disabled and 32 bits long with error checking enabled, thus the  $\overline{CS}$  pin must stay low for at least 24 or 32 SCLK falling edges. The access cycle ends when the  $\overline{CS}$  pin is de-asserted high. If the access cycle contains less than the minimum clock edges, the communication is ignored. If the access cycle contains more than the minimum clock edges, only the last 24 or 32 bits are used by the device. When  $\overline{CS}$  is high, the SCLK and SDI signals are blocked and the SDO pin is in a Hi-Z state.

In an error checking disabled access cycle (24-bits long) the first byte input to SDI is the instruction cycle which identifies the request as a read or write command and the 4-bit address to be accessed. The following bits in the cycle form the data cycle, as shown in Table 2.

**FIELD DESCRIPTION** BIT Identifies the communication as a read or write command to the addressed register. R/W = 0 sets a 23 RW write operation. R/W = 1 sets a read operation. 22:20 Reserved Reserved bits. Must be filled with zeros. A[3:0] Register address. Specifies the register to be accessed during the read or write operation. 19:16 Data cycle bits. If a write command, the data cycle bits are the values to be written to the register with DI[15:0] 15:0 address A[3:0]. If a read command, the data cycle bits are don't care values.

Table 2. Serial Interface Access Cycle

A read operation is initiated by issuing a read command access cycle. After the read command, a second access cycle must be issued to get the requested data, as shown in Table 3. Data are clocked out on SDO pin either on the falling edge or rising edge of SCLK according to the FSDO bit in the CONFIG register.

| BIT   | FIELD    | DESCRIPTION                                             |
|-------|----------|---------------------------------------------------------|
| 23    | RW       | Echo RW from previous access cycle.                     |
| 22:20 | Reserved | Echo bits 22:20 from previous access cycle (all zeros). |
| 19:16 | A[3:0]   | Echo address from previous access cycle.                |
| 15:0  | DO[15:0] | Readback data requested on previous access cycle.       |

**Table 3. SDO Output Access Cycle** 

#### 8.4.2 Daisy-Chain Operation

For systems that contain more than one DACx0508 devices, the SDO pin can be used to daisy-chain them together. Daisy-chain operation is useful in reducing the number of serial interface lines.

The first falling edge on the  $\overline{\text{CS}}$  pin starts the operation cycle. If more than 24 SCLK pulses are applied while the  $\overline{\text{CS}}$  pin is kept low, the data ripples out of the shift register and is clocked out on the SDO pin either on the falling edge or rising edge of SCLK according to the FSDO bit. By connecting the SDO output of the first device to the SDI input of the next device in the chain, a multiple-device interface is constructed. Each device in the system requires 24 clock pulses. As a result the total number of clock cycles must be equal to 24 x N, where N is the total number of DACx0508 devices in the daisy chain. When the serial transfer to all devices is complete the  $\overline{\text{CS}}$  signal is taken high. This action transfers the data from the serial peripheral interface (SPI) shift registers to the internal registers of each device in the daisy chain and prevents any further data from being clocked into the input shift register.





Copyright © 2017, Texas Instruments Incorporated

Figure 61. Daisy-Chain Layout

### 8.4.3 Frame Error Checking

If the DACx0508 is used in a noisy environment, error checking can be used to check the integrity of SPI data communication between the device and the host processor. This feature can be enabled by setting the CRC-EN bit in the CONFIG register.

The error checking scheme is based on the CRC-8-ATM (HEC) polynomial  $x^8 + x^2 + x + 1$  (that is, 100000111). When error checking is enabled, the serial interface access cycle width is 32 bits. The normal 24-bit SPI data is appended with an 8-bit CRC polynomial by the host processor before feeding it to the device, as shown in Table 4. In all serial interface readback operations the CRC polynomial is output on the SDO pin as part of the 32-bit cycle.

| BIT   | FIELD     | DESCRIPTION                                                                                                                                                                              |
|-------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31    | RW        | Identifies the communication as a read or write command to the addressed register. R/W = 0 sets a write operation. R/W = 1 sets a read operation.                                        |
| 30    | CRC-ERROR | Reserved bit. Set to zero.                                                                                                                                                               |
| 29:28 | Reserved  | Reserved bits. Must be filled with zeros.                                                                                                                                                |
| 27:24 | A[3:0]    | Register address. Specifies the register to be accessed during the read or write operation.                                                                                              |
| 23:8  | DI[15:0]  | Data cycle bits. If a write command, the data cycle bits are the values to be written to the register with address A[3:0]. If a read command, the data cycle bits are don't care values. |
| 7:0   | CRC       | 8-bit CRC polynomial.                                                                                                                                                                    |

**Table 4. Error Checking Serial Interface Access Cycle** 

The DACx0508 decodes the 32-bit access cycle to compute the CRC remainder on  $\overline{\text{CS}}$  rising edges. If no error exists, the CRC remainder is zero and data are accepted by the device.

A write operation failing the CRC check causes the data to be ignored by the device. After the write command, a second access cycle can be issued to determine the error checking result (CRC-ERROR bit) on the SDO pin, as shown in Table 5. Additionally, by setting ALM-EN = 1 and ALM-SEL = 0 in the CONFIG register, the SDO/ALARM pin is configured as a CRC alarm pin.

**Table 5. Write Operation Error Checking Cycle** 

| BIT   | FIELD     | DESCRIPTION                                             |
|-------|-----------|---------------------------------------------------------|
| 31    | RW        | Echo RW from previous access cycle (RW = 0).            |
| 30    | CRC-ERROR | Returns a 1 when a CRC error is detected, 0 otherwise.  |
| 29:28 | Reserved  | Echo bits 29:28 from previous access cycle (all zeros). |
| 27:24 | A[3:0]    | Echo address from previous access cycle.                |
| 23:8  | DO[15:0]  | Echo data from previous access cycle.                   |
| 7:0   | CRC       | Calculated CRC value of bits 31:8.                      |

Copyright © 2017–2018, Texas Instruments Incorporated



A read operation must be followed by a second access cycle to get the requested data on the SDO pin. The error check result (CRC-ERROR bit) from the read command is <u>output</u> on the SDO pin, as shown in <u>Table 6</u>. As in the case of a write operation failing the CRC check, the SDO/ALARM pin if configured as a CRC alarm pin can be used to indicate a read command CRC failure.

**Table 6. Read Operation Error Checking Cycle** 

| BIT   | FIELD     | DESCRIPTION                                             |
|-------|-----------|---------------------------------------------------------|
| 31    | RW        | Echo RW from previous access cycle (RW = 1).            |
| 30    | CRC-ERROR | Returns a 1 when a CRC error is detected, 0 otherwise.  |
| 29:28 | Reserved  | Echo bits 29:28 from previous access cycle (all zeros). |
| 27:24 | A[3:0]    | Echo address from previous access cycle.                |
| 23:8  | DO[15:0]  | Readback data requested on previous access cycle.       |
| 7:0   | CRC       | Calculated CRC value of bits 31:8.                      |

#### 8.4.4 Power-Down Mode

The DACx0508 DAC output amplifiers and internal reference can be independently powered down through the CONFIG register. At power-up all output channels and the device internal referece are active by defaul. A DAC output channel in power-down mode is connected internally to GND through a 1  $k\Omega$  resistor.



### 8.5 Programming

The DACx0508 is controlled through a flexible four-wire serial interface that is compatible with SPI type interfaces used on many microcontrollers and DSP controllers. The interface provides read and write access to all DACx0508 registers and can be configured to daisy-chain multiple devices for write operations. The DACx0508 incorporates an optional error checking mode to validate SPI data communication integrity in noisy environments. Table 7 shows the SPI timing requirements. Figure 62 and Figure 63 show the SPI write and read timing diagrams, respectively.

Table 7. Programming Timing Requirements<sup>(1)</sup>

|                        |                                              | V <sub>IO</sub> = | 1.7 V to 2. | 7 V                                   | V <sub>IO</sub> = 2 | 2.7 V to 5 | .5 V | LINUT |
|------------------------|----------------------------------------------|-------------------|-------------|---------------------------------------|---------------------|------------|------|-------|
|                        |                                              | MIN               | NOM         | MAX                                   | MIN                 | NOM        | MAX  | UNIT  |
| SERIAL INT             | ERFACE – WRITE OPERATION                     | ·                 |             |                                       |                     |            |      |       |
| f <sub>SCLK</sub>      | SCLK frequency                               |                   |             | 50                                    |                     |            | 50   | MHz   |
| t <sub>SCLKHIGH</sub>  | SCLK high time                               | 9                 |             |                                       | 9                   | ·          |      | ns    |
| t <sub>SCLKLOW</sub>   | SCLK low time                                | 9                 |             |                                       | 9                   |            |      | ns    |
| t <sub>SDIS</sub>      | SDI setup                                    | 5                 |             |                                       | 5                   | ·          |      | ns    |
| t <sub>SDIH</sub>      | SDI hold                                     | 10                |             |                                       | 10                  | ·          |      | ns    |
| t <sub>CSS</sub>       | CS to SCLK falling edge setup                | 13                |             |                                       | 13                  |            |      | ns    |
| t <sub>CSH</sub>       | SCLK falling edge to CS rising edge          | 10                |             |                                       | 10                  |            |      | ns    |
| t <sub>CSHIGH</sub>    | CS high time                                 | 15                |             |                                       | 15                  | •          |      | ns    |
| t <sub>CSIGNORE</sub>  | SCLK falling edge to CS ignore               | 7                 |             |                                       | 7                   | •          |      | ns    |
|                        | ERFACE – READ AND DAISY CHAIN OPERATION, FSI | 00 = 0            |             |                                       |                     | •          |      |       |
| f <sub>SCLK</sub>      | SCLK frequency                               |                   |             | 12                                    |                     |            | 18   | MHz   |
| tsclkhigh              | SCLK high time                               | 35                |             |                                       | 25                  | •          |      | ns    |
| t <sub>SCLKLOW</sub>   | SCLK low time                                | 35                |             |                                       | 25                  |            |      | ns    |
| t <sub>SDIS</sub>      | SDI setup                                    | 5                 |             |                                       | 5                   |            |      | ns    |
| t <sub>SDIH</sub>      | SDI hold                                     | 10                |             |                                       | 10                  |            |      | ns    |
| t <sub>CSS</sub>       | CS to SCLK falling edge setup                | 32                |             |                                       | 20                  |            |      | ns    |
| t <sub>CSH</sub>       | SCLK falling edge to CS rising edge          | 10                |             |                                       | 10                  | •          |      | ns    |
| t <sub>CSHIGH</sub>    | CS high time                                 | 15                |             |                                       | 15                  |            |      | ns    |
| t <sub>SDODLY</sub>    | SDO output delay from SCLK rising edge       | 3.5               |             | 33.5                                  | 3.5                 | •          | 23   | ns    |
| t <sub>SDODZ</sub>     | SDO driven to tri-state                      | 0                 |             | 30                                    | 0                   | •          | 25   | ns    |
| t <sub>CSIGNORE</sub>  | SCLK falling edge to CS ignore               | 7                 |             |                                       | 7                   |            |      | ns    |
|                        | ERFACE – READ AND DAISY CHAIN OPERATION, FSI | 00 = 1            |             | · · · · · · · · · · · · · · · · · · · |                     | •          |      |       |
| f <sub>SCLK</sub>      | SCLK frequency                               |                   |             | 20                                    |                     |            | 25   | MHz   |
| t <sub>SCLKHIGH</sub>  | SCLK high time                               | 22                |             |                                       | 18                  | •          |      | ns    |
| t <sub>SCLKLOW</sub>   | SCLK low time                                | 22                |             |                                       | 18                  | •          |      | ns    |
| t <sub>SDIS</sub>      | SDI setup                                    | 5                 |             |                                       | 5                   | •          |      | ns    |
| t <sub>SDIH</sub>      | SDI hold                                     | 10                |             |                                       | 10                  | •          |      | ns    |
| t <sub>CSS</sub>       | CS to SCLK falling edge setup                | 32                |             |                                       | 20                  |            |      | ns    |
| t <sub>CSH</sub>       | SCLK falling edge to CS rising edge          | 10                |             |                                       | 10                  |            |      | ns    |
| t <sub>CSHIGH</sub>    | CS high time                                 | 15                |             |                                       | 15                  | •          |      | ns    |
| t <sub>SDODLY</sub>    | SDO output delay from SCLK falling edge      | 3.5               |             | 45                                    | 3.5                 | •          | 32   | ns    |
| t <sub>SDODZ</sub>     | SDO driven to tri-state                      | 0                 |             | 30                                    | 0                   |            | 25   | ns    |
| t <sub>CSIGNORE</sub>  | SCLK falling edge to CS ignore               | 7                 |             |                                       | 7                   |            |      | ns    |
| DIGITAL LO             | · · · · · · · · · · · · · · · · · · ·        |                   |             |                                       |                     |            |      | 1     |
| t <sub>RSTDLYPOR</sub> | POR reset delay                              |                   | 170         | 250                                   |                     | 170        | 250  | μs    |
| t <sub>DACWAIT</sub>   | Sequential DAC output updates                | 1                 |             |                                       | 1                   |            |      | μs    |
|                        |                                              |                   |             |                                       |                     |            |      | · ·   |

<sup>(1)</sup> All input signals are specified with  $t_R = t_F = 1$  ns/V (10% to 90% of  $V_{IO}$ ), timed from a voltage level of ( $V_{IL} + V_{IH}$ )/2,  $V_{DD} = 2.7$  V to 5.5 V,  $V_{IC} = 1.7$  V to 5.5 V,  $V_{REFIN} = 1.25$  V to 5.5 V, SDO loaded with 20 pF,  $V_{IC} = 1.4$  V to +125°C





Figure 62. Serial Interface Write Timing Diagram



Figure 63. Serial Interface Read Timing Diagram



# 8.6 Register Map

### Table 8. Register Map

| REGISTER   | TYPE | RESET | Al | DDRE | SS BI | TS |      |                            |                    |           |           |          |          | DATA             | BITS     |      |    |       |      |      |    |    |            |
|------------|------|-------|----|------|-------|----|------|----------------------------|--------------------|-----------|-----------|----------|----------|------------------|----------|------|----|-------|------|------|----|----|------------|
| REGISTER   | IIPE | KLSEI | А3 | A2   | A1    | A0 | D15  | D14                        | D13                | D12       | D11       | D10      | D9       | D8               | D7       | D6   | D5 | D4    |      | 23   | D2 | D1 | D0         |
| NOP        | W    | 0000  | 0  | 0    | 0     | 0  |      |                            | •                  | •         |           | •        | •        | N                | OP       |      | •  | •     |      |      |    |    |            |
| DEVICE ID  | R    | _     | 0  | 0    | 0     | 1  |      |                            | DEVICEID VERSIONII |           |           |          |          |                  |          |      |    | IONID |      |      |    |    |            |
| SYNC       | R/W  | FF00  | 0  | 0    | 1     | 0  |      |                            | DA                 | ACx-BRI   | DCAST-    | EN       |          |                  |          |      |    | DACx  | -SYN | C-EN | I  | ,  |            |
| CONFIG     | R/W  | 0000  | 0  | 0    | 1     | 1  | RESE | RVED                       | ALM<br>SEL         | ALM<br>EN | CRC<br>EN | F<br>SDO | D<br>SDO | REF<br>PW<br>DWN |          |      |    | DAC   | (-PW | OWN  |    |    |            |
| GAIN       | R/W  | 0000  | 0  | 1    | 0     | 0  |      | REF DIV- BUFFx-GAIN EN     |                    |           |           |          |          |                  |          |      |    |       |      |      |    |    |            |
| TRIGGER    | W    | 0000  | 0  | 1    | 0     | 1  |      | RESERVED L SOFT-RESET[3:0] |                    |           |           |          |          |                  |          | 0]   |    |       |      |      |    |    |            |
| BRDCAST    | R/W  | 0000  | 0  | 1    | 1     | 0  |      |                            |                    |           |           |          | BR       | DCAST-           | DATA[1   | 5:0] |    |       |      |      |    |    |            |
| STATUS     | R/W  | 0000  | 0  | 1    | 1     | 1  |      |                            |                    |           |           |          | R        | ESERVI           | ΞD       |      |    |       |      |      |    |    | REF<br>ALM |
| DAC0       | R/W  | 0000  | 1  | 0    | 0     | 0  |      |                            |                    |           |           |          |          | AC0-D            | ATA[15:0 | 0]   |    |       |      |      |    |    |            |
| DAC1       | R/W  | 0000  | 1  | 0    | 0     | 1  |      |                            |                    |           |           |          |          | AC1-D            | ATA[15:0 | 0]   |    |       |      |      |    |    |            |
| DAC2       | R/W  | 0000  | 1  | 0    | 1     | 0  |      |                            |                    |           |           |          |          | AC2-D            | ATA[15:0 | 0]   |    |       |      |      |    |    |            |
| DAC3       | R/W  | 0000  | 1  | 0    | 1     | 1  |      |                            |                    |           |           |          |          | DAC3-DA          | ATA[15:0 | 0]   |    |       |      |      |    |    |            |
| DAC4       | R/W  | 0000  | 1  | 1    | 0     | 0  |      |                            |                    |           |           |          |          | AC4-D            | ATA[15:0 | 0]   |    |       |      |      |    |    |            |
| DAC5       | R/W  | 0000  | 1  | 1    | 0     | 1  |      | DAC5-DATA[15:0]            |                    |           |           |          |          |                  |          |      |    |       |      |      |    |    |            |
| DAC6       | R/W  | 0000  | 1  | 1    | 1     | 0  |      | DAC6-DATA[15:0]            |                    |           |           |          |          |                  |          |      |    |       |      |      |    |    |            |
| DAC7       | R/W  | 0000  | 1  | 1    | 1     | 1  |      | DAC7-DATA[15:0]            |                    |           |           |          |          |                  |          |      |    |       |      |      |    |    |            |
| All Others | _    | _     | _  | _    | _     | _  |      |                            |                    | -         |           |          | -        | RESE             | RVED     |      |    |       |      |      |    |    | -          |



#### 8.6.1 NOP Register (address = 0x00) [reset = 0x0000]

### Figure 64. NOP Register



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### **Table 9. NOP Register Field Descriptions**

| Bit  | Field | Туре | Reset  | Description                                               |
|------|-------|------|--------|-----------------------------------------------------------|
| 15:0 | NOP   | W    | 0x0000 | No operation. Write 0000h for proper no-operation command |

# 8.6.2 DEVICE ID Register (address = 0x01) [reset = 0x---]

### Figure 65. DEVICE ID Register



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### **Table 10. DEVICE ID Field Descriptions**

| Bit  | Field     | Туре | Reset | Description                                                                                                                                                                                                                 |
|------|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:2 | DEVICEID  | R    |       | Device ID: D15 Reserved - 0 D14:12 Resolution - 000 (16-bit); 001 (14-bit); 010 (12-bit) D11:8 Channels - 1000 (8 channels) D7 Reset - 0 (DACx0508Z: reset to zero); 1 (DACx0508M: reset-to-midscale) D6:2 Reserved - 00101 |
| 1:0  | VERSIONID | R    | 10    | Version ID. Subject to change                                                                                                                                                                                               |



# 8.6.3 SYNC Register (address = 0x2) [reset = 0xFF00]

# Figure 66. SYNC Register

| 15                  | 14                  | 13                  | 12                  | 11                  | 10                  | 9                   | 8                   |
|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|
| DAC7-<br>BRDCAST-EN | DAC6-<br>BRDCAST-EN | DAC5-<br>BRDCAST-EN | DAC4-<br>BRDCAST-EN | DAC3-<br>BRDCAST-EN | DAC2-<br>BRDCAST-EN | DAC1-<br>BRDCAST-EN | DAC0-<br>BRDCAST-EN |
| R/W                 |
| 7                   | 6                   | 5                   | 4                   | 3                   | 2                   | 1                   | 0                   |
| DAC7-SYNC-<br>EN    | DAC6-SYNC-<br>EN    | DAC5-SYNC-<br>EN    | DAC4-SYNC-<br>EN    | DAC3-SYNC-<br>EN    | DAC2-SYNC-<br>EN    | DAC1-SYNC-<br>EN    | DAC0-SYNC-<br>EN    |
| R/W                 |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### **Table 11. SYNC Register Field Descriptions**

| Bit | Field           | Туре | Reset | Description                                                                                               |
|-----|-----------------|------|-------|-----------------------------------------------------------------------------------------------------------|
| 15  | DAC7-BRDCAST-EN | R/W  | 1     | When set to 1 the corresponding DAC is set to update its output                                           |
|     |                 | -    | !     | after a serial interface write to the BRDCAST register.                                                   |
| 14  | DAC6-BRDCAST-EN | R/W  | 1     | When cleared to 0 the corresponding DAC output remains                                                    |
| 13  | DAC5-BRDCAST-EN | R/W  | 1     | unaffected after a serial interface write to the BRDCAST                                                  |
| 12  | DAC4-BRDCAST-EN | R/W  | 1     | register.                                                                                                 |
| 11  | DAC3-BRDCAST-EN | R/W  | 1     |                                                                                                           |
| 10  | DAC2-BRDCAST-EN | R/W  | 1     |                                                                                                           |
| 9   | DAC1-BRDCAST-EN | R/W  | 1     |                                                                                                           |
| 8   | DAC0-BRDCAST-EN | R/W  | 1     |                                                                                                           |
| 7   | DAC7-SYNC-EN    | R/W  | 0     | When set to 1 the corresponding DAC output is set to update in                                            |
| 6   | DAC6-SYNC-EN    | R/W  | 0     | response to an LDAC trigger (synchronous mode).  When cleared to 0 the corresponding DAC output is set to |
| 5   | DAC5-SYNC-EN    | R/W  | 0     | update immediately on a $\overline{\text{CS}}$ rising edge (asynchronous mode).                           |
| 4   | DAC4-SYNC-EN    | R/W  | 0     |                                                                                                           |
| 3   | DAC3-SYNC-EN    | R/W  | 0     |                                                                                                           |
| 2   | DAC2-SYNC-EN    | R/W  | 0     |                                                                                                           |
| 1   | DAC1-SYNC-EN    | R/W  | 0     |                                                                                                           |
| 0   | DAC0-SYNC-EN    | R/W  | 0     |                                                                                                           |



### 8.6.4 CONFIG Register (address = 0x3) [reset = 0x0000]

# Figure 67. CONFIG Register

| 15         | 14         | 13         | 12         | 11         | 10         | 9          | 8          |
|------------|------------|------------|------------|------------|------------|------------|------------|
| Res        | erved      | ALM-SEL    | ALM-EN     | CRC-EN     | FSDO       | DSDO       | REF-PWDWN  |
| -          | _          | R/W        | R/W        | R/W        | R/W        | R/W        | R/W        |
| 7          | 6          | 5          | 4          | 3          | 2          | 1          | 0          |
| DAC7-PWDWN | DAC6-PWDWN | DAC5-PWDWN | DAC4-PWDWN | DAC3-PWDWN | DAC2-PWDWN | DAC1-PWDWN | DAC0-PWDWN |
| R/W        |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

# **Table 12. CONFIG Register Field Descriptions**

| Bit   | Field      | Туре | Reset | Description                                                                                                                                                                                                                                                      |
|-------|------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:14 | Reserved   | _    | 00    | Reserved for factory use                                                                                                                                                                                                                                         |
| 13    | ALM-SEL    | R/W  | 0     | ALARM select. 0: ALARM pin is CRC-ERROR 1: ALARM pin is REF-ALARM                                                                                                                                                                                                |
| 12    | ALM-EN     | R/W  | 0     | Configure SDO/ALARM pin. When 1: SDO/ALARM pin is an active-low, open-drain, alarm pin. An external 10 $k\Omega$ pullup resistor to $V_{\text{IO}}$ is required. FSDO and DSDO bits are ignored. When 0: SDO/ALARM pin is a serial interface, push-pull, SDO pin |
| 11    | CRC-EN     | R/W  | 0     | CRC enable bit. Set to 1 to enable CRC. Set to 0 to disable                                                                                                                                                                                                      |
| 10    | FSDO       | R/W  | 0     | Fast SDO bit (half-cycle speedup). When 0, SDO updates on an SCLK rising edge. When 1, SDO updates a half-cycle earlier, during an SCLK falling edge.                                                                                                            |
| 9     | DSDO       | R/W  | 0     | Disable SDO bit. When 1, SDO is always tri-stated. When 0, SDO is driven while $\overline{CS}$ is low, and tri-stated while $\overline{CS}$ is high                                                                                                              |
| 8     | REF-PWDWN  | R/W  | 0     | When set to 1 disables the device internal reference                                                                                                                                                                                                             |
| 7     | DAC7-PWDWN | R/W  | 0     | When set to 1 the corresponding DAC is set in power-down                                                                                                                                                                                                         |
| 6     | DAC6-PWDWN | R/W  | 0     | mode and its output is connected to GND through a 1 k $\Omega$ internal resistor.                                                                                                                                                                                |
| 5     | DAC5-PWDWN | R/W  | 0     | mondification.                                                                                                                                                                                                                                                   |
| 4     | DAC4-PWDWN | R/W  | 0     |                                                                                                                                                                                                                                                                  |
| 3     | DAC3-PWDWN | R/W  | 0     |                                                                                                                                                                                                                                                                  |
| 2     | DAC2-PWDWN | R/W  | 0     |                                                                                                                                                                                                                                                                  |
| 1     | DAC1-PWDWN | R/W  | 0     |                                                                                                                                                                                                                                                                  |
| 0     | DAC0-PWDWN | R/W  | 0     |                                                                                                                                                                                                                                                                  |



### 8.6.5 GAIN Register (address = 0x04) [reset = 0x---]

### Figure 68. GAIN Register



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### **Table 13. GAIN Register Field Descriptions**

| Bit  | Field      | Туре | Reset | Description                                                                                                                         |
|------|------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------|
| 15:9 | Reserved   | _    | 0     | Reserved for factory use.                                                                                                           |
| 8    | REFDIV-EN  | R/W  | 0/1   | When set to 1 the reference voltage is internally divided by a factor of 2.  When cleared to 0 the reference voltage is unaffected. |
| 7    | BUFF7-GAIN | R/W  | 0/1   | When set to 1 the buffer amplifier for corresponding DAC has a                                                                      |
| 6    | BUFF6-GAIN | R/W  | 0/1   | gain of 2. Default value for the DACx0508M devices.  When cleared to 0 the buffer amplifier for corresponding DAC                   |
| 5    | BUFF5-GAIN | R/W  | 0/1   | has a gain of 1. Default value for the DACx0508Z devices.                                                                           |
| 4    | BUFF4-GAIN | R/W  | 0/1   |                                                                                                                                     |
| 3    | BUFF3-GAIN | R/W  | 0/1   |                                                                                                                                     |
| 2    | BUFF2-GAIN | R/W  | 0/1   |                                                                                                                                     |
| 1    | BUFF1-GAIN | R/W  | 0/1   |                                                                                                                                     |
| 0    | BUFF0-GAIN | R/W  | 0/1   |                                                                                                                                     |

### 8.6.6 TRIGGER Register (address = 0x05) [reset = 0x0000]

#### Figure 69. TRIGGER Register



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### **Table 14. TRIGGER Register Field Descriptions**

| Bit  | Field           | Туре | Reset | Description                                                                                                     |
|------|-----------------|------|-------|-----------------------------------------------------------------------------------------------------------------|
| 15:5 | Reserved        | _    | 0     | Reserved for factory use.                                                                                       |
| 4    | LDAC            | W    | 0     | Set this bit to 1 to synchronously load those DACs that have been set in synchronous mode in the SYNC register. |
| 3:0  | SOFT-RESET[3:0] | W    | 0x0   | When set to the reserved code 1010 resets the device to its default state.                                      |



### 8.6.7 BRDCAST Register (address = 0x6) [reset = 0x0000]

# Figure 70. BRDCAST Register



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### **Table 15. BRDCAST Register Field Descriptions**

| Bit  | Field              | Туре | Reset  | Description                                                                                                                                                                                                                                                                                                                                                                        |
|------|--------------------|------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0 | BRDCAST-DATA[15:0] | R/W  | 0x0000 | Writing to the BRDCAST register forces those DAC channels that have been set to broadcast in the SYNC register to update their active data register with the BRDCAST-DATA value. Data are MSB aligned in straight binary format and follows the format below:  DAC80508: { DATA[15:0] }  DAC70508: { DATA[13:0], x, x }  DAC60508: { DATA[11:0], x, x, x, x }  x - Don't care bits |

### 8.6.8 STATUS Register (address = 0x7) [reset = 0x0000]

### Figure 71. STATUS Register



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### **Table 16. STATUS Register Field Descriptions**

| Bit  | Field    | Туре | Reset | Description                                                                                                                                            |
|------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:1 | Reserved | _    | 0     | Reserved for factory use.                                                                                                                              |
| 0    | REF-ALM  | R    | 0     | Reference alarm bit. Reads 1 when the difference between $V_{REF}/DIV$ and $V_{DD}$ is below the required minimum analog threshold. Reads 0 otherwise. |

### 8.6.9 DACx Register (address = 0x8 to 0xF) [reset = 0x0000 or 0x8000]

#### Figure 72. DACx Register



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### **Table 17. DACx Register Field Descriptions**

| Bit  | Field           | Туре | Reset               | Description                                                                                                                                                                                                                                                                                                                                        |
|------|-----------------|------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0 | DACx-DATA[15:0] | R/W  | 0x0000 or<br>0x8000 | Stores the 16-, 14- or 12-bit data to be loaded to DACx in MSB aligned straight binary format. The default value is zero-code for the DACx0508Z devices and midscale-code for the DACx0508M ones.  Data follows the format below: DAC80508: { DATA[15:0] } DAC70508: { DATA[13:0], x, x } DAC60508: { DATA[11:0], x, x, x, x } x - Don't care bits |



### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The high linearity, small package size and wide temperature range make the DACx0508 suitable in applications such as optical networking, wireless infrastructure, industrial automation and data acquisition systems. The device incorporates a 2.5 V internal reference with an internal reference divider circuit that enables full-scale DAC output voltages of 1.25 V, 2.5 V, or 5 V.

#### 9.1.1 Interfacing to Microcontroller

Figure 73 displays a typical serial interface that may be observed when connecting the DACx0508 SPI serial interface to a (master) microcontroller type platform. The setup for the interface is as follows: The microcontroller output SPI CLK drives the SCLK pin of the DACx0508, while the DACx0508 SDI pin is driven by the MOSI pin of the microcontroller. The  $\overline{CS}$  pin of the DACx0508 can be asserted from a general program input/output pin of the microcontroller. When data are to be transmitted to the DACx0508, the  $\overline{CS}$  pin is taken low. The data from the microcontroller is then transmitted to the DACx0508, totaling 24 bits latched into the DACx0508 device through the falling edge of SCLK.  $\overline{CS}$  is then brought high after the completed write. The DACx0508 requires data with the MSB as the first bit received.



Copyright © 2017, Texas Instruments Incorporated

Figure 73. Typical Serial Interface



### **Application Information (continued)**

#### 9.1.2 Programmable Current Source Circuit

The DACx0508 can be integrated into the circuit in Figure 74 to implement an improved Howland current pump for precise voltage to current conversions. Bidirectional current flow and high voltage compliance are two features of the circuit. With a matched resistor network, the load current of the circuit is shown by Equation 2.

$$I_{L} = \frac{\left(R2 + R3\right)/R1}{R3} \times V_{REF} \times \frac{CODE}{2^{n}}$$
(2)

The value of R3 in Equation 2 can be reduced to increase the output current drive of U3. U3 can drive  $\pm 20$  mV in both directions with voltage compliance limited up to 15 V by the U3 voltage supply. Elimination of the circuit compensation capacitor C1 in the circuit is not suggested as a result of the change in the output impedance  $Z_0$ , according to Equation 3.

$$Z_{O} = \frac{\left(R1'\right)(R3)(R1+R2)}{R1\left(R2'+R3'\right)-R1'\left(R2+R3\right)}$$
(3)

As shown in Equation 3, with matched resistors,  $Z_0$  is infinite and the circuit is optimum for use as a current source. However, if unmatched resistors are used,  $Z_0$  is positive or negative with negative output impedance being a potential cause of oscillation. Therefore, by incorporating C1 into the circuit, possible oscillation problems are eliminated. The value of C1 can be determined for critical applications; for most applications, however, a value of several pF is suggested.



Copyright © 2017, Texas Instruments Incorporated

Figure 74. Programmable Bidirectional Current Source Circuit



#### 9.2 Typical Application

The DACx0508 is designed for single-supply operation; however, a bipolar output is also possible using the circuit shown in Figure 75.



NOTE: Some pins omitted for clarity.

Copyright © 2017, Texas Instruments Incorporated

Figure 75. Bipolar Operation Using the DACx0508

#### 9.2.1 Design Requirements

The circuit shown in Figure 75 gives a bipolar output voltage at  $V_{OUT}$ . When GAIN = 1,  $V_{OUT}$  can be calculated using Equation 4:

$$V_{OUT}\left(CODE\right) = \left[ \left( V_{REF} \times \frac{CODE}{2^n} \right) \left( 1 + \frac{R_3}{R_2} + \frac{R_3}{R_1} \right) - \left( V_{REF} \times \frac{R_3}{R_1} \right) \right] \tag{4}$$

Where:

- V<sub>OUT</sub>(CODE) = output voltage versus code
- CODE = 0 to 2<sup>n</sup> 1. This is the digital code loaded to the DAC
- V<sub>REF</sub> = reference voltage applied to the DACx0508
- n = resolution in bits. Either 12 (DAC60508), 14 (DAC70508) or 16 (DAC80508)

**Table 18. Design Parameters** 

| PARAMETER        | VALUE |
|------------------|-------|
| V <sub>OUT</sub> | ±10 V |
| V <sub>REF</sub> | 2.5 V |
| n                | 12    |

#### 9.2.2 Detailed Design Procedure

The bipolar output span can be calculated through Equation 4 by defining a few parameters, the first being the value for the reference voltage. Once a reference voltage is chosen, the gain resistors can be set accordingly by determining the desired  $V_{OUT}$  at code 0 and code  $2^n$ . For a  $V_{REF}$  of 2.5 V and a desired output voltage range of  $\pm 10$  V the calculation is as follows.

CODE = 0:

$$V_{OUT}(0) = -\left(V_{REF} \times \frac{R_3}{R_1}\right) = -\left(2.5V \times \frac{R_3}{R_1}\right)$$
(5)

Setting the equation to minimum output span,  $V_{OUT}(0) = -10 \text{ V}$ , will reduce the equation to:  $R_3/R_1 = 4$ :

CODE = 4096:

Setting the equation to maximum output scan,  $V_{OUT}(4096) = 10 \text{ V}$ , and  $R_3/R_1 = 4 \text{ will reduce}$  the equation to:  $R_3/R_2 = 3$ 



It is important to note that the maximum code of a 12-bit DAC is 4095; code 4096 was used to simplify the equation above. For practical use, the true output span will encompass a range of -10 V to (10 V - 1 LSB), which in this case is -10 V to 9.995 V.

## 9.2.3 Application Curve

The  $\pm 10$  V output span with a reference voltage of 2.5 V can be achieved by using values of 30 k $\Omega$ , 10 k $\Omega$ , and 7.5 k $\Omega$  for R3, R2, and R1 respectively. A curve to illustrate this output span is shown in Figure 76. Note: 1% tolerance resistors were used in evaluating bipolar operation.



Figure 76. Bipolar Operation





## 10 Power Supply Recommendations

The DACx0508 operates within the specified  $V_{DD}$  supply range of 2.7 V to 5.5 V and  $V_{IO}$  supply range of 1.7 V to 5.5 V. The DACx0508 does not require specific supply sequencing.

The  $V_{DD}$  supply must be well-regulated and low-noise. Switching power supplies and dc/dc converters often have high frequency glitches or spikes riding on the output voltage. In addition, digital components can create similar high frequency spikes. This noise can easily couple into the DAC output voltage through various paths between the power connections and analog output. In order to further minimize noise from the power supply, include a 1- $\mu$ F to 10- $\mu$ F capacitor and 0.1- $\mu$ F bypass capacitor. The current consumption on the  $V_{DD}$  pin, the short-circuit current limit, and the load current for the device is listed in the *Electrical Characteristics*. The power supply must meet the aforementioned current requirements.

Submit Documentation Feedback



## 11 Layout

#### 11.1 Layout Guidelines

A precision analog component requires careful layout, the list below provides some insight into good layout practices.

- Bypass all power supply pins to ground with a low ESR ceramic bypass capacitor. The typical recommended bypass capacitance is 0.1- to 0.22-µF ceramic with a X7R or NP0 dielectric.
- Place power supplies and REF bypass capacitors close to the pins to minimize inductance and optimize performance.
- Use a high-quality ceramic type NP0 or X7R for its optimal performance across temperature, and very low dissipation factor.
- The digital and analog sections must have proper placement with respect to the digital pins and analog pins
  of the DACx0508 device. The separation of analog and digital blocks minimizes coupling into neighboring
  blocks, as well as interaction between analog and digital return currents.

## 11.2 Layout Examples



Figure 77. DACx0508 QFN Layout Example

Submit Documentation Feedback



# **Layout Examples (continued)**



Figure 78. DACx0508 DSBGA Layout Example



## 12 Device and Documentation Support

#### 12.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 19. Related Links

| PARTS     | PRODUCT FOLDER | ORDER NOW  | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|-----------|----------------|------------|---------------------|---------------------|---------------------|
| DAC80508Z | Click here     | Click here | Click here          | Click here          | Click here          |
| DAC70508Z | Click here     | Click here | Click here          | Click here          | Click here          |
| DAC60508Z | Click here     | Click here | Click here          | Click here          | Click here          |
| DAC80508M | Click here     | Click here | Click here          | Click here          | Click here          |
| DAC70508M | Click here     | Click here | Click here          | Click here          | Click here          |
| DAC60508M | Click here     | Click here | Click here          | Click here          | Click here          |

### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Documentation Feedback





27-Jan-2018

## **PACKAGING INFORMATION**

| Orderable Device | Status  | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Sample |
|------------------|---------|--------------|--------------------|------|----------------|----------------------------|----------------------|---------------------|--------------|-------------------------|--------|
| DAC60508MRTER    | ACTIVE  | WQFN         | RTE                | 16   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | 658M                    | Sample |
| DAC60508MRTET    | ACTIVE  | WQFN         | RTE                | 16   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | 658M                    | Sample |
| DAC60508MYZFR    | ACTIVE  | DSBGA        | YZF                | 16   | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM  | -40 to 125   | 65M                     | Sample |
| DAC60508MYZFT    | ACTIVE  | DSBGA        | YZF                | 16   | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM  | -40 to 125   | 65M                     | Sample |
| DAC60508ZRTER    | ACTIVE  | WQFN         | RTE                | 16   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | 658Z                    | Sampl  |
| DAC60508ZRTET    | ACTIVE  | WQFN         | RTE                | 16   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | 658Z                    | Sampl  |
| DAC60508ZYZFR    | ACTIVE  | DSBGA        | YZF                | 16   | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM  | -40 to 125   | 65Z                     | Sampl  |
| DAC60508ZYZFT    | PREVIEW | / DSBGA      | YZF                | 16   | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM  | -40 to 125   | 65Z                     |        |
| DAC70508MRTER    | ACTIVE  | WQFN         | RTE                | 16   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | 758M                    | Sampl  |
| DAC70508MRTET    | ACTIVE  | WQFN         | RTE                | 16   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | 758M                    | Samp   |
| DAC70508MYZFR    | ACTIVE  | DSBGA        | YZF                | 16   | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM  | -40 to 125   | 75M                     | Samp   |
| DAC70508MYZFT    | ACTIVE  | DSBGA        | YZF                | 16   | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM  | -40 to 125   | 75M                     | Samp   |
| DAC70508ZRTER    | ACTIVE  | WQFN         | RTE                | 16   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | 758Z                    | Samp   |
| DAC70508ZRTET    | ACTIVE  | WQFN         | RTE                | 16   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | 758Z                    | Samp   |
| DAC70508ZYZFR    | ACTIVE  | DSBGA        | YZF                | 16   | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM  | -40 to 125   | 75Z                     | Samp   |
| DAC70508ZYZFT    | ACTIVE  | DSBGA        | YZF                | 16   | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM  | -40 to 125   | 75Z                     | Samp   |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.



## PACKAGE OPTION ADDENDUM

27-Jan-2018

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 25-Jan-2018

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity AO

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DAC60508MRTER | WQFN            | RTE                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| DAC60508MRTET | WQFN            | RTE                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| DAC60508MYZFR | DSBGA           | YZF                | 16 | 3000 | 180.0                    | 8.4                      | 2.54       | 2.54       | 0.76       | 4.0        | 8.0       | Q1               |
| DAC60508MYZFT | DSBGA           | YZF                | 16 | 250  | 180.0                    | 8.4                      | 2.54       | 2.54       | 0.76       | 4.0        | 8.0       | Q1               |
| DAC60508ZRTER | WQFN            | RTE                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| DAC60508ZRTET | WQFN            | RTE                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| DAC60508ZYZFR | DSBGA           | YZF                | 16 | 3000 | 180.0                    | 8.4                      | 2.54       | 2.54       | 0.76       | 4.0        | 8.0       | Q1               |
| DAC60508ZYZFT | DSBGA           | YZF                | 16 | 250  | 180.0                    | 8.4                      | 2.54       | 2.54       | 0.76       | 4.0        | 8.0       | Q1               |
| DAC70508MRTER | WQFN            | RTE                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| DAC70508MRTET | WQFN            | RTE                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| DAC70508MYZFR | DSBGA           | YZF                | 16 | 3000 | 180.0                    | 8.4                      | 2.54       | 2.54       | 0.76       | 4.0        | 8.0       | Q1               |
| DAC70508MYZFT | DSBGA           | YZF                | 16 | 250  | 180.0                    | 8.4                      | 2.54       | 2.54       | 0.76       | 4.0        | 8.0       | Q1               |
| DAC70508ZRTER | WQFN            | RTE                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| DAC70508ZRTET | WQFN            | RTE                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| DAC70508ZYZFR | DSBGA           | YZF                | 16 | 3000 | 180.0                    | 8.4                      | 2.54       | 2.54       | 0.76       | 4.0        | 8.0       | Q1               |
| DAC70508ZYZFT | DSBGA           | YZF                | 16 | 250  | 180.0                    | 8.4                      | 2.54       | 2.54       | 0.76       | 4.0        | 8.0       | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 25-Jan-2018



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DAC60508MRTER | WQFN         | RTE             | 16   | 3000 | 370.0       | 355.0      | 55.0        |
| DAC60508MRTET | WQFN         | RTE             | 16   | 250  | 195.0       | 200.0      | 45.0        |
| DAC60508MYZFR | DSBGA        | YZF             | 16   | 3000 | 182.0       | 182.0      | 20.0        |
| DAC60508MYZFT | DSBGA        | YZF             | 16   | 250  | 182.0       | 182.0      | 20.0        |
| DAC60508ZRTER | WQFN         | RTE             | 16   | 3000 | 370.0       | 355.0      | 55.0        |
| DAC60508ZRTET | WQFN         | RTE             | 16   | 250  | 195.0       | 200.0      | 45.0        |
| DAC60508ZYZFR | DSBGA        | YZF             | 16   | 3000 | 182.0       | 182.0      | 20.0        |
| DAC60508ZYZFT | DSBGA        | YZF             | 16   | 250  | 182.0       | 182.0      | 20.0        |
| DAC70508MRTER | WQFN         | RTE             | 16   | 3000 | 370.0       | 355.0      | 55.0        |
| DAC70508MRTET | WQFN         | RTE             | 16   | 250  | 195.0       | 200.0      | 45.0        |
| DAC70508MYZFR | DSBGA        | YZF             | 16   | 3000 | 182.0       | 182.0      | 20.0        |
| DAC70508MYZFT | DSBGA        | YZF             | 16   | 250  | 182.0       | 182.0      | 20.0        |
| DAC70508ZRTER | WQFN         | RTE             | 16   | 3000 | 370.0       | 355.0      | 55.0        |
| DAC70508ZRTET | WQFN         | RTE             | 16   | 250  | 195.0       | 200.0      | 45.0        |
| DAC70508ZYZFR | DSBGA        | YZF             | 16   | 3000 | 182.0       | 182.0      | 20.0        |
| DAC70508ZYZFT | DSBGA        | YZF             | 16   | 250  | 182.0       | 182.0      | 20.0        |

# RTE (S-PWQFN-N16)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-leads (QFN) package configuration.
- The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
- E. Falls within JEDEC MO-220.



# RTE (S-PWQFN-N16)

# PLASTIC QUAD FLATPACK NO-LEAD

# THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206446-5/U 08/15

NOTE: A. All linear dimensions are in millimeters



# RTE (S-PWQFN-N16)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.





DIE SIZE BALL GRID ARRAY



#### NOTES:

NanoFree Is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. NanoFree<sup>™</sup> package configuration.



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.