# Switch-mode Power Rectifier

**DPAK Surface Mount Package** 

## MURD320, NRVUD320, SURD8320

These state-of-the-art devices are designed for use in switching power supplies, inverters and as free wheeling diodes.

#### **Features**

- Ultrafast 35 Nanosecond Recovery Time
- Low Forward Voltage Drop
- Low Leakage
- NRVUD, SURD8 Prefixes for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- These Devices are Pb-Free and are RoHS Compliant\*

#### **Mechanical Characteristics**

- Case: Epoxy, Molded
- Weight: 0.4 Gram (Approximately)
- Finish: All External Surfaces Corrosion Resistant and Terminal Leads are Readily Solderable
- Lead and Mounting Surface Temperature for Soldering Purposes: 260°C Max. for 10 Seconds
- ESD Ratings:
  - ◆ Machine Model = C (> 400 V)
  - ♦ Human Body Model = 3B (> 8 kV)

#### **MAXIMUM RATINGS**

| Rating                                                                                           | Symbol                                                 | Value       | Unit |
|--------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------------|------|
| Peak Repetitive Reverse Voltage<br>Working Peak Reverse Voltage<br>DC Blocking Voltage           | V <sub>RRM</sub><br>V <sub>RWM</sub><br>V <sub>R</sub> | 200         | ٧    |
| Average Rectified Forward Current (T <sub>C</sub> = 158°C)                                       | I <sub>F(AV)</sub>                                     | 3.0         | Α    |
| Peak Repetitive Forward Current<br>(Square Wave, Duty = 0.5,<br>T <sub>C</sub> = 158°C)          | I <sub>FRM</sub>                                       | 6.0         | Α    |
| Non-Repetitive Peak Surge Current<br>(Surge Applied at Rated Load<br>Conditions Halfwave, 60 Hz) | I <sub>FSM</sub>                                       | 75          | А    |
| Operating Junction and Storage<br>Temperature Range                                              | T <sub>J</sub> , T <sub>stg</sub>                      | -65 to +175 | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.



#### ON Semiconductor®

www.onsemi.com

# **ULTRAFAST RECTIFIER**3.0 AMPERES, 200 VOLTS



DPAK CASE 369C



#### **MARKING DIAGRAM**





MURD320T4G SURD8320T4G NRVUD320VT4G

A = Assembly Location\*\*

Y = Year

WW = Work Week

G = Pb-Free Package

\*\*The Assembly Location Code (A) is front side optional. In cases where the Assembly Location is stamped in the package bottom (molding ejecter pin), the front side assembly code may be blank.

#### **ORDERING INFORMATION**

| Device                 | Package           | Shipping <sup>†</sup> |
|------------------------|-------------------|-----------------------|
| MURD320T4G             | DPAK<br>(Pb-Free) | 2500 / Tape &<br>Reel |
| NRVUD320VT4G           | DPAK<br>(Pb-Free) | 2500 / Tape &<br>Reel |
| NRVUD320W1T4G          | DPAK<br>(Pb-Free) | 2500 / Tape &<br>Reel |
| NRVUD320W1T4G-<br>VF01 | DPAK<br>(Pb-Free) | 2500 / Tape &<br>Reel |
| SURD8320T4G            | DPAK<br>(Pb-Free) | 2500 / Tape &<br>Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **MURD320, NRVUD320, SURD8320**

#### THERMAL CHARACTERISTICS

| Characteristics                                   | Symbol          | Value | Unit |
|---------------------------------------------------|-----------------|-------|------|
| Thermal Resistance – Junction–to–Case             | $R_{	heta JC}$  | 6     | °C/W |
| Thermal Resistance – Junction–to–Ambient (Note 1) | $R_{\theta JA}$ | 80    | °C/W |

<sup>1.</sup> Rating applies when surface mounted on the minimum pad sizes recommended.

#### **ELECTRICAL CHARACTERISTICS**

| Characteristics                                                                                                                                                                                                                                                           | Symbol          | Value        | Unit  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|-------|
| Maximum Instantaneous Forward Voltage Drop (Note 2)<br>( $i_F = 3 \text{ Amps}, T_J = 25^{\circ}\text{C}$ )<br>( $i_F = 3 \text{ Amps}, T_J = 125^{\circ}\text{C}$ )                                                                                                      | VF              | 0.95<br>0.75 | Volts |
| Maximum Instantaneous Reverse Current (Note 2) (T <sub>J</sub> = 25°C, Rated dc Voltage) (T <sub>J</sub> = 125°C, Rated dc Voltage)                                                                                                                                       | i <sub>R</sub>  | 5<br>500     | μΑ    |
| Maximum Reverse Recovery Time $ \begin{array}{l} (I_F=1 \text{ Amp, di/dt}=50 \text{ Amps/}\mu\text{s, V}_R=30 \text{ V, T}_J=25^\circ\text{C}) \\ (I_F=0.5 \text{ Amp, i}_R=1 \text{ Amp, I}_{REC}=0.25 \text{ A, V}_R=30 \text{ V, T}_J=25^\circ\text{C}) \end{array} $ | t <sub>rr</sub> | 35<br>25     | ns    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

2. Pulse Test: Pulse Width = 300 μs, Duty Cycle ≤ 2.0%.



Figure 1. Typical Forward Voltage



Figure 2. Typical Reverse Current\*

\* The curves shown are typical for the highest voltage device in the voltage grouping. Typical reverse current for lower voltage selections can be estimated from these curves if  $V_R$  is sufficiently below rated  $V_R$ .



Figure 3. Average Power Dissipation

### **MURD320, NRVUD320, SURD8320**



Figure 4. Current Derating, Case



Figure 5. Current Derating, Ambient



Figure 6. Typical Capacitance

**DETAIL A** ROTATED 90° CW



# **DPAK (SINGLE GAUGE)**

CASE 369C ISSUE F

**DATE 21 JUL 2015** 

- IOTES. 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: INCHES. 3. THERMAL PAD CONTOUR OPTIONAL WITHIN DI-

- MENSIONS b3, L3 and Z.

  Jimensions b And E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE.

  MENSIONS D AND E ARE DETERMINED AT THE
- OUTERMOST EXTREMES OF THE PLASTIC BODY.

  6. DATUMS A AND B ARE DETERMINED AT DATUM
- 7. OPTIONAL MOLD FEATURE.

|     | INCHES             |       | MILLIMETERS |       |
|-----|--------------------|-------|-------------|-------|
| DIM | MIN                | MAX   | MIN         | MAX   |
| Α   | 0.086              | 0.094 | 2.18        | 2.38  |
| A1  | 0.000              | 0.005 | 0.00        | 0.13  |
| b   | 0.025              | 0.035 | 0.63        | 0.89  |
| b2  | 0.028              | 0.045 | 0.72        | 1.14  |
| b3  | 0.180              | 0.215 | 4.57        | 5.46  |
| С   | 0.018              | 0.024 | 0.46        | 0.61  |
| c2  | 0.018              | 0.024 | 0.46        | 0.61  |
| D   | 0.235              | 0.245 | 5.97        | 6.22  |
| E   | 0.250              | 0.265 | 6.35        | 6.73  |
| е   | 0.090              | BSC   | 2.29        | BSC   |
| Н   | 0.370              | 0.410 | 9.40        | 10.41 |
| L   | 0.055              | 0.070 | 1.40        | 1.78  |
| L1  | 0.114              | REF   | 2.90 REF    |       |
| L2  | 0.020 BSC 0.51 BSC |       | BSC         |       |
| L3  | 0.035              | 0.050 | 0.89        | 1.27  |
| L4  |                    | 0.040 |             | 1.01  |
| Z   | 0.155              |       | 3.93        |       |

#### **GENERIC MARKING DIAGRAM\***



XXXXXX = Device Code = Assembly Location Α = Wafer Lot L

Υ = Year WW = Work Week G = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking.

#### SCALE 1:1 Α В L3 Ζ Ո DETAIL A NOTE 7 **BOTTOM VIEW** Cb2 е SIDE VIEW ⊕ 0.005 (0.13) M C **TOP VIEW** Z Ħ L2 GAUGE C SEATING PLANE **BOTTOM VIEW A1** ALTERNATE CONSTRUCTIONS

| STYLE 1:<br>PIN 1. BASE<br>2. COLLE<br>3. EMITTI<br>4. COLLE | ER 3.                                                           |       | STYLE 3:<br>PIN 1. ANODI<br>2. CATHO<br>3. ANODI<br>4. CATHO | E<br>DDE<br>E | TYLE 4:<br>PIN 1. CATHODE<br>2. ANODE<br>3. GATE<br>4. ANODE | STYLE 5:<br>PIN 1. GATE<br>2. ANODE<br>3. CATHODE<br>4. ANODE |
|--------------------------------------------------------------|-----------------------------------------------------------------|-------|--------------------------------------------------------------|---------------|--------------------------------------------------------------|---------------------------------------------------------------|
| STYLE 6:<br>PIN 1. MT1<br>2. MT2<br>3. GATE<br>4. MT2        | STYLE 7:<br>PIN 1. GATE<br>2. COLLEC<br>3. EMITTER<br>4. COLLEC | TOR 2 | E 8:<br>1. N/C<br>2. CATHODE<br>3. ANODE<br>4. CATHODE       | 3. F          |                                                              | STYLE 10: PIN 1. CATHODE 2. ANODE T 3. CATHODE 4. ANODE       |

#### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER: | 98AON10527D                     | Electronic versions are uncontrolled                                        | •           |
|------------------|---------------------------------|-----------------------------------------------------------------------------|-------------|
| STATUS:          | ON SEMICONDUCTOR STANDARD       | accessed directly from the Document F<br>versions are uncontrolled except w |             |
| NEW STANDARD:    | REF TO JEDEC TO-252             | "CONTROLLED COPY" in red.                                                   |             |
| DESCRIPTION:     | DPAK SINGLE GAUGE SURFACE MOUNT |                                                                             | PAGE 1 OF 2 |



| DOCUMENT   | NUMBER: |
|------------|---------|
| 98AON10527 | 7D      |

PAGE 2 OF 2

|       | <del>,</del>                                                                                                                           |             |
|-------|----------------------------------------------------------------------------------------------------------------------------------------|-------------|
| ISSUE | REVISION                                                                                                                               | DATE        |
| 0     | RELEASED FOR PRODUCTION. REQ. BY L. GAN                                                                                                | 24 SEP 2001 |
| Α     | ADDED STYLE 8. REQ. BY S. ALLEN.                                                                                                       | 06 AUG 2008 |
| В     | ADDED STYLE 9. REQ. BY D. WARNER.                                                                                                      | 16 JAN 2009 |
| С     | ADDED STYLE 10. REQ. BY S. ALLEN.                                                                                                      | 09 JUN 2009 |
| D     | RELABELED DRAWING TO JEDEC STANDARDS. ADDED SIDE VIEW DETAIL A. CORRECTED MARKING INFORMATION. REQ. BY D. TRUHITTE.                    | 29 JUN 2010 |
| E     | ADDED ALTERNATE CONSTRUCTION BOTTOM VIEW. MODIFIED DIMENSIONS b2 AND L1. CORRECTED MARKING DIAGRAM FOR DISCRETE. REQ. BY I. CAMBALIZA. | 06 FEB 2014 |
| F     | ADDED SECOND ALTERNATE CONSTRUCTION BOTTOM VIEW. REQ. BY K. MUSTAFA.                                                                   | 21 JUL 2015 |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com

ON Semiconductor Website: www.onsemi.com

TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

## **ON Semiconductor:**

MURD320T4 MURD320T4G SURD8320T4G NRVUD320W1T4G-VF01 NRVUD320W1T4G NRVUD320VT4G MURD310T4