## YAMAHA L S I

## YM7128B

# Surround Processor (SP2)

#### OUTLINE

This is an LSI which has quality digital surround sound capabilities realized by Yamaha's digital audio technology. The LSI has built-in A/D and D/A converters which enable digital surround sound processing for analog input/output. Its eight digital delay lines may provide delay time of up to 100 msec. for each, and digital adding up of delay line signals for two-channel output assures a wide range of application.

#### **FEATURES**

- The built-in RAM realizes digital delay time of 100 msec.\* at the maximum.
- Feedback loop can be constructed for reverberation.
- Various surround effect can be obtained by controlling this LSI with serial data from microprocessor.
- Digital attenuator is built in for surround sound volume control.
- Sampling frequency is 23.6 kHz\*, and 14 bit floating A/D converter is built in.
- Two-times oversampling digital filter and 14 bit floating D/A converter are built in.
- 16 pin DIP, 24 pin SOP package, silicone gate CMOS 5V power supply.

Note) When XI clock frequency is 7.16 MHz (304 fs is required for XI clock).

## ■ PIN DESCRIPTIONS

| Name | I/O | Function                                  |  |  |  |  |  |
|------|-----|-------------------------------------------|--|--|--|--|--|
| VDD  | _   | Digital +5V power supply                  |  |  |  |  |  |
| AVDD | _   | Analog +5V power supply                   |  |  |  |  |  |
| СН   | О   | Sample/hold capacitor terminal            |  |  |  |  |  |
| AIN  | I   | Analog signal input                       |  |  |  |  |  |
| CV   | О   | Center voltage of A/D                     |  |  |  |  |  |
| /TI  | I+  | Test terminal (without connection)        |  |  |  |  |  |
| LO   | О   | L channel, analog out                     |  |  |  |  |  |
| RO   | О   | R channel, analog out                     |  |  |  |  |  |
| AVSS | _   | Analog ground                             |  |  |  |  |  |
| VSS  | _   | Digital ground                            |  |  |  |  |  |
| XO   | О   |                                           |  |  |  |  |  |
| XI   | I   | X'tal oscillator terminal (7.16 MHz typ.) |  |  |  |  |  |
| SCI  | I   | Bit clock for microprocessor interface    |  |  |  |  |  |
| A0   | I   | Word clock for microprocessor interface   |  |  |  |  |  |
| DIN  | I   | Serial data for microprocessor interface  |  |  |  |  |  |
| /IC  | I + | Initial clear terminal                    |  |  |  |  |  |

+; pulled up

## ■ BLOCK DIAGRAM



#### ■ PIN CONFIGURATIONS



#### ■ FUNCTION DESCRIPTION

As shown in the block diagram, analog signal input at AIN terminal are converted to 14 bit digital signal with the sampling frequency of 23.6 kHz using 14 bit floating type A/D converter, and then attenuated by the digital attenuator VM. Tap T0 output of digital delay passes through first order FIR type low pass filter and attenuated by VC. These signals are added before they are input to digital delay. Digital delay has nine output taps and tap positions can be switched by the registers T0 to T8. Outputs of eight taps from T1 to T8 are attenuated and added for each channel with the digital attenuator from GL1 to GL8 and GR1 to GR8 respectively, and attenuated by digital attenuator VL or VR to be input to two-times oversampling digital filter. Since this filter attenuates aliasing noise, it reduces the burden on external analog low pass filter. Digital input to D/A converter shall be with doubled value, which is 47.1 kHz sampling rate.

#### ■ MICROPROCESSOR INTERFACE

Digital attenuation value, delay time and FIR type low pass filter coefficients are all set by writing data into registers.

With A0 = ``L'', 8 bit address data are sent synchronizing with SCI. At the rising edge of A0, register address is taken in. With A0 = ``H'', 8 bit data are sent synchronizing with SCI, then register data are changed at the falling edge of A0.



• At the time of initial clear, VM, VC, VL and VR registers are reset to 0. Other register values are not fixed.

#### ■ REGISTER MAP

| Address |    |   |   | Da  | ıta          |    |   |   | D 4                          |  |  |  |
|---------|----|---|---|-----|--------------|----|---|---|------------------------------|--|--|--|
| (HEX)   | 7  | 6 | 5 | 4   | 3            | 2  | 1 | 0 | Function                     |  |  |  |
| 00      | ×  | × |   |     | G            | L1 |   |   |                              |  |  |  |
| 01      | ×  | × |   |     | G            | L2 |   |   |                              |  |  |  |
| 02      | ×  | × |   |     | G            | L3 |   |   | I ah Tan                     |  |  |  |
| 03      | ×  | × |   |     | G            | L4 |   |   | Lch Tap<br>attenuation value |  |  |  |
| 04      | ×  | × |   |     | $\mathbf{G}$ | L5 |   |   |                              |  |  |  |
| 05      | ×  | × |   |     | $\mathbf{G}$ | L6 |   |   | (bit 5; sign)                |  |  |  |
| 06      | ×  | × |   |     | G            | L7 |   |   |                              |  |  |  |
| 07      | ×  | × |   |     | G            | L8 |   |   |                              |  |  |  |
| 08      | ×  | × |   |     | G            | R1 |   |   |                              |  |  |  |
| 09      | ×  | × |   |     | G            | R2 |   |   |                              |  |  |  |
| 0A      | ×  | × |   |     | G            | R3 |   |   | Dah Ton                      |  |  |  |
| 0B      | ×. | × |   |     | $\mathbf{G}$ | R4 |   |   | Rch Tap<br>attenuation value |  |  |  |
| 0C      | ×  | × |   |     | G            | R5 |   |   |                              |  |  |  |
| 0D      | ×  | × |   |     | Gl           | R6 |   |   | (bit 5; sign)                |  |  |  |
| 0E      | ×  | × |   | GR7 |              |    |   |   |                              |  |  |  |
| 0F      | ×  | × |   |     | Gl           | R8 |   |   |                              |  |  |  |

| Address    |   |   |   | Da | ıta |    |   |                 | Function          |  |  |  |
|------------|---|---|---|----|-----|----|---|-----------------|-------------------|--|--|--|
| (HEX)      | 7 | 6 | 5 | 4  | 3   | 2  | 1 | 0               | runction          |  |  |  |
| 10         | × | × |   |    | V   | M  |   |                 |                   |  |  |  |
| 11         | × | × |   |    | V   | C  |   |                 | Attenuation value |  |  |  |
| 12         | × | × |   |    | V   | L  |   |                 | (bit 5; sign)     |  |  |  |
| 13         | × | × |   | VR |     |    |   |                 |                   |  |  |  |
| 14         | × | × |   | C0 |     |    |   |                 | EID anofficient   |  |  |  |
| 15         | × | × |   |    | C1  |    |   | FIR coefficient |                   |  |  |  |
| 16         | × | × | × |    |     | Т0 |   |                 |                   |  |  |  |
| 17         | × | × | × |    |     | Т1 |   |                 | • •               |  |  |  |
| 18         | × | × | × |    |     | Т2 |   |                 |                   |  |  |  |
| 19         | × | × | × |    |     | Т3 |   |                 |                   |  |  |  |
| 1A         | × | × | × |    |     | Т4 |   |                 | Tap position      |  |  |  |
| 1B         | × | × | × |    |     | Т5 |   |                 |                   |  |  |  |
| 1 <b>C</b> | × | × | × |    |     | Т6 |   |                 |                   |  |  |  |
| 1D         | × | × | × |    | Т7  |    |   |                 |                   |  |  |  |
| 1E         | × | × | × |    |     | Т8 |   |                 |                   |  |  |  |
|            |   |   |   |    |     |    |   |                 |                   |  |  |  |

Note 1) ×; Don't Care

Note 2) Don't write to the other address

#### ■ REGISTER DATA DESCRIPTION

- (1) Attenuation value setting (GL1 to GL8, GR1 to GR8, VM, VC, VL, VR)
  - Output polarity (bit 5)

When bit 5 = "1": Output signal is in phase with input signal.

When bit 5 = "0": Output signal is reversed phase with input signal.

• Attenuation value (bit 4-0)

| Level |   |   |   |   | Da | ta    |
|-------|---|---|---|---|----|-------|
| (dB)  | 4 | 3 | 2 | 1 | 0  | (HEX) |
| 0     | 1 | 1 | 1 | 1 | 1  | 1F    |
| - 2   | 1 | 1 | 1 | 1 | 0  | 1E    |
| - 4   | 1 | 1 | 1 | 0 | 1  | 1D    |
| - 6   | 1 | 1 | 1 | 0 | 0  | 1C    |
| - 8   | 1 | 1 | 0 | 1 | 1  | 1B    |
| -10   | 1 | 1 | 0 | 1 | 0  | 1A    |
| -12   | 1 | 1 | 0 | 0 | 1  | 19    |
| -14   | 1 | 1 | 0 | 0 | 0  | 18    |
| -16   | 1 | 0 | 1 | 1 | 1  | 17    |
| -18   | 1 | 0 | 1 | 1 | 0  | 16    |
| - 20  | 1 | 0 | 1 | 0 | 1  | 15    |
| - 22  | 1 | 0 | 1 | 0 | 0  | 14    |
| - 24  | 1 | 0 | 0 | 1 | 1  | 13    |
| - 26  | 1 | 0 | 0 | 1 | 0  | 12    |
| -28   | 1 | 0 | 0 | 0 | 1  | 11    |
| - 30  | 1 | 0 | 0 | 0 | 0  | 10    |

| Level |   |   |    |   | Da | ita   |
|-------|---|---|----|---|----|-------|
| (dB)  | 4 | 3 | 2  | 1 | 0  | (HEX) |
| -32   | 0 | 1 | 1  | 1 | 1  | 0F    |
| -34   | 0 | 1 | 1  | 1 | 0  | 0E    |
| - 36  | 0 | 1 | 1  | 0 | 1  | 0D    |
| -38   | 0 | 1 | 1  | 0 | 0  | OC    |
| -40   | 0 | 1 | 0  | 1 | 1  | 0B    |
| -42   | 0 | 1 | 0  | 1 | 0  | 0A    |
| -44   | 0 | 1 | 0  | 0 | 1  | 09    |
| -46   | 0 | 1 | 0  | 0 | 0  | 08    |
| -48   | 0 | 0 | 1, | 1 | 1  | 07    |
| - 50  | 0 | 0 | 1  | 1 | 0  | 06    |
| -52   | 0 | 0 | 1  | 0 | 1  | 05    |
| -54   | 0 | 0 | 1  | 0 | 0  | 04    |
| -56   | 0 | 0 | 0  | 1 | 1  | 03    |
| -58   | 0 | 0 | 0  | 1 | 0  | 02    |
| -60   | 0 | 0 | 0  | 0 | 1  | 01    |
| - ∞   | 0 | 0 | 0  | 0 | 0  | 00    |

(2) Delay time setting (T0 to T8) (XI = 7.16 MHz)

| Delay time |   |   |   |   | Da | ta         |
|------------|---|---|---|---|----|------------|
| (ms)       | 4 | 3 | 2 | 1 | 0  | (HEX)      |
| 0.0        | 0 | 0 | 0 | 0 | 0  | 00         |
| 3.2        | 0 | 0 | 0 | 0 | 1  | 01         |
| 6.5        | 0 | 0 | 0 | 1 | 0  | 02         |
| 9.7        | 0 | 0 | 0 | 1 | 1  | 03         |
| 12.9       | 0 | 0 | 1 | 0 | 0  | 04         |
| 16.1       | 0 | 0 | 1 | 0 | 1  | 05         |
| 19.3       | 0 | 0 | 1 | 1 | 0  | 06         |
| 22.6       | 0 | 0 | 1 | 1 | 1  | 07         |
| 25.8       | 0 | 1 | 0 | 0 | 0  | 08         |
| 29.0       | 0 | 1 | 0 | 0 | 1  | 09         |
| 32.3       | 0 | 1 | 0 | 1 | 0  | 0 <b>A</b> |
| 35.5       | 0 | 1 | 0 | 1 | 1  | 0B         |
| 38.7       | 0 | 1 | 1 | 0 | 0  | 0C         |
| 41.9       | 0 | 1 | 1 | 0 | 1  | 0D ·       |
| 45.2       | 0 | 1 | 1 | 1 | 0  | 0E         |
| 48.4       | 0 | 1 | 1 | 1 | 1  | 0F         |

| Delay time |   |   |   |   | Da | ta    |
|------------|---|---|---|---|----|-------|
| (ms)       | 4 | 3 | 2 | 1 | 0  | (HEX) |
| 51.6       | 1 | 0 | 0 | 0 | 0  | 10    |
| 54.9       | 1 | 0 | 0 | 0 | 1  | 11    |
| 58.1       | 1 | 0 | 0 | 1 | 0  | 12    |
| 61.3       | 1 | 0 | 0 | 1 | 1  | 13    |
| 64.5       | 1 | 0 | 1 | 0 | 0  | 14    |
| 67.8       | 1 | 0 | 1 | 0 | 1  | 15    |
| 71.0       | 1 | 0 | 1 | 1 | 0  | 16    |
| 74.2       | 1 | 0 | 1 | 1 | 1  | 17    |
| 77.4       | 1 | 1 | 0 | 0 | 0  | 18    |
| 80.7       | 1 | 1 | 0 | 0 | 1  | 19    |
| 83.9       | 1 | 1 | 0 | 1 | 0  | 1A    |
| 87.1       | 1 | 1 | 0 | 1 | 1  | 1B    |
| 90.4       | 1 | 1 | 1 | 0 | 0  | 1C    |
| 93.6       | 1 | 1 | 1 | 0 | 1  | 1D    |
| 96.8       | 1 | 1 | 1 | 1 | 0  | 1E    |
| 100.0      | 1 | 1 | 1 | 1 | 1  | 1F    |

(3) FIR Low Pass Filter coefficient setting (C0, C1).

The lower 6 bits of coefficient register are used as the upper 6 bits of 12 bit 2's compliment data actually processed inside.



▲ Decimal point

## ■ SYSTEM BLOCK DIAGRAM



#### ■ EXTERNAL DIMENSIONS





## ■ ELECTRICAL CHARACTERISTICS

#### • Absolute maximum ratings

| Parameter              | Symbol | Rating                     | Unit |
|------------------------|--------|----------------------------|------|
| Supply voltage         | Vdd    | -0.3~+7.0                  | V    |
| Operating temperature  | Тор    | − 20 ~ + 85                | °C   |
| Storage<br>temperature | Tstg   | <b>−</b> 50 ~ <b>+</b> 125 | °C   |

## • Recommended operating conditions

| Parameter             | Symbol | Min. | Тур. | Max. | Unit |
|-----------------------|--------|------|------|------|------|
| Supply voltage        | VDD    | 4.75 | 5.0  | 5.25 | V    |
| Operating temperature | Top    | 0    | 25   | 70   | °C   |

#### • DC characteristics (Conditions: Ta = 25 °C, $V_{DD} = 5.0V$ )

| Parameter                    | Symbol    | Condition        | Min. | Тур. | Max. | Un      | it |
|------------------------------|-----------|------------------|------|------|------|---------|----|
| Supply current               | Idd       |                  |      |      | 50   | mA      |    |
| High-level input voltage (1) | $V_{IH1}$ |                  | 2.0  |      |      | v       | *1 |
| Low-level input voltage (1)  | $V_{IL1}$ |                  |      |      | 0.8  | v       | *1 |
| High-level input voltage (2) | $V_{IH2}$ |                  | 4.0  |      |      | V       | *2 |
| Low-level input voltage (2)  | $V_{IL2}$ |                  |      |      | 0.8  | v       | *2 |
| High-level output voltage    | Vон       | IOH = -0.4mA     | 4.0  |      |      | v       |    |
| Low-level output voltage     | Vol       | IOL = 0.2mA      |      |      | 0.4  | V       |    |
| Input leakage current        | IIL       | $VI = 0 \sim 5V$ | -10  |      | 10   | $\mu$ A |    |
| Input capacitance            | CI        |                  |      | 5.0  | 12.0 | pF      |    |
| Output capacitance           | Co        |                  |      |      | 10.0 | pF      |    |

Note 1: Applicable to the input terminals except XI

Note 2: Applicable to XI terminal

#### • AC characteristics (Conditions: Ta = 25 °C, VDD = 5.0V)

|     | Parameter       | Symbol | Min. | Typ. | Max. | Unit |
|-----|-----------------|--------|------|------|------|------|
| ΧI  | Input frequency | fc     | 3.6  | 7.16 | 8.0  | MHz  |
|     | Duty            |        | 40   | 50   | 60   | %    |
|     | Rise time       | TCR    |      |      | 50   | ns   |
|     | Fall time       | TCF    |      |      | 50   | ns   |
| SCI | Input frequency | fs     |      |      | fc/8 | MHz  |
|     | On-off time     | Ts     | 600  |      |      | ns   |
|     | Rise time       | TSR    |      |      | 200  | ns   |
|     | Fall time       | Tsf    |      |      | 200  | ns   |

## • ANALOG characteristics (Conditions: Ta = 25°C, VDD = 5.0V)

| Parameter                 | Symbol | Condition          | Min. | Тур. | Max. | Unit |
|---------------------------|--------|--------------------|------|------|------|------|
| Analog input voltage      | VIA    | AIN terminal       |      |      | 4.5  | Vp-p |
| Analog output voltage     | Voa    | LO, RO terminal    |      |      | 4.5  | Vp-p |
| DC offset voltage         | CV     |                    |      | 2.5  |      | V    |
| Total harmonic distortion | THD    | output voltage 0dB |      | 0.3  | 0.4  | %    |
|                           |        | -10dB              |      | 0.4  | 0.5  | %    |
|                           |        | -20dB              |      | 0.4  | 0.5  | %    |
|                           |        | -30dB              |      | 0.6  | 0.8  | %    |
| S/N                       | S/N    | S = 0dB            | 75   | 80   |      | dB   |

Note) 0dB=1.5Vrms

## ■ REFERENCE CHARACTERISTICS

#### 2 times oversampling filter



#### **Output vs THD+NOISE**



The specifications of this product are subject to improvement changes without prior notice.

#### IMPORTANT NOTICE

- 1. Yamaha reserves the right to make changes to its Products and to this document without notice. The information contained in this document has been carefully checked and is believed to be reliable. However, Yamaha assumes no responsibilities for inaccuracies and makes no commitment to update or to keep current the information contained in this document.
- 2. These Yamaha Products are designed only for commercial and normal industrial applications, and are not suitable for other uses, such as medical life support equipment, nuclear facilities, critical care equipment or any other application the failure of which could lead to death, personal injury or environmental or property damage. Use of the Products in any such application is at the customer's sole risk and expense.
- 3. YAMAHA ASSUMES NO LIABILITY FOR INCIDENTAL, CONSEQUENTIAL OR SPECIAL DAMAGES OR INJURY THAT MAY RESULT FROM MISAPPLICATION OR IMPROPER USE OR OPERATION OF THE PRODUCTS.
- 4. YAMAHA MAKES NO WARRANTY OR REPRESENTATION THAT THE PRODUCTS ARE SUBJECT TO INTELLECTUAL PROPERTY LICENSE FROM YAMAHA OR ANYTHIRD PARTY, AND YAMAHA MAKES NO WARRANTY OR REPRESENTATION OF NON-INFRINGEMENT WITH RESPECT TO THE PRODUCTS. YAMAHA SPECIFICALLY EXCLUDES ANY LIABILITY TO THE CUSTOMER OR ANY THIRD PARTY ARISING FROM OR RELATED TO THE PRODUCTS' INFRINGEMENT OF ANY THIRD PARTY'S INTELLECTUAL PROPERTY RIGHTS, INCLUDING THE PATENT, COPYRIGHT, TRADEMARK OR TRADE SECRET RIGHTS OF ANY THIRD PARTY.
- 5. EXAMPLES OF USE DESCRIBED HEREIN ARE MERELY TO INDICATE THE CHARACTERISTICS AND PERFORMANCE OF YAMAHA PRODUCTS. YAMAHA ASSUMES NO RESPONSIBILITY FOR ANY INTELLECTUAL PROPERTY CLAIMS OR OTHER PROBLEMS THAT MAY RESULT FROM APPLICATIONS BASED ON THE EXAMPLES DESCRIBED HEREIN. YAMAHA MAKES NO WARRANTY WITH RESPECT TO THE PRODUCTS, EXPRESS OR IMPLIED, INCLUDING, BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR USE AND TITLE.

The specifications of this product are subject to improvement changes without prior notice.

AGENCY ———

## YAMAHA CORPORATION

Address inquiries to:

Semiconductor Sales & Marketing Department

■ Head Office 203, Matsunokijima, Toyooka-mura, Iwata-gun, Shizuoka-ken, 438-0192

Tel. +81-539-62-4918 Fax. +81-539-62-5054

■ Tokyo Office 2-17-11, Takanawa, Minato-ku, Tokyo, 108-8568

Tel. +81-3-5488-5431 Fax. +81-3-5488-5088

Osaka Office Namba Tsujimoto Nissei Bldg. 4F
1-13-17, Namba Naka, Naniwa-ku,

Osaka City, Osaka, 556-0011 Tel. +81-6-6633-3690 Fax. +81-6-6633-3691

■ U.S.A. Office YAMAHA Systems Technology 100 Century Center Court, San Jose,

CA 95112 Tel. +1-408-467-2300 Fax. +1-408-437-8791