### **KU LEUVEN**



# DDP – Final Presentation – Group 31

A co-design approach for implementing the RSA algorithm



## Our implementation

~22 millions of CPU cycles for decrypting

**AREA** 

• 33.61 % LUTs usage

19.85 % of Registers

Optimizing Area impacts positively The speed



Fig.1: Performance triangle

HW/SW boundaries [1023:0]

- Loading phase for R2\_N and N
- Power Ladder Algorithm4 possible stages
  - 1. First X\_tilde
  - 2. Bit = 1
  - 3. Bit = 0
  - 4. Mont(A,1,N)



Fig.2: Hardware of the Power Ladder implementation



## HW/SW interface

#### Algorithm 1 Loading Variables 1: procedure LOAD\_DATA(N,R2\_N) $RX \ ADDR \leftarrow address \ of \ N$ $loading\_command \leftarrow 8 + 1$ 3: while busy 4: loading command $\leftarrow 0$ 5: 6: $RX\_ADDR \leftarrow address of R2\_N$ 7: loading command $\leftarrow 8+3$ 8: while busy 9: $loading\_command \leftarrow 0$ 10:

Fig.3: Loading stage

- + 2 distinctive stages : added modularity
- Hard coding the algorithm : reduces flexibility

#### Algorithm 2 Power Ladder

```
1: procedure POWER_LADDER(A,R_N,M,X_tilde)
        RX \ ADDR \leftarrow address \ of \ M
       command \leftarrow 1
 3:
        while busy
        command \leftarrow 0
 5:
 6:
        for (i = 0; i < 32; i + +) do
 7:
            A[i] = R_N[i]
 8:
 9:
        for (i = 0; i < exponent\_length; i + +) do
10:
            RX\_ADDR \leftarrow address of A
11:
            TX \ ADDR \leftarrow address \ of \ A
12:
            if bit(exponent_length -i-1) then
13:
                command \leftarrow 3
14:
                while busy
15:
                command \leftarrow 0
16:
            else
17:
                command \leftarrow 5
18:
                while busy
19:
                command \leftarrow 0
20:
21:
        RX \ ADDR \leftarrow address \ of \ A
22:
        TX\_ADDR \leftarrow address of A
23:
        command \leftarrow 7
24:
        while busy
25:
       command \leftarrow 0
26:
```

Fig.4: Power Ladder stage



## Results

Hardware

o CPU Cycles: 381 100

o LUTs: 17 614

o REGs: 21 123

WNS: 0.102 ns

Software

Works with all test vectors



*Fig.5*: Performance throughout the iterations



## Going Beyond

- Better User Experience
  - Can encrypt user provided string of text
  - Small library of functions to add layer of abstraction
- Chinese Remainder Theorem
  - Decrypting is expensive
     reduce computation time
  - Divide and Conquer approach



Fig.6: Speed up of RSA decryption using the CRT





## Thank you

Any Questions?