1

# In-Memory Processing: A look into "A Logic-In-Memory Computer" and PIM architecture

Peppas, Athanasios el15749@mail.ntua.gr NTUA Iliadis, Thrasyvoulos-Fivos el15761@mail.ntua.gr NTUA

Abstract—In this work we discuss the use that Processing-in-Memory designs can have in modern systems. Starting from the very early steps towards PIM, we take a critical look to "A Logic-In-Memory Computer" and try to evaluate the foundations that were laid on processing in-memory architectures. We pinpoint the persistent ideas from the 70s up to today in the work as well as touch on some inaccuracies and overlooked problems. After that, we show ways that accelerate and ease the embedding of PIM units in contemporary systems, such as 3D-stacked Memories and DRAM usages.

#### I. INTRODUCTION

# A. Current Computing Trends and Problems

Both on the personal and on the industrial scale, computers systems virally adopt the processorcentric design. The main model is separating the computation capability from the memory/storage capability of any given system, connecting the two components through long, costly and as empirically witnessed bottleneck-prone networks. This is because all of the computing done on the system happens only on the CPU and nowhere else, hence the need to move the data for any calculation (no matter how small or insignificant) all the way to the processor. Not only is this a field for potential performance loss due to latencies and errors in the data stream, but empiricall evidence on the separation of processing and memory capabilities have been said to use "more tha 62% of the energy consumed by four major commonly-used mobile consumer workloads "(including software like Chrome browser among others)[1].

The major problem of this design is therefore the performance loss and energy waste attributed to data movement. In general it can be summed that five major factors are behind this phenomenon][1]. Briefly:

- Low bandwidth/High latency due to the narrowness of the path between the memory controller and the main memory.
- Complex extra mechanisms to tolerate the data access from main memory, which when not needed/utilized properly by the system cause an unecessary overhead in energy demand. A great example of the vicious cycle of trying to balance the extra data movement is the following:
  - 1) Data movement is causing (already) a lot of latency and energy waste.
  - 2) We employ complex mechanisms to deal with this.
  - 3) The mechanisms produce additional complexity and latency.
- Inefficient use of the many employed caches.
- Modern applications produce random memory access patterns, therefore incapacitating usual memory-efficiency strategies.
- The interconnections between memory and CPU themselves impose latency problems.

### B. Processing-in-Memory

From the time of the article's writing to today Processing-In-Memory (or In-Memory Processing, PIM, Near-Data-Processing, NDP) is a developing field. Generally in computer science, Processing-In-Memory is a group of technologies for the processing of data stored in an in-memory database. Modern PIM architectures rely on the use of RAM because of its faster data accessing times and the emerging demands in Business Intelligence, but

older systems implemented such systems based on disk storage and other slower hardware.

The problem that PIM technologies are trying to address is reducing the movement of data for computation. Modern architectures are designed with little consideration on data movement optimization. The CPU is treated as the only place that computations can take place, and data can be processed only after they are moved into proper registers (similarly for accelerators, e.g. GPUs), therefore stressing the bandwidth between CPU and memory. Apart from the bandwidth power consumption levels are also increasing. These drawbacks are particularly apparent in mobile devices and server setups, with a recent work showing that "more than 62% of the entire system energy of a mobile device is spent on data movement between the processor and the memory hierarchy for widely-used mobile workloads"[2], [1].

The result of this is data access being a key bottleneck, especially with emergin data-heavy applications as well as energy consumption becoming a limiter. With data movement being very costly in terms of bandwidth, these design trends are forcing the field towards other more aware in terms of data movement architectures, one of which is the In-Memory-Processing model [1].

In Section II we show the main points of "A Logic-In-Memory Computer" and give an overview of the key ideas that emerge from it. Section III is where we evaluate the strengths and weaknesses of the original work, while in Section IV we discuss problems that were overlooked and give our recomendations on work to be done.

#### II. PAPER OVERVIEW

The article we will be discussing in this section is one written in 1970 by Harold S. Stone, titled "A Logic-In-Memory Computer" and published in the IEEE IEEE Transactions on Computers Journal of that year. It defends the point that according to observations made at that time[3], the cost of microelectronic components is likely to drop significantly therefore enabling system architects to embed microelectronic memories (mainly, but also other microelectronic components) to computers efficiently. The paper then introduces a case study of the IBM 360/85 [4] and it's use of a microelectronic memory as a cache, subsequently showing that it is

both feasible and lucrative to use microelectronic components even at the time of writing. The author then starts suggesting a different kind of microelectronic memory, one infused with some computing capabilities, and provides a few example functions of said memory. Apart from that he also shows ways of utilizing the new functionalities through giving explicit control of some aspects of the cache to the programmer.

The paper is widely assessed to be one of the earlier and most pioneering works on the Logic in Memory design model. It spawned a variety of research by later works and aspects of it are still being used and cited to this day.

#### A. Cache Memory Benefits

As described, the IBM 360/85 was a computer system that used a high-speed buffer memory as a cache in between the CPU and the main memory. The purpose of this architecture is to make the main memory seem as if it had the performance of the microelectronic cache using clever memory management algorithms and utilizing the superior speed and performance of the middle hardware.

The empirical knowledge concluded at the time (correctly to this day) that memory "memory accesses tend to be highly correlated". Using that we can design memory management algorithms so that the most active areas of memory tend to reside in the cache, making future accesses on the same data a lot faster.

This is what the IBM 360/85 tries to implement. The particular cache that can hold 16 secors of memory each of 1024 bytes has an operating time at around 80ns per access. Comparing that to the massive 750 - 8000ns that the main memory operates at we can hint at the advantages of the design. We benefit from the performance when the data needed resides on the cache and if that is not the case we bring the data from the main memory. The task of trying to maximize the amount of accesses that hit on the cache is the job of the memory management algorithms.

In this case the algorithm dictates that on the event of a sector needing to come to cache but there being insufficient space, the least recently used sector will be replaced. Although this is as we will see in a moment rare, the time needed to bring a sector to cache is roughly equivalent to 10 main memory cycles.

The paper then claims that through simulation - as there had not yet been actual results from a real IBM 360/85 reported - it can be estimated that "95% of the CPU memory requests were directed to data sectors that were already resident in the cache" and the total performance of the system was equivalent to 80% of the speed of an identical machine that used a microelectronic main memory. The logical conclusion of this sector is therefore that with a small microelectronic buffer used in such way we can benefit from performance levels suit for much more expensive systems.[5].

## B. Logic-In-Memory Array as Cache

So the above section shows that with the use of fairly simple and small microelectronic we can make the whole main memory perform at levels similar to the cache. The idea behind this next chapter is that of enhancing such small, cheap microelectronic hardware units not only with memory managing capabilities but also with accordingly simple processing capabilities. If we manage this, then the cache will make the main memory appear not only as if it has the memory management capabilities of the cache but also it's processing power. This is of course made feasible because of the earlier observation that most data needed by programs already reside in the cache, so hypothetical instructions running on the cache will almost always find the needed data instantly.

With this in mind, the author suggests some types of instructions that he thinks could be useful to programmers and to the system's performance alike. Keep in mind that these are not implementation guides or hard plans for instructions, and are more of route suggestions based solely on the empirical knowledge of the author. These include:

- Search on Masked Equality: An instruction with 3 operands, a pattern, a mask and an address. The instruction is loosely described as searching one memory sector and matching the pattern with the first word that matches it.
- Search on Masked Threshold: Similar to the above instruction but can return not only patterns that are equal to the first operand but also greater. Other search commands can be likewise formulated.
- Copy Tag Bit, Tag Bit AND: With according operands for bit positions, these types of in-

- structions can allow for in-memory handling of word bits.
- Sector ADD: Taking two sectors as arguments, the corresponding words of the two sectors are added together. Similarly we can have multiplication and sector copy.
- Sector Scale: A sector and an operand, we can for example multiply the sector with the given operand.

Two things noted on behalf of these proposed instructions by the article are about their utility and their cost of implementation. As for the utility as already noted the author also points out the instructions are meant to be illustrative of the uses a PIM cache can have.

The cost of implementation of most of these functions is no more cumbersome than adding a few registers on the hardware, with whatever that means for financial cost and hardware complexity. The sector commands can be a little trickier. The paper provides a clever implementation using only one bank of adders and a bus system used for each word of the sector, thus making this implementation more feasible. In any case if the cost to utility ratio of such instructions is proved to be non-profitable designers can simply choose to avoid such insctructions altogether. Fig. 2 shows the above mentioned mechanism.

The main difficulty of the design stage around these processing capabilities is according to the author the identification of the performance improvement in contrast to the implementation cost of any proposed instruction, those aforementioned included.

#### C. Cache Control

The final section of the paper examines the idea of giving explicit control of the cache to the programmer. In most systems from the time of writing since today, the cache is invisible to the programmer and only handled by the operating system. This reduces unecessary complexity of the code and most of the time leads to increased performance, as the OS is more likely to handle the cache memory efficiently. But replace the standard CPU centric computer system with a processing-in-memory one and Harold S Stone says you may have notable advantages from giving cache control to the programmer.

The types of instructions the user could be able to give to the cache ultimately fall into these 3 categories:

- "Hold" a Sector in cache.
- "Release" a Sector from the cache.
- Load a memory area or a group of data in a particular way that benefits my program.

We can easily understand the use of the 2 first scenarios, e.g. where a programmer may know better about the use of particular data fields and may wish to always keep them in cache. For the last point however, more explicit examples can be given, and the paper provides a use case.

The way matrices are loaded in memory is often designed so that either rows or columns can be fetched to the cache. This is of course beneficial for the program time. However, by giving control to the programmer, we could design a technique so as to make both rows and columns of the array interlaced in the memory modules of memory and have a row's data on say S, S+1, S+2 addresses while a columns data on the S, S+K, S+2K etc, where K is an appropriate number dependent on the number of memory modules used.

Lastly the paper references other techniques that could gain from such a design, mostly on the field of parallel processing, and the author states once again that the mechanisms provided in this chapter are illustrative and in no way the only things that could be done by controlled cache buffers.

#### III. EVALUATION

### A. Dependencies

At the end of this work the author himself recognizes other fields, the development of which will be critical to the paper's proposed ideas. The first one is the hardware cost and utilization and the second is the software-hardware gap.

In relation to the actual hardware that is hoped to be the logic-in-memory buffers, development of such units would require important advancements in the microelectronics field. As discussed in the paper, at the time of writing nor the cost neither the complexity are allowing large scale efficient and beneficial construction. However if Rent's Rule is to be proved correct (as it did) it is worthwhile to start picturing the possibilities of embedding such hardware in our systems.

The second point is that use of logic-in-memory systems is pointless unless the full capabilities of the hardware can be available to the programmer and the OS. For this to become a reality the author claims, there would need to be high-level languages that allow such low-level explicit control to users. This however was not and still isn't the norm around designing languages, and is a major drawback on the wide mainstream usage of PIM systems.

# B. Paper Strengths

Having seen the general outline and the ideas behind the work, we continue to critically suggest what the paper does well and what it doesn't.

It must always be kept in mind that this article was written in 1970. The culture around computing has since then become extremely more widespread and sophisticated, leading us to think that the results and ideas in this paper are "obvious". It would be criminal however to not recognize how pioneering the paper was for it's time, and how it has influenced works ever since up to today.

The point of the paper was not only to introduce us to the design and proper implementation of PIM boards, but to mainly show us a way to usefully embed such devices in existing systems. By using the example of the IBM 360/85 system and - even in theory - replacing its cache with a PIM one, it clearly succeeds in its goals. In addition to this it examines some common problems that may be encountered in the process of embedding - like the proposed implementation on the Sector Add and Sector Scale instructions.

If we ever are to use such systems, we need to have a comparison with the more mainstream ones used at the time. That is something that the author does when comparing aspects of both the traditional process-centric design of the IBM 360/85 with the theoretical logic-in-memory one through analysing each architecture in the paper.

Lastly, the influence of the paper is everlasting, having sparked the PIM reaserch until today. It is not unlikely that the recent emergence of PIMs will have a wider application in the future, and part of the credit for this is due to Harold S Stone's early work.

The understandable and thorough writing of the article is also a nice feature, though less important than the above mentioned.

#### C. Paper Weaknesses

Although a very well written and documented work, we believe that the article has a few weak points. Such weak points we cover in this section.

One major drawback of this paper is the fact that it gives no implementation whatsoever of the proposed mechanisms. It may be that the point of the work is not to show us how to construct the PIMs or the systems around them, still the lack of actual realizations can be frustrating and disheartening to anyone looking to seek PIM solutions. It can also mean that the author has overlooked aspects of the project in his lack of execution.

Another big hypothesis that can diminish the proposed works of the paper is it's dependencies on other fragile fields. None of the results and ideas of the paper will have meaning if substantial advancements in the particular field of microelectronics are not to be made. Apart from microelectronics, the author himself identifies that specific high-level programming languages have to be created tobreach the gap between software and hardware and therefore present the programmers with the full set of PIM capabilities. It is subsequently not possible for this work to stand on its own independently from other (hypothetical at the time) field advancements.

As for the actual usage of logic-in-memory architecture, the paper fails to provide any actual evidence of performance or cost benefits. All the results presented in the work come through mere simulation of computer systems and all the proposed solutions (like the instructions used in the PIM cache) are solely based on empirical knowledge. This can potentially damage the credibility of the paper.

One last issue is the fact that other really important problems are overlooked. Research carried out a long time after the paper show that there are other problems with embedding PIMs in systems, for example the fact that poor handling of PIM related mechanisms can create such a massive overhead in data movement between CPU and PIM-cache that effectively all of the benefits of the processing capabilities of the cache are lost. [6]

# IV. GENERAL DISCUSSION ON PIM ARCHITECTURE

Up to this point we have discussed the contents of a very early paper on processing-in-memory.

Today the PIM architecture is re-emerging as a new approach in contrast to the process-centric standard model, and is used in a variety of tasks. More specific, recent works show the value PIM-oriented systems can have in applications that have a lot tensor operations embedded, mainly around Deep Learning [], or around graph processing [7]

We believe that PIM architecture or some variant of it cannot but become mainstream in the computer systems we use because of two reasons:

- The problem of Data Movement between CPU and memory is a major performance and energy issue.
- Moore's Law may be coming to an end sooner rather than later.

If processing-in-memory is to become wider, we take a look into some modern problems that occur as well as the main modern approaches to embedding PIMs.

#### A. Modern PIM Problems

Two factors have a negative impact on the complexity of designing units that carry out computation inside the memory, the first is the *Address Translation* and the second the *Cache Coherence* [6].

The main problem with Address Translation regarding PIM units is that if we were to rely on existing mechanisms that reside on the CPU for the translation of virtual addresses to physical ones, we could easily negate the performance gains by inducing big and long-latency overheads in the CPU-cache bus. There exist no clear solutions to this moment with research still in progress [6] and the naive solution of duplicating needed tables such as the TLB has been shown not to be properly working [6].

In regards to Cache Coherence there exists a tradeoff between allowing widespread adoption of PIMs and PIM performance. On the one hand, choosing to design simple shared memory modeled PIM systems could allow for mainstream embedding in existing systems, as the general design remains the same. On the other hand, this solution seems to extinguish some benefits, as cachecoherence messages need to travense narrow off-chip interconnects with the drawbacks being similar to the address translation problem. Therefore this is also a field that need to develop solutions, although there is ongoing research here as well [6].

#### B. Final Thoughts

It is clear by taking a look at the literature that the idea of processing in memory has been around for a long time. The main problem that we can overcome by using such designs is reducing the cost in time and energy of moving data around the computer. By embedding PIM units inside our caches we reduce that traffic a lot, provided we take into account the problems discussed earlier.

To be perfectly candid, the PIM design looks to us as a natural avenue for computing to take. A significant amount of the performance we have gained so far in the field is due to the efficient usage of cache hierarchies. In our eyes embedding cache memories near the CPU is a kind of equivalent to putting processing capabilities to the main memory or the cache.

Finally, nowadays that the prohibiting costs of manufacturing complex hardware are pretty low, PIM design should be taken into account if not for all mainstream computers, then at least for specific usage industrial ones.

#### REFERENCES

- [1] O. Mutlu, S. Ghose, J. Gómez-Luna, and R. Ausavarungnirun, "A modern primer on processing in memory," 2021.
- [2] A. Boroumand, S. Ghose, M. Patel, H. Hassan, B. Lucia, K. Hsieh, K. T. Malladi, H. Zheng, and O. Mutlu, "Lazypim: An efficient cache coherence mechanism for processing-in-memory," *IEEE Computer Architecture Letters*, vol. 16, no. 1, pp. 46–50, 2017.
- [3] P. Christie and D. Stroobandt, "The interpretation and application of rent's rule," *IEEE Transactions on Very Large Scale Integration (VLSI) Systems*, vol. 8, no. 6, pp. 639–648, 2000.
- [4] 2021.
- [5] H. S. Stone, "A logic-in-memory computer," *IEEE Transactions on Computers*, vol. C-19, no. 1, pp. 73–78, 1970.
- [6] S. Ghose, K. Hsieh, A. Boroumand, R. Ausavarungnirun, and O. Mutlu, "Enabling the adoption of processing-in-memory: Challenges, mechanisms, future research directions," 2021.
- [7] 2021.