

# University of Washington

BEE331 Lab 3

2301991 Jason Truong Henry Haight

2130474

supervised by Prof. Joseph Decuir

#### **CMOS NAND Gate**

#### Design Objective

In this section we use the CD4007 IC pakage as a NAND logic gate then testing it with two inputs to create a truth table for the transistors.

#### Circuit Design Outline





(a) NAND Circuit Transistors

(b) NAND Gate From CMOS Transistors

#### Operation

Describe a simple description of your NAND gate and how it works transistor by transistor (M1, M2, M3, and M4) = Table 1. In the CMOS gate M1 and M3 are PMOSFETs while M2 and M4 are NMOSFETs. Input A controls M1 and M2 while input B controls M3 and M4.

When both inputs are off M2 and M4 are off meaning that the output is not connected to ground. At the same time M1 and M3 are on since they are PMOS because the potential difference of the drain is higher than the source. This creates an output of 5V, which is our on-state voltage, and is the same as VDD.

When only one input is on one of the PMOS transistors is on and only one of the NMOS transistors is on. This completes the circuit from VDD to the output giving us an on state and a 5V output since the circuit is not completed to ground. Only one of the PMOS transistors needs to be on for this connection because they are connected in parallel so either one of them can connect the output to VDD. When both inputs are on the NMOS transistors M2 and M4 and the PMOS transistors are off. This creates a connection between the output and ground giving us an off value of 0V at the output.

#### Testing

Describe your testing results and insert your Truth Table with voltage outputs and logic levels = ditto.

Our results showed that when the two inputs were set to 5V or "on" we saw our output as 0V or "off". All other inputs showed the output as 5V which is "on"

This high-low relationship for  $V_{out}$  is properly represented as an ideal NAND-gate. Seen in the table and truth table, with Spice sim.



(a) Gate & Spice Sim

### Describing

Describe your test plan and how you would test the NAND gate with two synchronized function generator channels. If you have performed this test, paste a scope shot of the output of the NAND gate with each logic level notated. Disclaimer: Because the text says "if", we did not.

When measuring the circuit from the above, which we forgot to take oscilloscope screenshots for - we designed the circuit and developed two separate square-waves that represented high & low.  $V_{out}$ , we had 3 voltmeters set up - and alternated between the truth table values above;  $2^2$  values.

| Input A | Input B | M1 | M2 | M3 | M4 | Output |
|---------|---------|----|----|----|----|--------|
| 0V      | 0V      | 5V | 0V | 5V | 0V | 5V     |
| 0V      | 5V      | 5V | 0V | 0V | 5V | 5V     |
| 5V      | 0V      | 0V | 5V | 5V | 0V | 5V     |
| 5V      | 5V      | 0V | 5V | 0V | 5V | 0V     |
| NAND    |         |    |    |    |    |        |
|         |         |    |    |    |    |        |
| Input A | Input B | M1 | M2 | M3 | M4 | Output |
| 0       | 0       | 1  | 0  | 1  | 0  | 1      |
| 0       | 1       | 1  | 0  | 0  | 1  | 1      |
| 1       | 0       | 0  | 1  | 1  | 0  | 1      |
| 1       | 1       | 0  | 1  | 0  | 1  | 0      |

(a) NAND Table

#### **CMOS NOR Gate**

#### Design Objective

In this section we use the CD4007 IC pakage as a NOR logic gate then testing it with two inputs to create a truth table for the transistors.

#### Circuit Diagram and Consturction



(b) NOR Gate From CMOS Transistors

#### Measurements

#### Design

Draw your schematic, how you connect parts of the CD4007, and describe a how it works transistor by transistor (M1, M2, M3, and M4) = Table 2 In the CMOS gate M1 and M3 are PMOSFETs while M2 and M4 are NMOSFETs. Input A controls M3 and M4 while input B controls M1 and M2.

When both inputs are off both PMOS transistors are on because there is enough negative difference between drain and source. There is not enough difference for the NMOS transistors to turn on, so they remain in the off state. This makes the output at 5V or in the "on" state because the circuit is connected to VDD through the PMOS network. When only one input is on one of the PMOS transistors is on and only one of the NMOS transistors is on. This completes the circuit from ground to the output giving us an on state and a 0V. Only one of the NMOS transistors needs to be on for this connection because they are connected in parallel so either one of them can connect the output to ground.

When both inputs are on the NMOS transistors M2 and M4 are on and the PMOS transistors are off. This creates a connection between the output and ground giving us an off value of 0V at the output.

#### Static Test

Fill in states in Table 1, ditto

Same thing, just with a NOR-Gate. Simple-as.

#### Dynamic Test

Stimulate the circuit with two square waves, and capture the results.



(a) Gate & Spice Sim

# Describing

Describe your test plan and how you would test the NOR gate with two synchronized function generator channels.

| Input A | Input B | M1 | M2 | M3 | M4 | Output |
|---------|---------|----|----|----|----|--------|
| 0V      | 0V      | 5V | 0V | 5V | 0V | 5V     |
| 0V      | 5V      | 0V | 5V | 5V | 0V | 0V     |
| 5V      | 0V      | 5V | 0V | 0V | 5V | 0V     |
| 5V      | 5V      | 0V | 5V | 0V | 5V | 0V     |
| NOR     |         |    |    |    |    |        |
|         |         |    |    |    |    |        |
| Input A | Input B | M1 | M2 | M3 | M4 | Output |
| 0       | 0       | 1  | 0  | 1  | 0  | 1      |
| 0       | 1       | 0  | 1  | 1  | 0  | 0      |
| 1       | 0       | 1  | 0  | 0  | 1  | 0      |
| 1       | 1       | 0  | 1  | 0  | 1  | 0      |

(a) NOR Table

# Bibliography

## ${\bf Cited:}$

- Lab 1 Manual
- Sedra, Adel, and Kenneth Smith. Microelectronic Circuits. S.L., Oxford Univ Press Us, 2019.



(a) It didn't get easier. We just got better.