## PH3204: Electronics Lab

# Study of Boolean Algebra using Logic Gates

Sabarno Saha

22MS037

Grp. B-10

Indian Institute of Science Education and Research, Kolkata, Mohanpur, West Bengal, 741246, India.

## **Contents**

| 1 | Aim                                                             | 1     |
|---|-----------------------------------------------------------------|-------|
| 2 | 2.1.1 AND Gate                                                  | 2 3 3 |
|   |                                                                 |       |
| 3 | Experiment    3.1 Example 1     3.2 Example 2     3.3 Example 3 | 5     |
| 4 | Results                                                         | 7     |
| 5 | Discussion                                                      | 7     |
| 6 | Conclusion                                                      | 7     |

# 1 Aim

In this experiment, we aim to study the basic laws of Boolean algebra using logic gates. The Logic gates we will be using are AND, OR, NOT, NAND, NOR, and XOR gates. We will also study the properties of these gates and their applications in digital circuits. Then we will build a few circuits using these gates and verify their truth tables.

# 2 Theory

Boolean algebra is just the study of functions that map binary strings to either 0 or 1. The basic operations in Boolean algebra are

• AND:  $Q = A \cdot B$ 

• OR: Q = A + B

• NOT:  $Q = \overline{A}$ 

We will be studying the properties of these gates and their applications in digital circuits. We will also study the NAND, NOR, and XOR gates.

#### 2.1 Gates

#### 2.1.1 AND Gate

The AND gate is a digital logic gate that implements logical multiplication. We represent the AND Gate using  $Q = A \cdot B = AB$ . It behaves according to the triesestd uth table shown below:

| ieeestd A | В | Q=AB |
|-----------|---|------|
| 0         | 0 | 0    |
| 0         | 1 | 0    |
| 1         | 0 | 0    |
| 1         | 1 | 1    |





(b) Symbol of AND Gate

Figure 1: Truth Table and Symbol of AND Gate

We use the IC 7408 to implement the AND gate.

#### 2.1.2 OR Gate

The OR Gate is a digital logic gate that implements logical addition. We represent the OR Gate using Q = A + B. The truth table for the OR gate is shown below:

| A | В | Q=A+B |
|---|---|-------|
| 0 | 0 | 0     |
| 0 | 1 | 1     |
| 1 | 0 | 1     |
| 1 | 1 | 1     |

Figure 3: Symbol of OR Gate

Figure 2: Truth Table of OR Gate

We use the IC 7432 to implement the OR gate.

#### 2.1.3 NOT Gate

The NOT Gate is a digital logic gate that implements logical negation. We represent the NOT Gate using  $Q = \overline{A}$ . The truth table for the NOT gate is shown below:

| A | $Q=\overline{A}$ |
|---|------------------|
| 0 | 1                |
| 1 | 0                |



Figure 5: Symbol of NOT Gate

Figure 4: Truth Table of NOT Gate

We use the IC 7404 to implement the NOT gate.

#### 2.1.4 NAND Gate

The NAND Gate is a digital logic gate that implements the logical negation of the logical multiplication. We represent the NAND Gate using  $Q = \overline{AB}$ . This gate just inverts the output of the AND gate. The truth table for the NAND gate is shown below:

| A | В | $Q = \overline{AB}$ |
|---|---|---------------------|
| 0 | 0 | 1                   |
| 0 | 1 | 1                   |
| 1 | 0 | 1                   |
| 1 | 1 | 0                   |



Figure 7: Symbol of NAND Gate

Figure 6: Truth Table of NAND Gate

We use the IC 7400 to implement the NAND gate.

#### 2.1.5 NOR Gate

The NOR Gate is a digital logic gate that implements the logical negation of the logical addition. We represent the NOR Gate using  $Q = \overline{A + B}$ . This gate just inverts the output of the OR gate. The truth table for the NOR gate is shown below:

| A | В | $Q = \overline{A + B}$ |
|---|---|------------------------|
| 0 | 0 | 1                      |
| 0 | 1 | 0                      |
| 1 | 0 | 0                      |
| 1 | 1 | 0                      |



Figure 9: Symbol of NOR Gate

Figure 8: Truth Table of NOR Gate

We use the IC 7402 to implement the NOR gate.

#### 2.1.6 XOR Gate

The XOR Gate is a digital logic gate that implements the logical addition modulo 2. We represent the XOR Gate using  $Q = A \oplus B$ . The boolean expression for the XOR gate is  $Q = A\overline{B} + \overline{A}B$ . The truth table for the XOR gate is shown below:

| A | В | $Q=A\oplus B$ |
|---|---|---------------|
| 0 | 0 | 0             |
| 0 | 1 | 1             |
| 1 | 0 | 1             |
| 1 | 1 | 0             |



Figure 11: Symbol of XOR Gate

Figure 10: Truth Table of XOR Gate

We use the IC 7486 to implement the XOR gate.

# 2.2 Pin diagrams of ICs

The ICs used here are the 74LSXX series, where LS stands for Low Power Schottky. The pin diagrams of the ICs are shown below:



Figure 12: Pin Diagram of IC 7400. (Source: The Internet)

# 3 Experiment

## 3.1 Example 1



Figure 13: Circuit Diagram of the given circuit

The Simplified boolean expression for the circuit is  $Q = \overline{A}B(C + D)$ . The truth table for the circuit is shown below:

| A | В | $\mathbf{C}$ | D | Q             | A | В | $\mathbf{C}$ | D | Q |
|---|---|--------------|---|---------------|---|---|--------------|---|---|
| 0 | 0 | 0            | 0 | 1             | 1 | 0 | 0            | 0 | 1 |
| 0 | 0 | 0            | 1 | $\mid 1 \mid$ | 1 | 0 | 0            | 1 | 1 |
| 0 | 0 | 1            | 0 | 1             | 1 | 0 | 1            | 0 | 1 |
| 0 | 0 | 1            | 1 | 1             | 1 | 0 | 1            | 1 | 1 |
| 0 | 1 | 0            | 0 | 1             | 1 | 1 | 0            | 0 | 1 |
| 0 | 1 | 0            | 1 | $\mid 1 \mid$ | 1 | 1 | 0            | 1 | 0 |
| 0 | 1 | 1            | 0 | 1             | 1 | 1 | 1            | 0 | 0 |
| 0 | 1 | 1            | 1 |               | 1 | 1 | 1            | 1 | 0 |

Table 1: Truth Table for  $Q=\overline{A}\,\overline{C}+\overline{A}\,\overline{D}+\overline{B}$ 

# 3.2 Example 2



Figure 14: Circuit Diagram of the given circuit

The Simplified boolean expression for the above circuit was found out to be  $Q = \overline{A} \ \overline{B} + \overline{C} + \overline{D}$ .

Table 2: Truth Table for  $Q=\overline{A}\,\overline{B}+\overline{D}+\overline{C}$ 

| A | В | $\mathbf{C}$ | D | $ \mathbf{Y} $ | $\mathbf{A}$ | В | $\mathbf{C}$ | D | $\mathbf{Y}$ |
|---|---|--------------|---|----------------|--------------|---|--------------|---|--------------|
| 0 | 0 | 0            | 0 | 1              | 1            | 0 | 0            | 0 | 1            |
| 0 | 0 | 0            | 1 | 1              | 1            | 0 | 0            | 1 | 1            |
| 0 | 0 | 1            | 0 | 1              | 1            | 0 | 1            | 0 | 1            |
| 0 | 0 | 1            | 1 | 1              | 1            | 0 | 1            | 1 | 0            |
| 0 | 1 | 0            | 0 | 1              | 1            | 1 | 0            | 0 | 1            |
| 0 | 1 | 0            | 1 | 1              | 1            | 1 | 0            | 1 | 1            |
| 0 | 1 | 1            | 0 | 1              | 1            | 1 | 1            | 0 | 1            |
| 0 | 1 | 1            | 1 | 0              | 1            | 1 | 1            | 1 | 0            |

# 3.3 Example 3



Figure 15: Circuit Diagram of the given circuit

The simplified boolean expression for the above circuit was found out to be  $Q = \overline{A} \ \overline{B} + \overline{C} + \overline{D}$ .

Table 3: Truth Table for  $Q=\overline{A}\,\overline{B}+\overline{D}+\overline{C}$ 

| A | В | $\mathbf{C}$ | D | $\mathbf{Q}$  | $\mathbf{A}$ | В | $\mathbf{C}$ | D | $\mathbf{Q}$ |
|---|---|--------------|---|---------------|--------------|---|--------------|---|--------------|
| 0 | 0 | 0            | 0 | 1             | 1            | 0 | 0            | 0 | 1            |
| 0 | 0 | 0            | 1 | 1             | 1            | 0 | 0            | 1 | 1            |
| 0 | 0 | 1            | 0 | 1             | 1            | 0 | 1            | 0 | 1            |
| 0 | 0 | 1            | 1 | 1             | 1            | 0 | 1            | 1 | 0            |
| 0 | 1 | 0            | 0 | 1             | 1            | 1 | 0            | 0 | 1            |
| 0 | 1 | 0            | 1 | $\mid 1 \mid$ | 1            | 1 | 0            | 1 | 1            |
| 0 | 1 | 1            | 0 | 1             | 1            | 1 | 1            | 0 | 1            |
| 0 | 1 | 1            | 1 | 0             | 1            | 1 | 1            | 1 | 0            |

- 4 Results
- 5 Discussion
- 6 Conclusion