# **CSE 140 Project – Due: 5/5 11:59PM**

Form a group of two members and do the following tasks.

## 1. Single-cycle MIPS CPU (60pts)

Extend the decoder function implemented for HW3 to design a single-cycle MIPS CPU in C or C++. Your single-cycle CPU program needs to be able to execute the following 10 instructions just like the CPU that we designed at the lectures. We will test a MIPS program that uses the following instructions on your single-cycle CPU code.

LW, SW, ADD, SUB, AND, OR, SLT, NOR, BEQ, J

## **Code Structure:**

## Program to run

We will provide a program that contains machine code of multiple instructions in a text file. The main function of your program will open and read the text file and call Fetch() function to fetch one instruction per cycle.

#### Fetch()

## Review pages 6 to 9 of lecture slide "CSE140\_Lecture-4\_Processor-1".

Create a function named Fetch() that reads one instruction from the input program text file per cycle.

<u>PC</u>: As learned in the lecture, the CPU needs to fetch an instruction that is pointed by the PC value and the PC value needs to be incremented by 4. Declare a global variable named "pc" and initialize it as 0. Whenever you read one instruction from the input program text file, increment the pc value by 4 and read the *i*th instruction that is pointed by PC value, 4\*i. For example, if pc is 4, you will read 1<sup>st</sup> instruction, which is the second instruction when we count from 0.

<u>Next PC</u>: After fetching an instruction, fetch step will increment the PC value by 4 as can be seen in the lecture slide. Declare one variable named "next\_pc" and store "pc" + 4. Later, we will need to choose the next cycle pc value among this next\_pc value and the branch and jump target addresses. We will discuss later but the branch target and jump target addresses will be updated by the other functions to "branch\_target" and "jump\_target". So, add a logic in this Fetch() function that copies one of the three possible pc values (next\_pc, branch\_target, and jump\_target) to pc variable. This updated pc value will be used for the next instruction fetch.

## Decode()

Review pages 10 to 15 of lecture slide "CSE140\_Lecture-4\_Processor-1" and pages 2 to 4 of lecture slide "CSE140\_Lecture-4\_Processor-3".

Reuse your HW3 program to decode an instruction. The instruction that is fetched by Fetch() function will be sent to this function and decoded. Unlike HW3 program, this Decode() function will actually read values from a register file.

<u>Register file:</u> Create an integer array that has 32 entries and name it as "**registerfile**". This register file array will be initialized to have all zeros unless otherwise specified. Your Decode() function should be able to read values from this register file array by using the register file ID (e.g., \$zero will access registerfile[0]).

<u>Sign-extension:</u> The Decode() function should be able to do sign-extension for the offset field of I-type instructions as can be seen on page 15 of the lecture slide.

<u>Jump target address</u>: Jump instruction target address can be calculated in the Decode() function. Declare a global variable named "jump\_target" and initialize it with zero. To update the jump\_target variable, take the last 26 bits from the instruction. Run shift-left-2 (you may want to use multiplication) on it. And then, merge it with the first 4 bits of the next pc variable.

#### • Execute()

Review pages 16 to 22 of lecture slide "CSE140\_Lecture-4\_Processor-1" and pages 10 to 12 of lecture slide "CSE140\_Lecture-4\_Processor-2".

Create a function named Execute() that executes computations with ALU. The register values and sign-extended offset values retrieved/computed by Decode() function will be used for computation.

<u>ALU OP</u>: The Execute() function should receive 4-bit alu\_op input and run the operation indicated by the alu\_op as specified on page 10 of "CSE140\_Lecture-4\_Processor-2". For each function, simply run C/C++ operations (you don't need to implement ALU on page 11). For example, if the input alu\_op is 0000, you will run "&" for the two operands which is "AND" operator of C/C++. Likely, if alu\_op is 0010, you will run "+" for the two operands which is "ADD" operator of C/C++. For set-on-less-than, you may want to run a combination of C/C++ lines to compare two values and generate the set/unset output.

<u>Zero output</u>: As can be seen on page 22 of "CSE140\_Lecture-4\_Processor-1", 1-bit zero output should be generated by Execute(). Declare a global variable named "alu-zero" that is initialized as zero. This variable will be updated by Execute() function and used when deciding PC value of the next cycle. The zero variable will be set by ALU when the computation result is zero and unset if otherwise.

<u>Branch target address:</u> As can be seen on page 22 of "CSE140\_Lecture-4\_Processor-1", Execute() function should also calculate the branch target address. Declare a global variable

named "branch\_target" that is initialized as zero. This variable will be updated by Execute() function and used by Fetch() function to decide the PC value of the next cycle. The first step for updating the branch\_target variable is to shift-left-2 of the sign-extended offset input. The second step is to add the shift-left-2 output with the PC+4 value.

#### • Mem()

## Review pages 20 to 21 of lecture slide "CSE140 Lecture-4 Processor-1".

<u>Data memory</u>: Create an integer array named "d-mem" that has 32 entries. Initialize the entries with zeros unless otherwise specified. Each entry of this array will be considered as one 4-byte memory space. We assume that the data memory address begins from 0x0. Therefore, each entry of the d-mem array will be accessed with the following addresses.

| Memory address calculated at Execute() | Entry to access in d-mem array |
|----------------------------------------|--------------------------------|
| 0x00000000                             | d-mem[0]                       |
| 0x00000004                             | d-mem[1]                       |
| 0x00000008                             | d-mem[2]                       |
|                                        |                                |
| 0x0000007C                             | d-mem[31]                      |

Mem() function should receive memory address for both LW and SW instructions and data to write to the memory for SW. For the LW, the value stored in the indicated d-mem array entry should be retrieved and sent to the Writeback() function that is explained below.

#### Writeback()

#### Review pages 19 to 21 of lecture slide "CSE140 Lecture-4 Processor-1".

This function will get the computation results from ALU and a data from data memory and update the destination register in the registerfile array. Also, this is the last step of an instruction execution. Therefore, the cycle count should be incremented. Declare a global variable "total\_clock\_cycles" and initialize it with zero. And then increment it by 1 whenever one instruction is finished.

#### • ControlUnit()

Review lecture slide "CSE140\_Lecture-4\_Processor-2" and pages 1 to 6 of lecture slide "CSE140\_Lecture-4\_Processor-3".

In the Decode() function, ControlUnit() will be called to generate control signals. This function will receive 6-bit opcode value and generate 9 control signals as can be seen on page 3 of lecture slide "CSE140 Lecture-4 Processor-3". Declare one global variable per control

signal (e.g., RegWrite, RegDst, and so on) and initialize them with zeros. ControlUnit() will update these variables and the following functions (Execute(), Mem(), and Writeback()) will use the control signals to use proper inputs as we learned in the lecture.

<u>ALU Control</u>: ALU Control receives inputs from Control Unit and generate the proper ALU OP code that is used by Execute() function. You can create a separate function for ALU control that is called by ControlUnit() function or, merge the function of ALU control with the ControlUnit() function so that the ControlUnit() generates ALU OP input for the Execute() function.

## **Code Execution:**

Your program should show the **modified contents** of arrays **registerfile** and **d-mem** and the values of **total\_clock\_cycles** and **pc** whenever an instruction finishes, for the given program. Use the provided sample test program code and test your program execution.

<u>Initialize registerfile array like below</u> (all the other registers are initialized to 0):

\$t1 = 0x20

t2 = 0x5

\$s0 = 0x70

<u>Initialize d mem array like below</u> (all the other memory addresses are initialized to 0):

0x70 = 0x5

0x74 = 0x10

Sample results (user input is marked in bold and italic font):

Enter the program file name to run:

## sample\_single.txt

total\_clock\_cycles 1: \$t3 is modified to 0x10 pc is modified to 0x4

total\_clock\_cycles 2: \$t5 is modified to 0x1b pc is modified to 0x8

total\_clock\_cycles 3: \$s1 is modified to 0x0 pc is modified to 0xc

total\_clock\_cycles 4: pc is modified to 0x1c

total\_clock\_cycles 5: memory 0x70 is modified to 0x1b pc is modified to 0x20

program terminated: total execution time is 5 cycles

## 2. Pipelined MIPS CPU (40pts)

Revise the single-cycle CPU to a 5-stage pipelined CPU.

Review lecture slides CSE140\_Lecture-4\_Processor-3, CSE140\_Lecture-4\_Processor-4, and CSE140\_Lecture-4\_Processor-5.

Hazards: We will not consider structural hazards. For the data and control hazards handling, use stalls, which means that you put "nops" between instructions to guarantee the correct execution. In otherwords, you don't need to implement data forwarding or early branch determination. Also, assume that the CPU uses a static branch predictor that assumes 'always not taken'. As learned in the class, your program is expected to add 2 nops for data hazards and 3 instruction flushes for control hazards.

When you encounter hazards, (check the timings of hazard detection from pages 20 to 31 of CSE140 Lecture-4 Processor-4 and from pages 12 to 19 of CSE140 Lecture-4 Processor-5)

your program should print the detection and nop/flush cycles as in the example code execution shown on the next page.

*Pipeline stage registers*: Your program should use pipeline stage registers namely if\_id, id\_ex, ex\_mem, and mem\_wb. Each may be implemented as an array of control signals/data. Any data type is allowed but you should be able to clearly specify how you designed the pipeline stage registers.

## **Code Execution:**

Use the same example code and you will see the output on the next page.

## **Extra credit:**

Teams that implement data forwarding will earn 5% (of total score; so your project will earn a total of 20%) extra credit. But, your program should include forwarding unit clearly and the performance improvement should be demonstrated.

#### Demo:

- 1) In the week of 4/12, you will show an intermediate demo of your project. In this demo, you will show the single-cycle CPU execution.
- 2) In the week of 5/3, you will show the final demo of your project. In this demo, you will show the pipelined CPU execution. If you implemented data forwarding path, you should show the demo and the performance improvement in the final demo. No extra credit will be provided without a demo.

#### **Submission Guideline**

- Write a report of your program in a pdf or MS word format.
  - The report should have a cover page that specifies the project title and team member names
  - The report should explain the code structure for the single-cycle CPU and the pipelined CPU separately.
  - Each function and variable should have proper explanations so that so that the TAs and the Instructor can understand your code.
  - Show the execution result screen shot for single-cycle CPU and pipelined CPU, separately.
- Submit the code(s) with the report to the CatCourse.
- Deadline: 5/5 11:59PM

```
Enter the program file name to run:
sample binary.txt
total clock cycles 1:
pc is modified to 0x4
total clock cycles 2:
pc is modified to 0x8
total clock cycles 3:
pc is modified to 0xc
total clock cycles 4:
data hazard detected
total clock cycles 5:
$t3 is modified to 0x10
data hazard detected (nop1)
total_clock_cycles 6:
$t5 is modified to 0x1b
data hazard detected (nop2)
total clock cycles 7:
pc is modified to 0x10
data hazard detected
total clock cycles 8:
data hazard detected (nop1)
total clock cycles 9:
$s1 is modified to 0x0
data hazard detected (nop2)
total clock cycles 10:
pc is modified to 0x14
total clock cycles 11:
control hazard detected (flush 3 instructions)
pc is modified to 0x18
total_clock_cycles 12:
pc is modified to 0x1c
total_clock_cycles 13:
pc is modified to 0x20
total_clock_cycles 14:
total clock cycles 15:
memory 0x70 is modified to 0x1b
total_clock_cycles 16:
program terminated:
```