# Acceleration of AlexNet for ImageNet Classification



Dhruva Dilip Devasthale Prabhleen Kaur Gill Vandita Shetty

#### Problem statement





- AlexNet Architecture has 14 layers
- Convolution layers are computation intensive (large number of operations)
  - Higher parallelism degree
  - More resources used
- Fully connected layers are memory intensive (large data accesses from memory for weights)
  - Reduce memory bandwidth
- Limited by resources available on board, primary focus was to first bring down resource utilization followed by latency optimization

#### Workflow

| Python Implementation – golden output and layer parameters |
|------------------------------------------------------------|
| C++ Implementation – Individual Layers                     |
| C++ Implementation – Binding and logic verification        |
| HLS – Unoptimized individual layers                        |
| Binding all unoptimized layers                             |
| HLS – Optimized individual layers                          |
| Binding all optimized layers                               |
| CONV1 deployment on FPGA board                             |

#### Logic Implementation

#### **Python Implementation**

- Model Tensorflow & Keras
- Dataset- CIFAR-10 (created by Alex Krizhevsky)
- Successfully trained model with 90% accuracy.
- Golden output, weights and bias for each layer generated were stored and used for C implementation

#### **C++ Implementation**

- Separate executable for each layer.
- Separate testbench for logic verification of each layer. (MSE (conv1) 4.83 x 10^(-14))
- Weights and biases generated from Python were used.
- Wrapper testbench for binding all layers.
- Logic verified by accurate class prediction.

#### Optimization Techniques

**Array Partitioning** 

Tiling

Unrolling and Pipelining

Data quantization – Accuracy, Speedup and Utilization

Loop Reordering

Efficient data reading and writing – Optimizing DRAM access

Dataflow – memory streaming

#### CONV1 (3X227X227)

Product family: zynquplus
Target device: xczu3eg-sbva484-1-e

|             |             |             | BRAM_18K | DSP | FF     | LUT   | LATENCY (ms)          |
|-------------|-------------|-------------|----------|-----|--------|-------|-----------------------|
|             |             | AVAILABLE   | 432      | 360 | 141120 | 70560 |                       |
| UNOPTIMIZED |             | TOTAL       | 798      | 30  | 4542   | 7331  | 8441                  |
|             | UTILIZATION | 184%        | 8%       | 3%  | 10%    |       |                       |
| ΓΛΙ <32, o> | FXT <32, 8> | TOTAL       | 280      | 43  | 5699   | 11444 | 373 ( <b>22.63</b> x) |
|             | OPTIMIZED   | UTILIZATION | 64%      | 11% | 4%     | 16%   |                       |
| FXT <16, 4> |             | TOTAL       | 414      | 16  | 4012   | 7001  | 8441                  |
| Underflow   | UNOPTIMIZED | UTILIZATION | 95%      | 4%  | 2%     | 9%    |                       |
| issue       |             | TOTAL       | 159      | 21  | 5136   | 10308 | 1244 ( <b>6.78x</b> ) |
|             | OPTIMIZED   | UTILIZATION | 36%      | 5%  | 3%     | 14%   |                       |

- Output dimensions 96x55x55
- OUT\_BUF size 32x11x11

|             |               |             | BRAM_18K | DSP | FF     | LUT   | LATENCY (ms)          |
|-------------|---------------|-------------|----------|-----|--------|-------|-----------------------|
|             |               | AVAILABLE   | 432      | 360 | 141120 | 70560 |                       |
|             | UNOPTIMIZED   | TOTAL       | 828      | 12  | 3835   | 6805  | 8969                  |
| Conv2       | UNOPTIMIZED   | UTILIZATION | 191%     | 3%  | 2%     | 9%    |                       |
| (96X27x27)  | OPTIMIZED     | TOTAL       | 27       | 11  | 10637  | 10855 | 47.66 (188.2x)        |
|             | OPTIIVIIZED   | UTILIZATION | 6%       | 3%  | 7%     | 15%   |                       |
|             | LINIODTIMIZED | TOTAL       | 973      | 12  | 3499   | 7174  | 3001                  |
| Conv3       | UNOPTIMIZED   | UTILIZATION | 225%     | 3%  | 2%     | 10%   |                       |
| (256x13x13) | OPTIMIZED     | TOTAL       | 47       | 20  | 11217  | 17091 | 11.57 (259.4x)        |
|             |               | UTILIZATION | 10%      | 5%  | 7%     | 24%   |                       |
|             | UNOPTIMIZED   | TOTAL       | 260      | 5   | 2727   | 4863  | 252                   |
| Conv4       | UNOPTIMIZED   | UTILIZATION | 60%      | 1%  | 1%     | 6%    |                       |
| (384x13x13) | ODTIMIZED     | TOTAL       | 223      | 200 | 9146   | 15378 | 5.252 (47.98X)        |
|             | OPTIMIZED     | UTILIZATION | 51%      | 55  | 6      | 21    |                       |
|             | LINIODTIMIZED | TOTAL       | 197      | 5   | 2722   | 4834  | 168                   |
| Conv5       | UNOPTIMIZED   | UTILIZATION | 45%      | 1   | 1      | 6     |                       |
| (384x13x13) | ODTINAIZED    | TOTAL       | 172      | 69  | 5634   | 12260 | 4.362 <b>(38.51x)</b> |
|             | OPTIMIZED     | UTILIZATION | 39%      | 19  | 3      | 17    |                       |

#### Fully Connected - 1

|               |             | BRAM_18K | DSP | FF     | LUT   | LATENCY (ms) |
|---------------|-------------|----------|-----|--------|-------|--------------|
|               | AVAILABLE   | 432      | 360 | 141120 | 70560 |              |
| UNOPTIMIZED   | TOTAL       | 34581    | 2   | 2761   | 4151  | 1133         |
| UNOPTIIVIIZED | UTILIZATION | 8004%    | ~0% | 1%     | 5%    |              |
|               | TOTAL       | 44       | 32  | 3925   | 5441  | 379 (3x)     |
| OPTIMIZED     | UTILIZATION | 10%      | 8%  | 2%     | 7%    |              |

- FC1 dimensions = 9216 x 4096
- Tiling buffer dimension =  $32 \times 256$  (input depth x output depth)
- Pipelining on input depth.
- Further tried to optimize latency by incorporating array partitioning in the weights and output array. But saw no improvement in latency, with an increase in resource utilization.

|             |             |             | BRAM_18K | DSP | FF     | LUT   | LATENCY (ms) |
|-------------|-------------|-------------|----------|-----|--------|-------|--------------|
|             |             | AVAILABLE   | 432      | 360 | 141120 | 70560 |              |
|             | UNOPTIMIZED | TOTAL       | 29720    | 6   | 2124   | 3374  | 336          |
| FC2         | UNOPTIMIZED | UTILIZATION | 6879%    | 1%  | 1%     | 4%    |              |
| 4096 x 4096 | ODTIMIZED   | TOTAL       | 27       | 16  | 3892   | 5255  | 167 (2x)     |
| OPIII       | OPTIMIZED   | UTILIZATION | 6%       | 4%  | 2%     | 7%    |              |
| LINIONTIA   |             | TOTAL       | 51       | 18  | 4319   | 5257  | 1.23         |
| FC3         | UNOPTIMIZED | UTILIZATION | 11%      | 5%  | 3%     | 5%    |              |
| 4096 x 10   |             | TOTAL       | 8        | 16  | 4376   | 5104  | 0.459 (2.7x) |
|             | OPTIMIZED   | UTILIZATION | 1%       | 4%  | 3%     | 7%    |              |
|             |             | TOTAL       | 24       | 0   | 1017   | 2167  | 0.277        |
| FLAT        | UNOPTIMIZED | UTILIZATION | 5%       | ~0% | ~0%    | 3%    |              |
| 9216        | ODTIMIZED   | TOTAL       | 4        | 0   | 1126   | 3230  | 0.092 (3x)   |
|             | OPTIMIZED   | UTILIZATION | ~0%      | ~0% | ~0%    | 4%    |              |

<sup>\*</sup>Flat is the connecting layer b/w CNN and ANN layers to flatten data from 3 dimension to 1 dimension

#### Results – Maxpool/ LRN

|          |             | BRAM_18K | DSP | FF     | LUT   | LATENCY (ms)         |
|----------|-------------|----------|-----|--------|-------|----------------------|
| AVA      | AILABLE     | 432      | 360 | 141120 | 70560 |                      |
| Maxpool1 | UNOPTIMIZED | 510%     | 1%  | 1%     | 5%    | 4.304                |
|          | OPTIMIZED   | 44%      | 1%  | 9%     | 27%   | 2.968 <b>(1.45x)</b> |
| Maxpool2 | UNOPTIMIZED | 330%     | 0%  | 1%     | 4%    | 2.732                |
|          | OPTIMIZED   | ~0%      | 0%  | 27%    | 81%   | 1.885 <b>(1.45x)</b> |
| MaynoolE | UNOPTIMIZED | 80%      | 0%  | 0%     | 4%    | 0.617                |
| Maxpool5 | OPTIMIZED   | ~0%      | 0%  | 6%     | 21%   | 0.441 <b>(1.4x)</b>  |
| LDN1     | UNOPTIMIZED | 124%     | 0%  | 2%     | 5%    | 8.713                |
| LRN1     | OPTIMIZED   | ~0%      | 0%  | 1%     | 3%    | 2.9 <b>(3x)</b>      |
| LDNO     | UNOPTIMIZED | 40%      | 1%  | 0%     | 3%    | 11.213               |
| LRN2     | OPTIMIZED   | ~0%      | 0%  | 0%     | 2%    | 1.866 <b>(6x)</b>    |

#### Unoptimized Binding Results

| == Utilization Estimate                                                          | es                                     |                                       |                                  |             |                                      |
|----------------------------------------------------------------------------------|----------------------------------------|---------------------------------------|----------------------------------|-------------|--------------------------------------|
| * Summary:                                                                       |                                        |                                       |                                  |             |                                      |
| Name                                                                             | BRAM_18K                               | DSP                                   | FF                               | LUT         | URAM                                 |
| DSP<br> Expression<br> FIFO<br> Instance<br> Memory<br> Multiplexer<br> Register | - <br>- <br>- <br>3532 <br>55118 <br>- | -  <br>-  <br>-  <br>67  <br>-  <br>- | -<br>0<br>14855<br>0<br>-<br>116 | 0<br>  1533 | -  <br>-  <br>-  <br>0  <br>0  <br>- |
| Total                                                                            | 58650                                  | 67                                    | 14971                            | 30294       | 0                                    |
| Available SLR                                                                    | 1440                                   | 2280                                  | 788160                           | 394080      | 320                                  |
| Utilization SLR (%)                                                              | 4072                                   | 2                                     | 1                                | 7           | 0                                    |
| Available                                                                        | 2880                                   | 4560                                  | 1576320                          | 788160      | 640                                  |
| Utilization (%)                                                                  | 2036                                   | 1                                     | ~0                               | 3           | 0                                    |

Product family: virtexuplus
Target device: xqvu7p-flra2104-1-I

Unoptimized Latency = 15.6 sec

<16, 4> fixed type data used

#### Optimized Binding Results

| == Utilization Estimate                                                          | es                             |                                   |                                             |                                          |                                      | ] |
|----------------------------------------------------------------------------------|--------------------------------|-----------------------------------|---------------------------------------------|------------------------------------------|--------------------------------------|---|
| * Summary:                                                                       |                                | ======                            |                                             | =======                                  | =====                                | • |
| Name                                                                             | BRAM_18K                       | DSP                               | FF                                          | LUT                                      | URAM                                 | ( |
| DSP<br> Expression<br> FIFO<br> Instance<br> Memory<br> Multiplexer<br> Register | - <br>- <br>666 <br>1194 <br>- | - <br>- <br>- <br>212 <br>- <br>- | - <br>0 <br>- <br>27459 <br>0 <br>- <br>203 | - <br>284 <br>- <br>50412 <br>0 <br>4391 | -  <br>-  <br>-  <br>0  <br>0  <br>- |   |
| Total                                                                            | 1860                           | 212                               | 27662                                       | 55087                                    | 0                                    |   |
| Available SLR                                                                    | 1440                           | 2280                              | 788160                                      | 394080                                   | 320                                  |   |
| Utilization SLR (%)                                                              | 129                            | 9                                 | 3                                           | 13                                       | 0                                    |   |
| Available                                                                        | 2880                           | 4560                              | 1576320                                     | 788160                                   | 640                                  |   |
| Utilization (%)                                                                  | 64                             | 4                                 | 1                                           | 6                                        | 0                                    |   |

Product family: virtexuplus
Target device: xqvu7p-flra2104-1-I

Optimized Latency =1.877 sec

Speedup = 
$$15.6/1.877$$
  
=  $8.3x$ 

<16, 4> fixed type data used

#### Deployment

Successfully deployed CONV1 on Pynq-Z2 (xc7z020clg400-1)





#### DSE and Learnings

- Data Quantization
  - Tested different fixed type dimensions <16,x>, <32,x>
  - Checked the latency, utilization, accuracy
  - Used <16,4> for binding layers.
- On board storage
  - FPGA resources limited
  - During binding, could not store intermediate outputs on board (sacrificed latency)
- Used "hls\_math.h" library for synthesis of LRN and FC3 layer on the Vitis HLS tool.

## Thank You

#### Appendix – conv1 <16,4>

| Name                 | BRAM_18K | DSP     | FF       | LUT [ | URAM |
|----------------------|----------|---------|----------|-------|------|
| DSP                  |          | -1      | -        | -     | -    |
| Expression           | -i       | - j     | Θj       | 154   | -    |
| FIF0                 | -1       | -       | -1       | -1    | -    |
| Instance             | 148      | 21      | 4797     | 9509  | 0    |
| Memory               | 11       | - [     | 0        | 0     | 0    |
| Multiplexer          | -1       | - [     | -i       | 645   | - 1  |
| Register             | -ļ       | -[      | 339      | -[    | -    |
| Total                | 159      | 21      | 5136     | 10308 | 0    |
| Available            | 432      | 360     | 141120   | 70560 | 0    |
| +<br>Utilization (%) | +36      | +·<br>5 | ·+·<br>3 | 14    | 0    |

#### Appendix – conv1 <32,8>

| Name                  | BRAM_18K   | DSP | FF     | LUT   | URAM |
|-----------------------|------------|-----|--------|-------|------|
| DSP                   | - I        | -   | -      | -1    | -    |
| Expression            | i -i       | -i  | Θ      | 157   | -    |
| FIF0                  | i -i       | -j  | -      | -     | -    |
| Instance              | 258        | 43  | 5358   | 10642 | Θ    |
| Memory                | 22         | -j  | Θ      | 0     | Θ    |
| Multiplexer           | i -i       | -j  | - 1    | 645   | -    |
| Register              | <u> </u>   | - į | 341    | - [   | +    |
| Total                 | 280        | 43  | 5699   | 11444 | 0    |
| Available             | 432        | 360 | 141120 | 70560 | 0    |
| H<br> Utilization (%) | ++<br>  64 | 11  | <br>4  | 16    | 0    |

| Name            | BRAM_18K | DSP | FF               | LUT   | URAM |
|-----------------|----------|-----|------------------|-------|------|
| DSP             | -1       | -i  | - I              | -     | -    |
| Expression      | i -i     | -i  | Θİ               | 145   | -    |
| FIF0            | i -i     | -j  | -i               | - i   | -    |
| Instance        | 18       | 11  | 10302            | 10157 | Θ    |
| Memory          | 9        | -j  | 9                | 0     | Θ    |
| Multiplexer     | i -i     | -1  | - i              | 553   |      |
| Register        | 1 -1     | -[  | 335              | -1    | -    |
| ·- · ·          | <b>+</b> | +   |                  | +     |      |
| Total           | [ 27]    | 11  | 10637            | 10855 | 0    |
| Available       | 432      | 360 | 141120           | 70560 | 0    |
|                 | ÷+       | +.  | · <del>.</del> · |       |      |
| Utilization (%) | [ 6]     | 3   | 7                | 15    | 0    |

| Name            | BRAM_18K    | DSP | FF     | LUT   | URAM |
|-----------------|-------------|-----|--------|-------|------|
|                 | ++          | +   | +      | +     |      |
| DSP             | ] -         | - [ | 7      | -1    | -    |
| Expression      | 1 -1        | -1  | 0      | 25    | -    |
| FIF0            | 1 -1        | -1  | -1     | -1    | -    |
| Instance        | 34          | 20  | 10940  | 16365 | 0    |
| Memory          | 13          | -1  | 0      | 0     | 0    |
| Multiplexer     | j -j        | -j  | -j     | 701   | - i  |
| Register        | į -į        | -j  | 277    | -į    | - [  |
| Total           | 47          | 20  | 11217  | 17091 | 0    |
| Available       | ++<br>  432 | 360 | 141120 | 70560 | 9    |
|                 | ++          | +   | +      | +     | +    |
| Utilization (%) | 10          | 5   | 71     | 24    | 0    |

| +               |          |              | +       |          | +      |
|-----------------|----------|--------------|---------|----------|--------|
| Name            | BRAM_18K | DSP          | FF      | LUT      | URAM   |
| DSP             |          |              | <br>  - | <br>  -  | <br> - |
| Expression      | -        | -            | 0       | 22       | -j     |
| FIFO            | -        | -            | -       | -        | -      |
| Instance        | 197      | 200          | 8872    | 14637    | 0      |
| Memory          | 26       | -            | 0       | 0        | 0      |
| Multiplexer     | -        | -            | -       | 719      | -1     |
| Register        | -        | -            | 274     | -        | - [    |
| +               | +        |              | +       | +        | +      |
| Total           | 223      | 200          | 9146    | 15378    | 0      |
| +               | +        |              | +       | +        | +      |
| Available       | 432      | 360          | 141120  | 70560    | 0      |
| +               | +        | +            | +       |          | +      |
| Utilization (%) | 51       | 55           | 6       | 21       | 0      |
| +               | ·        | <del> </del> | ·       | <b>-</b> | +      |

| <b>+</b>        |              |     | L            |       |            |
|-----------------|--------------|-----|--------------|-------|------------|
| Name            | BRAM_18K     | DSP | FF           | LUT   | URAM       |
| DSP             | -            | -   | -            | -     | - I        |
| Expression      | -            | - i | 0            | 23    | -i         |
| FIFO            | -            | -   | -            | -     | -          |
| Instance        | 159          | 69  | 5362         | 11536 | 0          |
| Memory          | 13           | - [ | 0            | 0     | 0          |
| Multiplexer     | -            | - [ | -            | 701   | -          |
| Register        | -            | -   | 272          | -     | - <u> </u> |
| +               | +            |     | +            |       | ++         |
| Total           | 172          | 69  | 5634         | 12260 | 0          |
| +               | +            |     | +            |       | +          |
| Available       | 432          | 360 | 141120       | 70560 | 0          |
| Utilization (%) | 39           | 19  | 3            | 17    | 0          |
| +               | <del> </del> |     | <del> </del> |       | +          |

#### Appendix – maxpool1

| Name                 | BRAM_18K   | DSP | FF     | LUT [ | URAM   |
|----------------------|------------|-----|--------|-------|--------|
| DSP                  | -1         | -1  |        | -     | -      |
| Expression           | i -i       | - 1 | 66     | 18    | - i    |
| FIF0                 | i -i       | -1  | -i     | - j   | -i     |
| Instance             | 194        | 5   | 13332  | 19353 | 0      |
| Memory               | i -i       | -   | -1     | -1    | - j    |
| Multiplexer          | 1 -1       | -1  | -1     | 18    | - [    |
| Register             | ! -!       | -1  | 8      | -!    | -      |
| Total                | 194        | 5   | 13406  | 19389 | 0      |
| Available            | 432        | 360 | 141120 | 70560 | 0      |
| <br> Utilization (%) | ++<br>  44 | 1   | ·<br>9 | 27    | <br> Θ |

#### Appendix – maxpool2

| Name                            | BRAM_18K  | DSP      | FF [    | LUT [ | URAM    |
|---------------------------------|-----------|----------|---------|-------|---------|
| DSP                             | -         | -        | -       | -1    | -1      |
| Expression                      |           | -i       | 97      | 25    | - 1     |
| FIF0                            | -[        | - İ      | -1      | -     | - i     |
| Instance                        | 2         | 1        | 39236   | 57798 | 0       |
| Memory                          | -1        | - [      | -1      | -     | - [     |
| Multiplexer                     | -         | - [      | -1      | 18    | -1      |
| Register                        | -[        | -1       | 12      | -!    | -       |
| Total                           | 2         | 1        | 39345   | 57841 | 0       |
| +<br>Available                  | +-<br>432 | 360      | 141120  | 70560 | 0       |
| <del> </del><br>Utilization (%) | +-<br>~01 | +<br>-01 | +<br>27 | 81    | +<br>0۱ |

#### Appendix – maxpool5

| Name                   | BRAM_18K | DSP     | FF     | LUT   | URAM |
|------------------------|----------|---------|--------|-------|------|
| DSP                    | -I       | -       | -      | -1    | -    |
| Expression             | -i       | -j      | 83     | 22    | -    |
| FIFO                   | -1       | - [     | -      | -     | -    |
| Instance               | 2        | 0       | 9647   | 15225 | 0    |
| Memory                 | -[       | -1      | -1     | -1    | -    |
| Multiplexer            | -[       | -1      | -1     | 18    | -    |
| Register               | -1       | -[      | 10     | -!    | _    |
| Total                  | 2        | Θ       | 9740   | 15265 | Θ    |
| Available              | 432      | 360     | 141120 | 70560 | 0    |
| ++<br> Utilization (%) | +<br>0 ~ | +·<br>0 | <br>61 | 21    | 0    |

## Appendix – fc1

| +Name                                                                            | BRAM_18K                   | DSP                        | FF                                 | LUT                              | URAM                            |
|----------------------------------------------------------------------------------|----------------------------|----------------------------|------------------------------------|----------------------------------|---------------------------------|
| DSP<br> Expression<br> FIFO<br> Instance<br> Memory<br> Multiplexer<br> Register | - <br>- <br>43 <br>1 <br>- | - <br>- <br>32 <br>- <br>- | - <br>0 <br>- <br>3588 <br>0 <br>- | -<br>97<br>-<br>5177<br>0<br>167 | - <br>- <br>- <br>0 <br>0 <br>- |
| Total                                                                            | 44                         | 32                         | 3925                               | 5441                             | 0                               |
| Available                                                                        | 432                        | 360                        | 141120                             | 70560                            | 0                               |
| Utilization (%)                                                                  | 10                         | 8 <br>+                    | 2                                  | 7                                | 0                               |

## Appendix – fc2

| Name                                                                             | BRAM_18K                              | DSP                        | FF                                   | LUT       | URAM                            |
|----------------------------------------------------------------------------------|---------------------------------------|----------------------------|--------------------------------------|-----------|---------------------------------|
| DSP<br> Expression<br> FIFO<br> Instance<br> Memory<br> Multiplexer<br> Register | -  <br>-  <br>-  <br>26  <br>1  <br>- | - <br>- <br>16 <br>- <br>- | -<br>0<br>-<br>3555<br>0<br>-<br>337 | 0 <br>167 | - <br>- <br>- <br>0 <br>0 <br>- |
| Total<br> Total<br> Available<br>  <br> Utilization (%)                          | 27 <br>  432 <br>  6                  |                            |                                      | ·         | 0 <br>0 <br>0 <br>0             |

#### Appendix – fc3

| Name                                                                             | BRAM_18K                      | DSP                    | FF                                    | LUT                                   | URAM                            |
|----------------------------------------------------------------------------------|-------------------------------|------------------------|---------------------------------------|---------------------------------------|---------------------------------|
| DSP<br> Expression<br> FIFO<br> Instance<br> Memory<br> Multiplexer<br> Register | -  <br>-  <br>8  <br>0  <br>- | -<br>-<br>16<br>-<br>- | -<br>0<br>-<br>4055<br>32<br>-<br>289 | - <br>46 <br>- <br>4852 <br>3 <br>203 | - <br>- <br>- <br>0 <br>0 <br>- |
| Total                                                                            | 8                             | 16                     | 4376                                  | 5104                                  | 0                               |
| Available                                                                        | 432                           | 360                    | 141120                                | 70560                                 | 0                               |
| Utilization (%)                                                                  | 1                             | 4                      | 3                                     | 7 <br>                                | 0                               |

## Appendix – Irn1

| Name                                                                             | <br>  BRAM_18K             | DSP                   | FF                              | LUT                            | URAM                            |
|----------------------------------------------------------------------------------|----------------------------|-----------------------|---------------------------------|--------------------------------|---------------------------------|
| DSP<br> Expression<br> FIFO<br> Instance<br> Memory<br> Multiplexer<br> Register | -<br>-<br>-<br>4<br>-<br>- | -<br>-<br>-<br>-<br>- | -<br>-<br>1337<br>-<br>-<br>142 | - <br>- <br>1875 <br>- <br>370 | - <br>- <br>- <br>0 <br>- <br>- |
| Total                                                                            | 4                          | 0                     | 1479                            | 2245                           | 0                               |
| Available                                                                        | 432                        | 360                   | 141120                          | 70560                          | 0 <br>                          |
| Utilization (%)                                                                  | ~0 <br><del> </del>        | 0                     | 1                               | 3 <br><del> </del>             | 0<br>+                          |

#### Appendix – Irn2

| Name                                                                             | BRAM_18K              | DSP                   | FF                             | LUT                                  | URAM                            |
|----------------------------------------------------------------------------------|-----------------------|-----------------------|--------------------------------|--------------------------------------|---------------------------------|
| DSP<br> Expression<br> FIFO<br> Instance<br> Memory<br> Multiplexer<br> Register | -<br>-<br>2<br>-<br>- | -<br>-<br>-<br>-<br>- | -<br>-<br>788<br>-<br>-<br>142 | - <br>- <br>1144 <br>- <br>370 <br>- | - <br>- <br>- <br>0 <br>- <br>- |
| Total                                                                            | 2                     | 0                     | 930                            | 1514                                 | 0                               |
| Available<br>+<br> Utilization (%)                                               | 432 <br>              |                       |                                |                                      | 0 <br>0 <br>0                   |
| +                                                                                |                       |                       |                                |                                      | +                               |