## **Fully Homomorphic Encryption**

Presenter: Yihan Jiang, Yahya Alhinai

#### **Research Motivation and Goal**

- Long term project introduced by Jianming about Fully Homomorphic Encryption.
- We will present the initial works for this long term project as the final project.
- A survey paper about the bottleneck of existing fully homomorphic encryption designs. (By September 2022)
- An accelerator on HLS for the full homomorphic encryption based on the profiling results. (During Fall 2022)

## **Encryption**



## **Multiplying Polynomials**

Fast implementations of homomorphic encryption schemes depend on efficient polynomial arithmetic.

The most time-consuming operation in polynomial arithmetic is high-order polynomial multiplication.



Naively, this takes O(n<sup>2</sup>)
multiplications

## **Polynomial Rings**





## **Number-Theoretic Transform (NTT)**



NTTs and NTT<sup>-1</sup> each take O(nlogn) multiplies, making the whole operation O(nlogn)

## **HLS Implementation**

The NTT designed in this application has 10 stages and each stage has its own unique number of loop variable. For this reason, stage special cycle numbers belonging to 10 stages are determined for 10 different functions, and each stage is divided into 3 separate stages as reading index, calculation, and modular calculation.

```
stage0
read_index_0(a index,b index);
b_calculation_0(out_y,xin,a_index,b_index);
// stage 1
 read index 1(a index,b index);
 b_calculation_1(b out, out y,b index, xx);
mod_cal_all(out_x, out_y,a_index,b_index, b_out);
//stage2
 read index 2(a index,b index);
 b_calculation_2( b out, out x,b index, xx);
 mod_cal_all(out_y, out_x,a_index,b_index, b_out);
 //stage3
 read_index_3(a_index,b_index);
 b_calculation_3( b out, out y,b index, xx);
 mod_cal_all(out_x, out_y,a_index,b_index, b_out);
 //stage4
 read_index_4(a_index,b_index);
 b_calculation_4( b_out, out_x,b_index, xx);
 mod_cal_all(out_y, out_x,a index,b index, b out);
```

```
int wbarr = 15;
uint64_t wb = 1;
int count=0;
b_calculation_4: for (int trans = 0; trans < 32; trans++) {

    b_out[count] = c(x[b_index[count]], wb);
    count++;
}

wb = xx[wbarr];
wbarr++;
}</pre>
```

```
oid read_index_5(int a index[512],int b index[512]){
   int count=0;
      int trans size=64;
      read index 5: for (int t = 0; t < 32; t++) {
                   for (int trans = 0; trans <16; trans++) {</pre>
                       int i = trans * trans size + t;
                       int j = i + (trans size >> 1);
                            a index[count]=i;
                            b index[count]=j;
      count++;
                   }}
```

#### **Results**

Testing 1024-wide vector with 32-bit

**Baseline:** SEAL software 46.4µs

**Vitis HLS:** 4.316µs (speedup x10.7)

|                                                                                                                                                                                   | Latency(μs) | BRAM_18K | DSP  | FF   | LUT |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------|------|------|-----|
| Original                                                                                                                                                                          | 29.74       | 73%      | 27%  | 1.1% | 9%  |
| Pipeline output in NTT<br>+ Parallel tail factor of 4                                                                                                                             | 9.19        | 10%      | 21%  | 22%  | 41% |
| Optimized load and save functions<br>(#pragma HLS INLINE)                                                                                                                         | 8.37        | 47%      | 33%  | 1.1% | 43% |
| Optimized load and save (#pragma<br>HLS INLINE)<br>+ Optimized partial buff store<br>pipeline and parallel tail factor of 2                                                       | 7.57        | 47%      | 34%  | 1.1% | 40% |
| Optimized load and save (#pragma<br>HLS INLINE)<br>+ Optimized partial buff store<br>pipeline and parallel tail factor of 2<br>+ Pipeline output and Parallel tail<br>factor of 4 | 4.316       | 52%      | 132% | 1.1% | 48% |

- Symmetric FHE
- Asymmetric FHE
- Strengths
- Challenges

- Symmetric FHE
- Asymmetric FHE
- Strengths
- Challenges



- Symmetric FHE
- Asymmetric FHE
- Strengths
- Challenges



- Symmetric FHE
- Asymmetric FHE
- Strengths
- Challenges

- Companies could offer services without having access to their users' data.
- Localization becomes unnecessary.
   Companies could save a lot on cloud infrastructure costs.

- Symmetric FHE
- Asymmetric FHE
- Strengths
- Challenges

- Computation complexity.
- Early FHE schemes were about 10^9 times slower than performing computations on unencrypted data.
- Recent advanced FHE versions are still 1000x to 100000x slower than unencrypted computation when executed in carefully optimized software.

# **GAZELLE:** a low-latency framework for secure neural network inference

- Major Contributions
  - 1) Employs a much simpler packed additively homomorphic encryption (PAHE) scheme, which can support very fast matrix-vector multiplications and convolutions.
  - 2) Combine Lattice-based AHE schemes with powerful features (SIMD evaluation and automorphisms). Make them the ideal tools for common linear-algebraic computations.

## F1 - the first programmable FHE accelerator

- Major Contributions
  - 1) Unlike prior accelerators that built fixed pipelines tailored to specific FHE schemes and parameters, F1 allows the same hardware to accelerate all operations within arbitrary FHE programs, and even multiple FHE schemes.
  - 2) Achieve ASIC-level performance without sacrificing programmability.
- Weaknesses
  - 1) The design only focused on improving the overhead created by data movement because it is the major issue. It is still worth to explore some other aspects. (ex: a better FU utilization design).

## cuFHE: an open-source library for FHE on CUDA-enabled GPU

- General
- GPU

#### cuFHE

- General
- GPU



- ▼ Threads (5)
  - [159112] test\_api\_gpuOS runtime libraries
    - CUDA API
    - Profiler overhead
  - [159125] cuda-EvtHandlr
     OS runtime libraries
- [159126] test\_api\_gpu
   OS runtime libraries
- ▶ [159123] cuda-EvtHandlr

#### cuFHE

- General
- GPU

