#### a machine M?

- P consists of a number of machine-level instructions (IC – instruction count);
- Each machine instruction requires several clock cycles to complete (CPI – average number of clock cycles per instruction);
- Each clock cycle has certain time period (CCT – clock cycle time)

Thus, CPU-time =  $IC \times CPI \times CCT$ 

CCT = 1/f

CPU Time = CPU Clock Cycles × Clock Cycle Time  $= \frac{\text{CPU Clock Cycles}}{\text{Clock Rate}}$ 

- Performance improved by
  - Reducing number of clock cycles
  - Increasing clock rate
  - Hardware designer must often trade off clock rate against cycle count

36

#### MIPS = Millions of Instructions per Second

### In CMOS IC technology

#### Amdahl's Law

## **Memory Operands**

- Main memory used for composite data
  - Arrays, structures, dynamic data
- To apply arithmetic operations
  - Load values from memory into registers
  - Store result from register to memory
- Memory is byte addressed
  - Each address identifies an 8-bit byte
- Words are aligned in memory
  - Address must be a multiple of 4
- MIPS is Big Endian
  - Most-significant byte at least address of a word
  - c.f. Little <u>Endian</u>: least-significant byte at least address

#### The Constant Zero

- MIPS register 0 (\$zero) is the constant 0
  - Cannot be overwritten
- Useful for common operations
  - E.g., move between registers add \$t2, \$s1, \$zero

#### 2's Complement of a Binary Number

There is a simple algorithm to convert a binary number into 2's complement. To get 2's complement of a binary number, simply invert the given number and add 1 to the least significant bit (LSB) of given result. Implementation of 4-bit 2's complementation number is given as following below.

#### 2's Complementation in Signed Binary number Representation

Positive numbers are simply represented as simple Binary representation. But if the number is negative then it is represented using 2's complement. First represent the number with positive sign and then take 2's complement of that number.

#### **MIPS R-format Instructions**

| ор     | rs     | rt     | rd     | shamt  | funct  |
|--------|--------|--------|--------|--------|--------|
| 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |

- Instruction fields
  - op: operation code (opcode)
  - rs: first source register number
  - rt: second source register number
  - rd: destination register number
  - shamt: shift amount (00000 for now)
  - funct: function code (extends opcode)

### **MIPS I-format Instructions**

| ор     | rs rt  |        | constant or address |
|--------|--------|--------|---------------------|
| 6 bits | 5 bits | 5 bits | 16 bits             |

- Immediate arithmetic and load/store instructions
  - rt: destination or source register number
  - Constant: -2<sup>15</sup> to +2<sup>15</sup> 1
  - Address: offset added to base address in rs
- Design Principle 4: Good design demands good compromises
  - Different formats complicate decoding, but allow 32-bit instructions uniformly
  - Keep formats as similar as possible

## **Logical Operations**

Instructions for bitwise manipulation

| Operation   | С  | Java | MIPS      |
|-------------|----|------|-----------|
| Shift left  | << | <<   | sll       |
| Shift right | >> | >>>  | srl       |
| Bitwise AND | &  | &    | and, andi |
| Bitwise OR  |    |      | or, ori   |
| Bitwise NOT | ~  | ~    | nor       |

 Useful for extracting and inserting groups of bits in a word

## **Conditional Operations**

- Branch to a labeled instruction if a condition is true
  - Otherwise, continue sequentially
- beq rs, rt, L1
  - if (rs == rt) branch to instruction labeled L1;
- bne rs, rt, L1
  - if (rs != rt) branch to instruction labeled L1;
- j L1
  - unconditional jump to instruction labeled L1

## **More Conditional Operations**

- Set result to 1 if a condition is true
  - Otherwise, set to 0
- slt rd, rs, rt
  - if (rs < rt) rd = 1; else rd = 0;</p>
- slti rt, rs, constant
  - if (rs < constant) rt = 1; else rt = 0;</p>
- Use in combination with beq, bne

```
slt $t0, $s1, $s2 # if ($s1 < $s2)
bne $t0, $zero, L # branch to L
```

# **Procedure Calling**

- Steps required
  - 1. Place parameters in registers
  - 2. Transfer control to procedure
  - 3. Acquire storage for procedure
  - 4. Perform procedure's operations
  - Place result in register for caller
  - 6. Return to place of call

## **Register Usage Conventions**

- \$a0 \$a3: arguments (reg's 4 7)
- \$v0, \$v1: result values (reg's 2 and 3)
- \$t0 \$t9: temporaries
  - Can be overwritten by callee
- \$s0 \$s7: saved
  - Must be saved/restored by callee
- \$gp: global pointer for static data (reg 28)
- \$sp: stack pointer (reg 29)
- \$fp: frame pointer (reg 30)
- \$ra: return address (reg 31)

#### **Procedure Call Instructions**

- Procedure call: jump and link jal ProcedureLabel
  - Address of following instruction put in \$ra
  - Jumps to target address
- Procedure return: jump register jr \$ra
  - Copies \$ra to program counter
  - Can also be used for computed jumps
    - e.g., for case/switch statements

#### MIPS code:

| <pre>leaf_example:</pre> |       |       |        |  |  |  |  |  |
|--------------------------|-------|-------|--------|--|--|--|--|--|
| addi                     | \$sp, | \$sp, | -4     |  |  |  |  |  |
| SW                       | \$s0, | 0(\$s | າ)     |  |  |  |  |  |
| add                      | \$t0, | \$a0, | \$a1   |  |  |  |  |  |
| add                      | \$t1, | \$a2, |        |  |  |  |  |  |
| sub                      | \$s0, | \$t0, | \$t1   |  |  |  |  |  |
| add                      | \$v0, | \$s0, | \$zero |  |  |  |  |  |
| lw                       | \$s0, | 0(\$s | o)     |  |  |  |  |  |
| addi                     | \$sp, | \$sp, | 4      |  |  |  |  |  |
| jr                       | \$ra  |       |        |  |  |  |  |  |

Save \$s0 on stack

Procedure body

Result

Restore \$s0

Return

### **Non-Leaf Procedures**

- Procedures that call other procedures
- For nested call, caller needs to save on the stack:
  - Its return address
  - Any arguments and temporaries needed after the call
- Restore from the stack after the call

### Non-Leaf Procedure Example

MIPS code:

```
fact:
    addi $sp, $sp, -8
                           # adjust stack for 2 items
         $ra, 4($sp)
                           # save return address
         $a0, 0($sp)
                           # save argument
    slti $t0, $a0, 1
                           # test for n < 1
         $t0, $zero, L1
    addi $v0, $zero, 1
                           # if so, result is 1
                               pop 2 items from stack
    addi $sp, $sp, 8
         $ra
                               and return
    jr
L1: addi $a0, $a0, -1
                           # else decrement n
         fact
                           # recursive call
    jal
         $a0, 0($sp)
                          # restore original n
         $ra, 4($sp)
                               and return address
    addi $sp, $sp, 8
                           # pop 2 items from stack
         $v0, $a0, $v0
                           # multiply to get result
    mul
                           # and return
    jr
         $ra
```

## **Byte/Halfword Operations**

- Could use bitwise operations
- MIPS byte/halfword load/store
  - String processing is a common case

```
lb rt, offset(rs) lh rt, offset(rs)
```

Sign extend to 32 bits in rt

```
lbu rt, offset(rs) lhu rt, offset(rs)
```

Zero extend to 32 bits in rt

```
sb rt, offset(rs) sh rt, offset(rs)
```

Store just rightmost byte/halfword

- Branch instructions specify
  - Opcode, two registers, target address
- Most branch targets are near branch
  - Forward or backward

| ор     | rs     | rt     | constant or address |  |
|--------|--------|--------|---------------------|--|
| 6 bits | 5 bits | 5 bits | 16 bits             |  |

- PC-relative addressing
  - Target address = PC + offset × 4
  - PC already incremented by 4 by this time

## **Jump Addressing**

- Jump (j and jal) targets could be anywhere in text segment
  - Encode full address in instruction

| ор     | address |
|--------|---------|
| 6 bits | 26 bits |

- (Pseudo)Direct jump addressing
  - Target address = PC<sub>31...28</sub>: (address × 4)

## **Target Addressing Example**

- Loop code from earlier example
  - Assume Loop at location 80000

| Loop: | s11  | \$t1, | \$s3,  | 2    | 80000 | 0  | 0     | 19 | 9                 | 4   | 0  |
|-------|------|-------|--------|------|-------|----|-------|----|-------------------|-----|----|
|       | add  | \$t1, | \$t1,  | \$s6 | 80004 | 0  | 9     | 22 | 9                 | 0   | 32 |
|       | ٦w   | \$t0, | 0(\$t1 | L)   | 80008 | 35 | 9     | 8  |                   | 0   |    |
|       | bne  | \$t0, | \$s5,  | Exit | 80012 | 5  | 8     | 21 | - * * * * * * * * | . 2 |    |
|       | addi | \$s3, | \$s3,  | 1    | 80016 | 8  | 19    | 19 | ****              | 1   |    |
|       | j    | Loop  |        |      | 80020 | 2  | ***** |    | 20000             |     |    |
| Exit: |      |       |        |      | 80024 |    |       |    |                   |     |    |

#### All together: the single cycle datapath



## **Datapath With Jumps Added**



# **MIPS Pipeline**

- Five stages, one step per stage
  - 1. IF: Instruction fetch from memory
  - 2. ID/RR: Instruction decode & register read
  - 3. EX: Execute operation or calculate address
  - 4. MEM: Access memory operand
  - 5. WB: Write result back to register

#### slowest

| Instr    | IF    | ID/RR  | Ex    | Mem   | Write<br>Back | Total time |
|----------|-------|--------|-------|-------|---------------|------------|
| lw       | 200ps | 100 ps | 200ps | 200ps | 100 ps        | 800ps      |
| sw       | 200ps | 100 ps | 200ps | 200ps |               | 700ps      |
| R-format | 200ps | 100 ps | 200ps |       | 100 ps        | 600ps      |
| beq      | 200ps | 100 ps | 200ps |       |               | 500ps      |

#### A solution: Insert NOP (No-Operation) stages

Enforce uniformity

R-type

- Ensure that all instructions take 5 cycles/stages
- Make them have the same stages, in the same order
  - Some stages will do nothing for some instructions

IF



ID

EX NOP

• Stores and Branches have NOP stages, too...

store IF ID EX MEM NOP
branch IF ID EX NOP NOP

WB: NOP Mem: NOP, WB: NOP

54





Latch-contents should be propagated forward as

the pipeline advances

Cons: Adds pipeline overhead; slows down the pipeline

## **Pipeline Hazards**

Situations that prevent starting the next instruction in the next cycle; slows down the pipeline!

#### Structural hazards

A required resource is busy

#### Data hazard

 Need to wait for previous instruction to complete its data read/write

#### Control hazard

 Deciding on control action depends on previous instruction

#### **Structure Hazards**

- Conflict for use of a resource
- In MIPS pipeline, with a single memory
  - Load/store requires data access
  - Instruction fetch would have to stall for that cycle
    - Would cause a pipeline "bubble" (stalls)
- Hence, pipelined datapaths require separate instruction/data memories
  - Or, separate instruction/data caches



## Forwarding (aka Bypassing)

- Use result when it is computed
  - Don't wait for it to be stored in a register
  - Requires extra connections in the datapath



#### **Summary: Load-Use Data Hazard**

- Can't always avoid stalls by forwarding
  - If value not computed when needed
  - Can't forward backward in time!
  - Need stalls so that forwarding is possible



### **Detecting the Need to Forward**

- Pass register numbers along pipeline
  - e.g., ID/EX.RegisterRs = register number for Rs sitting in ID/EX pipeline register
- ALU operand register numbers in EX stage are given by
  - ID/EX.RegisterRs, ID/EX.RegisterRt
- Data hazards when
  - 1a. EX/MEM.RegisterRd = ID/EX.RegisterRs
  - 1b. EX/MEM.RegisterRd = ID/EX.RegisterRt
  - 2a. MEM/WB.RegisterRd = ID/EX.RegisterRs
  - 2b. MEM/WB.RegisterRd = ID/EX.RegisterRt

Fwd from EX/MEM pipeline reg

Fwd from MEM/WB pipeline reg

#### 2-Bit Predictor

 Only change prediction on two successive mispredictions



- Access to a sector involves
  - Queuing delay if other accesses are pending
  - Seek: move the heads
  - Rotational latency
  - Data transfer
  - Controller overhead

## Disk Access Example

- Given
  - 512B sector, 15,000rpm, 4ms average seek time, 100MB/s transfer rate, 0.2ms controller overhead, idle disk
- Average read time
  - 4ms seek time
    - $+ \frac{1}{2} / (15,000/60) = 2$ ms rotational latency
    - + 512 / 100MB/s = 0.005ms transfer time
    - + 0.2ms controller delay
    - = 6.2 ms
- If actual average seek time (often less than specified seek time) is 1ms
  - Average read time = 3.2ms

## **Principle of Locality**

- Programs access a small proportion of their address space at any time
- Temporal locality
  - Items accessed recently are likely to be accessed again soon
  - e.g., instructions in a loop, induction variables
- Spatial locality
  - Items near those accessed recently are likely to be accessed soon
  - E.g., sequential instruction access, array data



Chapter 5 — Large and Fast: Exploiting Memory Hierarchy — 2

## **Memory Hierarchy Levels**



- Block (aka line): unit of copying
  - May be multiple words
- If accessed data is present in upper level
  - Hit: access satisfied by upper level
    - Hit ratio: hits/accesses
- If accessed data is absent
  - Miss: block copied from lower level
    - Time taken: miss penalty
    - Miss ratio: misses/accesses= 1 hit ratio
  - Then accessed data supplied from upper level

## **Advanced DRAM Organization**

- Bits in a DRAM are organized as a rectangular array
  - DRAM accesses an entire row
  - Burst mode: supply successive words from a row with reduced latency
- Double data rate (DDR) DRAM
  - Transfer on rising and falling clock edges
- Quad data rate (QDR) DRAM
  - Separate DDR inputs and outputs