## **BASIC ELECTRONICS LABORATORY EXPERIMENT NO: 6** STUDIES ON LOGIC GATES

A Note On the circuit layout: The board consists of 6 !C's. These are all quad two-input TTL logic gate IC's. The input/output pins of all IC's except 7402 (NOR) are

These IC's are from top to bottom: 7408 (AND), 7432 (OR), 7400 (NAND), 7400 (NAND), 7402 (NOR), 7486 (XOR).

The top (bottom) three IC's form the group A (B) where each IC has its pins 1 to 6 connected to terminals A1 to A6 (B1 to B6) respectively. The pins 8 to 13 are connected to terminals A8 to A13 (B8 to B13) respectively.

Pin 7 of all six IC's are grounded. The V<sub>CC</sub> pin 14 of each IC is individually connected to the respective A5 [ terminals V<sub>cc</sub>1 to V<sub>cc</sub>6.

Applying a +5V supply to the Vcc pin of an IC activates (selects) it.

Logic Inputs: The available voltage for Logic High (Low) input is +5V (0V),

Atmost two IC may be selected Caution: simultaneously provided only one of the top A (bottom B) group of IC's 7408, 7432 or 7400 (group of IC's 7400, 7402 or 7486) is activated at any given time.



B10

**B**9

ከ 88

B5 [

B6

INVERT

XNOR Using NOR Gates

∱ в10

ев 🇗

h 88

14 pin Dual in-line (DIP)

In the following experiments consider all possible combinations of input logic Experiment: levels. Note down in tabular form the measured voltages and then the corresponding logic levels. Connect the output to the LED input and then record the corresponding output voltage/logic levels. Thus obtain the truth table. Note that the LED lights up when the LED input is high. The Logic Gate diagrams below are drawn such that they have their inputs on the left and outputs on the right. XOR Using NAND Gates

B6·Γ

GND

为 B9

- 13 日8

96

- Realize AND, OR, NOT, NOR, XOR logic elements using only NAND gates. XOR gate as controlled inverter;
  - Apply a 1 KHz (TTL compatible) square waveform to one of the inputs (A) of an XOR gate (which could be any one of the four XOR gates available in IC 7486).
  - Keep the other input (instead of B lets call it INVERT) to the XOR (ii) gate low and compare the output (Y) and (A) input waveforms.
  - Keep the INVERT input high and compare the output (Y) and the (A) input waveforms. Observe the controlled inversion feature.
- Realize AND, OR, NOT, NAND, XNOR logic elements using only NOR gates. (II)
- Verification of De Morgan's Theorems: Implement the following:
- (a) F= (X+Y)' using IC 7402 and compare with F= X' · Y' realized using IC 7400/7408. (b) F= (X · Y)' using IC 7400 and compare with F= X' + Y' realized using ICs 7400/7432.
- Verification of Theorems in Switching Algebra:

Realize

- (a) F= X + X · Y using IC 7400 and compare with F= X.
- (b)  $F=X \cdot (X+Y)$  using IC 7402 and compare with F=X.
- (c) F= X + X' · Y using IC 7400 and compare with F= X + Y realized using IC 7400.
- (d) F= (X + Y) · (X + Z) using IC 7400 and compare with F= X + Y · Z realized using IC 7400.

P.T.O.

(V)

LATCHES:

(a) Realize the S, R latch using IC 7402. Obtain the truth table. (i) Apply S= 1, R= 1 and determine Q=?, /Q=?. (ii) Next apply S=0,R=0 and determine the new outputs Q=?,/Q=?. (lii) Repeat steps (l), (ii) with variations of the sequence in which S=0, R=0 is applied. Explain the results. (b) Realize the /S, /R latch using IC 7400. Obtain the truth table. (i) Apply /S= 0, /R= 0 and determine Q= ?, /Q= ?. (ii) Next apply /S=1, /R=1 and determine the new outputs Q=?, /Q=?. (iii) Repeat steps (i), (ii) with variations of the sequence in which /S=1, /R=1 is applied. Explain the results. (c) Realize the S, R latch with enable using IC 7400. Obtain the truth table. Observe the outputs for the following sequence of inputs: C=0, S=1, R=1; C=1, S=1, R=1; and then C=0, S=1, R=1. (ii) Repeat step (i) and explain your results. C (Enable (d) Realize the D latch using ICs 7400. Realize the Full Adder using Realize the 2 to 4 Decoder (VI) using IC 7408 and IC 7400. IC 7400 and IC 7486. Parity Generator/Checker: Error detecting codes use an extra bit called parity bit, to detect errors in the transmission and storage of data. In an Odd Parity code, the parity bit (P) is chosen so that the total number of 1 bits in a code word is odd. Realize an Odd Parity Checker for a (b) Realize a Parity generator if the parity of (a) 5 bit input word using IC 7486. the 5 bit code 10, 11, 12, 13 & P is Odd independent of the 4 bit input word. Realize 4 bit binary to Gray code Realize 4 bit Gray code to binary conversion logic using IC 7486. conversion logic using IC 7486. BINARY BINARY GRAY GRAY BO (LSB) BO CO (LSB) . B2 B3 (HSB) C3 (MSB) (XI) Comparators: Realize using IC 7486 and IC 7400 a logic circuit to compare (XII) Multiplexer (data selector): Realize binary numbers containing two bits. the 2- input multiplexer using IC 7400 DATA DO

