

Dept. of Computer Science & Engineering Indian Institute of Technology Kharagpur

Spring 2020

## **Branch Prediction**

## **Processor Pipeline Stalls**

| F                               | D                                                           | A                                             |           | M                              | W                                                  |                                              |
|---------------------------------|-------------------------------------------------------------|-----------------------------------------------|-----------|--------------------------------|----------------------------------------------------|----------------------------------------------|
| JUMP                            | Add<br>R3,R2,1                                              |                                               |           |                                |                                                    |                                              |
| Ins1                            | JUMP (here processor know it is a jump, but not the target) |                                               | per<br>No | instruction)<br>te, as the bra | the CPI (cycle<br>anch is decide<br>e, 2 extra cyc | ed                                           |
| lns2                            | Ins1                                                        | JUMP (h<br>we figure<br>out wher<br>is going) | e it      |                                |                                                    | Replaced by pipeline bubbles: pipeline flush |
| Next Correct Instruction- Inst3 |                                                             | X                                             |           | JUMP                           |                                                    |                                              |

## **Control Dependency**

- Add R1, R1, R2
- BEQ R1, R3, label
- Add R2, R3, R4
- Sub R5, R6, R8
- **.**..

**Taken** 

**Branch** 

label: • MUL R5, R6, R8

All statements after a branch have this control dependency, as the processor does not know whether they should be executed.

- 20% of instructions are branch/jump
- Say 50% of the branch instructions are taken
- Thus, for about 10% of the instructions we would be fetching wrong instructions.
- Assuming, the 5 stage pipeline where the branch/jump is resolved in the 3rd stage along with the target next address, we spend 2 cycles for pipeline stall.
- Thus, CPI=1 +  $0.1 \times 2 = 1.2$
- For a deeper pipeline, the stage at which we know the branch outcome will be lesser, and hence the branch penalty would be higher.

# Branch Prediction

Tries to reduce the factor 0.1 by predicting better the branch outcome.

We need better predictors more so for modern processors with deeper pipelines.

Ideally, this will enable to achieve CPI to be closer to 1 for the classical pipelined processor.

25% of all instructions are taken branch/jump

■ 10 stage pipeline

Correct target for branch/jump computed in 6th stage.

Everything else is flowing through the pipeline stages without stalls/bubbles.

• What is  $CPI_{effective}$ ?

25% of all instructions are taken branch/jump

■ 10 stage pipeline

- Correct target for branch/jump computed in 6th stage.
- Everything else is flowing through the pipeline stages without stalls/bubbles.

Arr  $CPI_{effective} = 1 + 0.25 \times 5 = 2.25.$ 

#### ■ Why do we predict branches at all?

□ If we do not, then the penalty will always be there. So, we rather have the penalty sometime. It does not help us to not fetch anything after a branch.

#### When do we predict a branch?

- □ When we fetch. We just have obtained the instruction word but have not decoded.
- □ So, we don't even know at the fetch stage whether current instruction is a branch.
- □ But have to predict whether it is a taken branch!
- ☐ In the next cycle, we have to fetch some instruction based on the address of the branch.

#### **Taken Branch**

- Thus, Branch Prediction works on:
  - □ PC of instruction
    - We need to decide on the PC of the next instruction to be fetched.
  - What does branch prediction mean:
    - Is this a branch?
    - Is it taken?
    - If taken what is the target PC?
  - Both, a non-branch and not taken branch is not an issue.
  - ☐ The main objective is to correctly predict the taken branches.

## **Branch Prediction Accuracy and Pipeline**



Cycles on average per instruction that we add because of misprediction.

## **Branch Prediction Accuracy and Pipeline**

20% of all instructions are branches.

| Accuracy                     | Resolve Branch Prediction in 3rd Stage | Resolve Branch Prediction in 10th Stage |
|------------------------------|----------------------------------------|-----------------------------------------|
| 50% for Branch<br>Prediction |                                        |                                         |
| 90% for Branch<br>Prediction |                                        |                                         |
| SpeedUp?                     |                                        |                                         |

Fill up the CPIs and the SpeedUps?

## **Branch Prediction Accuracy and Pipeline**

20% of all instructions are branches.

| Accuracy                     | Resolve Branch Prediction in 3rd Stage | Resolve Branch Prediction in 10th Stage |
|------------------------------|----------------------------------------|-----------------------------------------|
| 50% for Branch<br>Prediction | 1+0.2x0.5x2=1.2                        | 1+0.2x0.50x9=1.9                        |
| 90% for Branch<br>Prediction | 1+0.2x0.1x2=1.04                       | 1+0.1x0.2x9                             |
| SpeedUp?                     | 1.15                                   | 1.6                                     |

- ☐ Better branch prediction helps to improve CPI and reduce the penalty because of a branch miss.
- However, speedup depends on the number of pipeline stages.
- Motivates study for better branch predictors, due to increase in pipeline stages in modern processors.

- 5 stage pipeline
- Branch resolved in 3rd stage
- Fetch nothing until sure what to fetch.
- Execute many iterations of:

LOOP: ADDI R1, R1, -1 ADD R2, R2, R2 BNEZ R1, LOOP

Compute, the number of cycles.



ADDI: When ADDI is fetched we do not know if it is a branch. It is decoded in the 2nd stage. So, 2 cycles are needed after which the next instruction is fetched.

ADD: Similarly, 2 cycles

BNEZ: The target address and what to fetch next is decided only after 3rd stage. So, we need 3 cycles.

Hence, overall 7 cycles are needed per loop to complete the fetches.

LOOP: ADDI R1, R1, -1 ADD R2, R2, R2 BNEZ R1, LOOP

| F    | R    | Α    | D | W |
|------|------|------|---|---|
| ADDI |      |      |   |   |
| 0    | ADDI |      |   |   |
| ADD  |      |      |   |   |
| 0    | ADD  |      |   |   |
| BNEZ |      |      |   |   |
| 0    | BNEZ |      |   |   |
| 0    | 0    | BNEZ |   |   |

- 5 stage pipeline
- Branch resolved in 3rd stage
- Consider a perfect predictor: For every address we know which instruction is to be executed next.
- Execute many iterations of:

LOOP: ADDI R1, R1, -1 ADD R2, R2, R2 BNEZ R1, LOOP

Compute, the number of cycles.



With a perfect predictor we know next instructions magically!

Hence, overall 3 cycles are needed per loop to complete the fetches.

SpeedUp=7/3=2.33

LOOP: ADDI R1, R1, -1 ADD R2, R2, R2 BNEZ R1, LOOP

| F    | R    | A    | D | W |
|------|------|------|---|---|
| ADDI |      |      |   |   |
| ADD  | ADDI |      |   |   |
| BNEZ | ADD  | ADDI |   |   |

#### **Not Taken Prediction**

- Simply fetch the next instruction as if nothing is a taken branch!
- Can you compare the performance with this simple prediction with the "Refuse to predict strategy"?

| Refuse to predict strategy            | Predict Not-taken                                 |
|---------------------------------------|---------------------------------------------------|
| Branch: 3 cycles Non-branch: 2 cycles | Branch: 1 (Not Taken), 3 (Taken)<br>Non-branch: 1 |

Thus, Predict Not-taken always is better strategy!
All processors will thus have some form of branch prediction, even if it as simple as Not-taken Prediction.
It just means increment PC, which the processor has to do anyway...

```
BNE R1, R2, LABELA (T)
BNE R1, R3, LABELB (T)
Α
LABEL A:
X
LABEL B:
```

Using Not-taken predictor how many cycles are wasted on mispredictions until we get to Y?

BNE R1, R2, LABELA (T) BNE R1, R3, LABELB (T)

A

B

C

LABEL A:

X

Y

LABEL B:

Z

Using Not-taken predictor how many cycles are wasted on mispredictions until we get to Y?

We mispredicted 2 branches, but the 2nd branch was in the shadow of the first.

We donot pay extra cycles for the 2nd branch which was itself wrongly fetched.

BNE R1, R2, LABELA (T) BNE R1, R3, LABELB (T)

A

В

 $\mathsf{C}$ 

Using Not-taken predictor how many cycles are wasted on mispredictions until we get to Y?

LABEL A:

X

Y

LABEL B:

Z

So, extra 2 cycles are needed.

| F    | R    | A             | D | W |
|------|------|---------------|---|---|
| BNE1 |      |               |   |   |
| BNE  | BNE1 |               |   |   |
| A    | BNE2 | BNE1 (taken!) |   |   |
| X    |      |               |   |   |
| Υ    | X    |               |   |   |
|      |      |               |   |   |



# Branch Prediction (Contd.)

25.1.2021

## **Branch Prediction in Computers (Recap)**



#### **Simple Branch Instruction:**

BEQ: R1, R2, Imm

R1!=R2, PC++

R1=R2, PC+4+Imm

| Fetch    | Read | ALU | MEM | WRITE<br>BACK |
|----------|------|-----|-----|---------------|
| BEQ      |      |     |     |               |
| ??       | BEQ  |     |     |               |
| ??       | ??   | BEQ |     |               |
| <b>~</b> | X    | X   | BEQ |               |

2 cycles for mis-prediction!

Branch prediction is based on the address only!

#### **Predict Not-taken**

- Implementation requires only to increment the PC
- 20% of instructions are branches
- 60% of instructions are taken=>40% are not taken
- So, % of correct prediction:

- Incorrect %=12
- CPI=1+0.12xPENALTY=1+0.12x2=1.24

■ Fill up the table assuming the same statistics:

|                                                             | Not Taken | Better (99% accurate) | SpeedUp |
|-------------------------------------------------------------|-----------|-----------------------|---------|
| 5 Stage<br>Pipeline (3rd<br>Stage)                          |           |                       |         |
| 14 Stage<br>Pipeline<br>(11th stage)                        |           |                       |         |
| 14 Stage Pipeline (11th stage) Wider pipeline, 4 inst/cycle |           |                       |         |

Fill up the table assuming the same statistics:

|                                                             | Not Taken             | Better (99% accurate) | SpeedUp |
|-------------------------------------------------------------|-----------------------|-----------------------|---------|
| 5 Stage<br>Pipeline (3rd<br>Stage)                          | 1+0.12x2<br>=1.24     | 1+0.01x2<br>=1.02     | 1.22    |
| 14 Stage<br>Pipeline (11th<br>stage)                        | 1+0.12x10<br>=2.2     | 1+0.01x10<br>=1.1     | 2       |
| 14 Stage Pipeline (11th stage) Wider pipeline, 4 inst/cycle | 0.25+0.12x10<br>=1.45 | 0.25+0.01x10=<br>0.35 | 4.14    |

So, if we have deeper pipelines or we can execute multiple instructions in a cycle, there is more incentive for better branch predictions.



- □ Fetch...29 stages, resolve branches (thus 30 stages to resolve the branch)
- □ Branch Predictions
- □ Supports Multiple Instructions/Cycle
- Program consists of:
  - □ 20% of instructions are branches.
  - □ 1% of branches are mispredicted.
  - □ CPI=0.5
- Question: If 2% of branches are mispredicted, what would be the impact on CPI?



- ☐ Fetch...29 stages, resolve branches (thus 30 stages to resolve the branch)
- Branch Predictions
- ☐ Supports Multiple Instructions/Cycle
- Program consists of:
  - □ 20% of instructions are branches.
  - □ 1% of branches are mispredicted.
  - □ CPI=0.5
- Question: If 2% of branches are mispredicted, what would be the impact on CPI?

CPI=0.5=X (ideal CPI)+0.2x0.01x30=>X=0.44 If 2% of branches are mispredicted, CPI=0.44+0.2x0.02x30=0.56

## Why do we need better branch predictions?

- CPI gets better
- The other fact is it reduces the number of wasted instructions, wastage of power consumption:

5 stage (3rd BR Χ X stage BR) 14 stage BR Χ X X X X Χ X X X (11th stage BR) 14 stage BR X X X X X X X X X (11th stage X X X X X X X X X **BR**, 4 X X X X X X X X X inst/cycle) X X X X Χ X X X X

#### **Better Prediction**

We have seen the "Predict not taken" predictor updates the next PC as a function of the current PC by just incrementing the PC:

$$PC_{next} = f(PC_{current})$$

- Following information can help in the prediction:
  - □ Is the instruction a branch?
  - □ Is it taken?
  - ☐ What is the offset?
- However, we need to perform the prediction at the 'fetch' stage
  - ☐ At this stage, we have only the current PC value.
- However, History of PC<sub>current</sub> can help!
  - □ We know how a 'branch' statement had behaved in the past.
  - □ So, we assume implicitly, that the branches tend to behave the same over and over again.

## **Branch Target Buffer**



Next time, for the same branch the correct  $PC_{next}$  is obtained from the BTB, assuming similarity of the branches!

- Predicting whether a branch will be taken is one part of the task.
  - □ We also need to predict the branch target address.
  - Has to wait till the completion of address computation.
  - We maintain a cache like structure, that records the addresses of the branches and the target addresses associated.
- In a pipelined processor, we carry the PC<sub>current</sub> and the predicted PC through the pipeline.
- Later in the pipeline, we have the actual  $PC_{next}$ .
- We again use  $PC_{current}$  to index the BTB and update  $PC_{next}$

## **Anatomy of the BTB: Big or Small?**

- We want to obtain  $PC_{next}$  given  $PC_{current}$  in one cycle.
  - □ For a single cycle latency, the BTB should be small.
- On the other hand, we need an entry for each PC value:
  - □ If the program to be executed is large, then the BTB should also be big.
  - ☐ This implies, we cannot have one entry for every PC value.
- Then, how do we develop a realistic BTB?

# 100

#### Realistic BTB

- We need to have an entry for each PC value.
- However, the BTB has to be small and addressable in 1 cycle.
- So, the idea is it is enough if we have an entry for all instructions that are going to execute soon!
- For example, if there is a program with say 100 instructions, we really need around 100 entries in the BTB.
- So, we design a realistic BTB with the knowledge on how many entries in the BTB can be accessed in 1 cycle latency.
  - ☐ Say 1024 entries.

#### Realistic BTB



- Why do we take LSBs?
- Consider a program:

0x243C: ADD

0X2430: MUL

...

If we take the MSBs to index, all instructions in the same part of the program, would get mapped to the same entry. Thus, they will evict each other.

Using LSBs are therefore better.



■ The BTB has 1024 entries (0...1023)

| 0 | 1 | 2 | 3 |
|---|---|---|---|
| 4 | 5 | 6 | 7 |

- Fixed-size 4 Byte word aligned instructions
- 4n 4n+1 4n+2 4n+3

- □ Instructions need to begin at addresses divisible by 4. Like 0, 4, ...4n,...
- Program Counter has 32-bit addresses.

Which BTB entry is used for PC=0x0000AB0C?



■ The BTB has 1024 entries (0...1023)

| 0 | 1 | 2 | 3 |
|---|---|---|---|
| 4 | 5 | 6 | 7 |

Fixed-size 4 Byte word aligned instructions

4n 4n+1 4n+2 4n+3

☐ Instructions need to begin at addresses divisible by 4. Like 0, 4, ...4n,...

Which BTB entry is used for PC=0x0000AB0C?

Program Counter has 32-bit addresses.

Using 10 LSBs should be good? No! Not from bit 0. Huge wastage, as around ¼ of the BTB entries are invalid, as they are corresponding to not word-aligned addresses.

| 0 | Valid   |
|---|---------|
| 1 | Invalid |
| 2 | Invalid |
| 3 | Invalid |
| 4 | Valid   |
| • |         |

- The BTB has 1024 entries (0...1023)
- Fixed-size 4 Byte word aligned instructions
  - □ Instructions need to begin at addresses divisible by 4. Like 0, 4, ...4n,...
- Program Counter has 32-bit addresses.

Hence, we will not use 10 LSBs, but use 10 bits leaving the last two bits, ie,

| 0 | 1 | 2 | 3 |
|---|---|---|---|
| 4 | 5 | 6 | 7 |

Which BTB entry is used for PC=0x0000AB0C?





Hence, index in BTB is (10 1100 0011)=2C3

### **Direction Predictors: Branch History Table**

- Rather than using the BTB for all instructions, we use it only for "taken branches"
- We use an auxiliary table of local history registers, called Branch History Table (BHT)



### **Direction Predictors: Branch History Table**

- Just like the BTB, we can update BHT once we resolve the branch.
- If we resolve to a taken, we put 1 and write destination address to BTB.
- If we resolve to 0, we write to BHT and do not update the BTB.
- Because, a BHT entry is 1-bit, BHT can be large.
  - ☐ Thus, we can have lots of instructions whose history is maintained without conflicts and use the BTB only for taken branches.



|        |           |            | #BHT<br>Accesses | BHT Index |
|--------|-----------|------------|------------------|-----------|
| 0xC000 | MOV       | R2, 100    |                  |           |
| 0xC004 | MOV       | R1, 0      |                  |           |
| 0xC008 | LOOP: BEQ | R1,R2,DONE |                  |           |
| 0xC00C | ADD       | R4,R3,R1   |                  |           |
| 0xC010 | LW        | R4,0(R4)   |                  |           |
| 0xC014 | ADD       | R5,R5,R4   |                  |           |
| 0xC018 | ADD       | R1,R1,1    |                  |           |
| 0xC01C | В         | LOOP       |                  |           |
| 0xC020 | DONE:     |            |                  |           |

Assume, the BHT has 16 entries, and uses PERFECT prediction, while the BTB has 4 entries, and also uses PERFECT prediction.

How many times to we access the BHT for each instruction?

Hint: Because of perfect prediction, there is no misprediction and no wrong fetches happen!

|        |           |            | #BHT<br>Accesses | BHT Index |
|--------|-----------|------------|------------------|-----------|
| 0xC000 | MOV       | R2, 100    | 1                | 0         |
| 0xC004 | MOV       | R1, 0      | 1                | 1         |
| 0xC008 | LOOP: BEQ | R1,R2,DONE | 101              | 2         |
| 0xC00C | ADD       | R4,R3,R1   | 100              | 3         |
| 0xC010 | LW        | R4,0(R4)   | 100              | 4         |
| 0xC014 | ADD       | R5,R5,R4   | 100              | 5         |
| 0xC018 | ADD       | R1,R1,1    | 100              | 6         |
| 0xC01C | В         | LOOP       | 100              | 7         |
| 0xC020 | DONE:     |            | 1                | 8         |

Assume, the BHT has 16 entries, and uses PERFECT prediction, while the BTB has 4 entries, and also uses PERFECT prediction.

How many times to we access the BHT for each instruction?

Hint: Because of perfect prediction, there is no misprediction and no wrong fetches happen!

|        |           |            | #BTB<br>Accesses | BTB Index |
|--------|-----------|------------|------------------|-----------|
| 0xC000 | MOV       | R2, 100    |                  |           |
| 0xC004 | MOV       | R1, 0      |                  |           |
| 0xC008 | LOOP: BEQ | R1,R2,DONE |                  |           |
| 0xC00C | ADD       | R4,R3,R1   |                  |           |
| 0xC010 | LW        | R4,0(R4)   |                  |           |
| 0xC014 | ADD       | R5,R5,R4   |                  |           |
| 0xC018 | ADD       | R1,R1,1    |                  |           |
| 0xC01C | В         | LOOP       |                  |           |
| 0xC020 | DONE:     |            |                  |           |

How many times do we access the BTB for each instruction?

|        |           |            | #BTB<br>Accesses | BTB Index |
|--------|-----------|------------|------------------|-----------|
| 0xC000 | MOV       | R2, 100    | 0                |           |
| 0xC004 | MOV       | R1, 0      | 0                |           |
| 0xC008 | LOOP: BEQ | R1,R2,DONE | 1                | 2         |
| 0xC00C | ADD       | R4,R3,R1   | 0                |           |
| 0xC010 | LW        | R4,0(R4)   | 0                |           |
| 0xC014 | ADD       | R5,R5,R4   | 0                |           |
| 0xC018 | ADD       | R1,R1,1    | 0                |           |
| 0xC01C | В         | LOOP       | 100              | 3         |
| 0xC020 | DONE:     |            |                  |           |

How many times do we access the BTB for each instruction?

|        |           |            | #Mispredictions |
|--------|-----------|------------|-----------------|
| 0xC000 | MOV       | R2, 100    |                 |
| 0xC004 | MOV       | R1, 0      |                 |
| 0xC008 | LOOP: BEQ | R1,R2,DONE |                 |
| 0xC00C | ADD       | R4,R3,R1   |                 |
| 0xC010 | LW        | R4,0(R4)   |                 |
| 0xC014 | ADD       | R5,R5,R4   |                 |
| 0xC018 | ADD       | R1,R1,1    |                 |
| 0xC01C | В         | LOOP       |                 |
| 0xC020 | DONE:     |            |                 |

Assume, the BHT has 16 entries, and uses 1-bit prediction, while the BTB has 4 entries, and also uses PERFECT prediction. The 1-bit predictor is initialized to Not Taken (NT) How many mispredictions do we have for each instruction?

Hint: A 1-bit prediction means the prediction is the outcome of the previous access.

|        |           |            | #Mispredictions |
|--------|-----------|------------|-----------------|
| 0xC000 | MOV       | R2, 100    | 0               |
| 0xC004 | MOV       | R1, 0      | 0               |
| 0xC008 | LOOP: BEQ | R1,R2,DONE | 1               |
| 0xC00C | ADD       | R4,R3,R1   | 0               |
| 0xC010 | LW        | R4,0(R4)   | 0               |
| 0xC014 | ADD       | R5,R5,R4   | 0               |
| 0xC018 | ADD       | R1,R1,1    | 0               |
| 0xC01C | В         | LOOP       | 1               |
| 0xC020 | DONE:     |            |                 |

Assume, the BHT has 16 entries, and uses 1-bit prediction, while the BTB has 4 entries, and also uses PERFECT prediction. The 1-bit predictor is initialized to Not Taken (NT) How many mispredictions do we have for each instruction?

Hint: A 1-bit prediction means the prediction is the outcome of the previous acccess.

# **Problems with 1 Bit Prediction**

- Predicts well:
  - □ Always Taken (May make a mistake first time, but after that predicts correctly)
  - □ Always Not Taken
  - □ Taken>>> Not Taken
  - □ Not Taken>>>Taken
- Problem occurs when we have:

- Each such anomaly will cause two mispredictions.
- So, the 1-bit prediction is not good for T, NT sequences where the number of NT is say almost of similar number compared to T branches.

- Consider a 1 bit predictor initialized to T.
- Consider, a branch instruction with the following sequence:
  - a) T T ... T (100 times) NT (5 times) TT ... T (100 times)
  - b) T...T (20 times) NT (5 times) T...T (20 times)

Compute the % mispredictions in both cases.

- □ Case a, shows where Taken>>> Not Taken
- □ Case b, shows where Taken>Not Taken

- Consider a 1 bit predictor initialized to T.
- Consider, a branch instruction with the following sequence:
  - a) T T ... T (100 times) NT (5 times) TT ... T (100 times)
  - b) T...T (20 times) NT (5 times) T...T (20 times)

Compute the % mispredictions in both cases.

- a) TT...T (100 times) (**NT** NT NT NT NT NT)**T**T...T (100 times): % of misprediction = 2/(200+5)=1%
- b) TT...T (20 times) (NT NT NT NT NT NT)TT...T (20 times): % of misprediction = 2/(40+5)=11.11%



### Why we need hysteresis in prediction?

Main motivation is in the prediction of branches at the end of the loops.

LOOPOUT: BEQ R1,R2, DONEOUT

LOOPIN: BEQ R3, R4, LOOPOUT

...

### DONEOUT: ...

- In the case, where the prediction is just the direction that the branch took last, the prediction for the branch terminating the inner loop (ie. LOOPIN) will be a NT, resulting in one misprediction (as it is a taken!)
- Nothing can be much done about this exit misprediction.
- However, in case of nested loops, when the outer loop executes the inner loop afresh, the first prediction for LOOPIN will be a T, resulting in another misprediction.
- We can eliminate this by enforcing that two wrong predictions are needed in a row for a change in prediction.

### **1-bit Predictor**





Each anomaly there are two mis-predictions

### **Predicts well:**

- Always Taken
- Always Not Taken
- Taken>>>Not Taken
- Not Taken>>>Always Taken

#### **Does not Predict so well:**

- Taken>Not Taken
- Not Taken>Always Taken
- Short Loops (loops with an exit condition, one which stays in the loop, and goes back)
- Work bad for cases where Taken ≈ Not Taken

### 2-bit Predictor





These predictors are good when anomaly comes in between!

- A single anomaly will cause 1 misprediction.
- A switch in behavior will cause 2 mispredictions.

# 2-Bit Saturating Predictor Initialization



Start in a strong state:

| 00 | 00 | 00 |
|----|----|----|
| NT | NT | NT |

| 00 | 01 | 10 | 11 |
|----|----|----|----|
| T  | Т  | Т  | Т  |

Start in a weak state:

| 01 | 00 | 00 |
|----|----|----|
| NT | NT | NT |

| 01 | 10 | 10 | 11 |
|----|----|----|----|
| Т  | Т  | Т  | Т  |

If you are wrong about predicting the dominant behavior, we have one less misprediction if we start in the weak state.

# 2-Bit Saturating Predictor Initialization



Consider the sequence when initialized to NT:

| 00 | 01 | 00 | 01 |
|----|----|----|----|
| Т  | NT | Т  | NT |

Start in a weak state:

| 01 | 10 | 01 | 10 |
|----|----|----|----|
| Т  | NT | Т  | NT |

This behavior is bad/ for initialization at the weak state

# A pathological sequence with strong initialization

| 00 | 01 | 10 | 01 | 10 | 01 | 10 |
|----|----|----|----|----|----|----|
| T  | Т  | NT | Т  | NT | Т  | NT |

- So, in reality there is no as such to choose between the two initializations
- Every predictor has a worst case scenario where 100% mispredictions occur.
- Having, a 3-bit predictor can be good when there are 2 NT in between.
- Likewise, we can move to 4-bit predictors, but the cost increases exponentially...Further, the chance of such sequences in real programs is limited.
- So, in real life we have either 2-bit or 3-bit predictors.

### How do we improve? :History vs Majority

NT T NTT NT T NTT ...
NT NT T NT NT NT NT NT...

100 % predictable But not with n-bit predictors.

With 2-bit predictors you will have significant number of mis-predictions!

History: NT T

Prediction: T NT

History: NT,NT NT,T T,NT Prediction: T NT NT

From history we can learn the pattern!
Then this sequence is 100% predictable!

From history we can learn the pattern! In this case, we need 2-bits of history.

### 1-bit history with 2-bit counters



# **Update-Shift-Predict (USP)**

| State     | Pred | Outcome | Correct |
|-----------|------|---------|---------|
| (0,SN,SN) |      | Т       |         |
|           |      | N       |         |
|           |      | Т       |         |
|           |      | N       |         |
|           |      | Т       |         |
|           |      | N       |         |
|           |      | Т       |         |

# **Update-Shift-Predict (USP)**

| State     | Pred | Outcome | Correct  |
|-----------|------|---------|----------|
| (0,SN,SN) | N    | Т       | X        |
| (1,WN,SN) | N    | N       | <b>~</b> |
| (0,WN,SN) | N    | Т       | X        |
| (1,WT,SN) | N    | N       | <b>~</b> |
| (0,WT,SN) | Т    | Т       | <b>~</b> |
| (1,ST,SN) | N    | N       | <b>~</b> |
| (0,ST,SN) | Т    | Т       | <b>~</b> |

If the previous outcome is 0, it predicts T, else N. So, we have perfect prediction.

# Quiz 12: Predict the sequence (NNT)\*

| State     | Pred | Outcome | Correct |
|-----------|------|---------|---------|
| (0,SN,SN) |      | N       |         |
|           |      | N       |         |
|           |      | Т       |         |
|           |      | N       |         |
|           |      | N       |         |
|           |      | Т       |         |
|           |      | N       |         |
|           |      | N       |         |
|           |      | Т       |         |

After 100 repetitions, no of mispreditions is?

# Quiz 12: Predict the sequence (NNT)\*

| State     | Pred | Outcome | Correct |
|-----------|------|---------|---------|
| (0,SN,SN) | N    | N       |         |
| (0,SN,SN) | N    | N       |         |
| (0,SN,SN) | N    | Т       |         |
| (1,WN,SN) | N    | N       |         |
| (0,WN,SN) | N    | N       |         |
| (0,SN,SN) | N    | Т       |         |
| (1,WN,SN) | N    | N       |         |
| (0,WN,SN) | N    | N       |         |
| (0,SN,SN) | N    | Т       |         |

After 100 repetitions, no of mispreditions is? In every round, there is one misprediction. So, in total there are 100 mispredictions.

# **2-bit History Predictor**



3. Predict

10 bits/branch instruction



2. Shift

# **Prediction of (NNT)\***

NNT N N T

History bits=> .... '00' '01' '10' '00'

Counter Directions: C01C1 C2 C01

Final States: ST SN SN ST

- 2-bit history predictor can accurately learn (NNT)\* accurately.
- After an initial warm up period, will learn the pattern with 100% accuracy.
- But we waste 1 2-BC.

### Prediction of (NT)\*

N T N T N

History bits=> .... '01' '10' '01'

Counter Directions: C1♣C2♠C1♣

Final States: SN ST

- Can predict the pattern (NT)\* with 100% accuracy, after the initial warm up period.
- But it is wasting 2 x 2BC.

# **N-bit History Predictor**

- In general N-bit history predictor can learn all patterns of length ≤
  N + 1
  - □ Single bit history can learn patterns of length 2 and also 3.
  - □ 2 bit history can learn pattern of length 2 and also 3.
  - □ Both can learn patterns of length 1, ie. always N or T.
- Cost per entry:  $N + 2^N \times 2$ 
  - □ For 10 bit history size required is more than 1kilobit of information for a single branch.
  - ☐ Most 2BCs are wasted.
  - □ With 10 bit history 1024 counters can be indexed, but in the USP technique only 11 histories are of relevance.
  - □ Lots of histories are not used.
- With increasing N, we can predict longer patterns, but cost and wastage both increase.

- N-bit history with 2 BCs
- Need 1024 entries for each branch to have an entry.

|      | Cost (bits) | (NNNT)* | #of 2 BCs<br>used for<br>(NT)* |
|------|-------------|---------|--------------------------------|
| N=1  |             |         |                                |
| N=4  |             |         |                                |
| N=8  |             |         |                                |
| N=16 |             |         |                                |

- N-bit history with 2 BCs
- Need 1024 entries for each branch to have an entry.

|      | Cost (bits)                                       | (NNNT)* | #of 2 BCs used for (NT)* |
|------|---------------------------------------------------|---------|--------------------------|
| N=1  | 5x1024                                            | No      | 2                        |
| N=4  | $(4 + 2 \times 2^4)1024$                          | Yes     | 2(out of 16)             |
| N=8  | $(8 + 2 \times 2^8)1024$                          | Yes     | 2(out of 256)            |
| N=16 | $(16 + 2 \times 2^{16}) \approx Several$ megabits | Yes     | 2(out of around 65000)   |

```
for(i=0;i!=8;i++)
  for(j=0;j!=8;j++)
  {
     ...(no branches)
  }
```

- At least \_\_\_\_\_
  entries.
- Each entry should have at least \_\_\_\_\_-bit counters
- Number of counters =

i=0

Loop2: j=0

B Loop1

Done:...

if(j==8) B D1

D1: B Loop2

```
for(i=0;i!=8;i++)
for(j=0;j!=8;j++)
     ...(no branches) ____256_
```

Loop1: if(i==8) B Done

//inner loop operations Loop back branches, are always taken

- At least \_\_\_\_4 entries.
- Each entry should have at least 8 -bit counters
- Number of counters =

Pattern: (N N...NT)\* Is of length 9, so we need 8-bits of history.

> Only 9, 2BCs will be used.

# м

### **Sharing Counters**

- N-bit history can index  $2^N$  counters per branch.
  - $\square$  However only O(N) counters are used.
- Can we share the counters, so that some branches with short history can use smaller number of counters, while some with longer history can use more number of counters?
  - □ Idea: We shall have a pool of 2 BCs and share them between the branch entries.
  - □ Cons: There is a possibility that different entries corresponding to different PC values and different history end up in indexing the same 2BC.

### **BiModal Predictor**



- Each entry in the PHT are 2-bits for a 2-BC.
- The PHT is indexed by select PC bits.
- Aliasing happens when two different branches are assigned the same 2-BC.
  - This can be compensated by increasing the PHT, which can be achieved as every entry has only 2 bits.

Scott McFarling, "Combining Branch Predictors", 1993





Average accuracy for conditional branches in first 10 million instructions of SPEC89 traces reached 93.5% for PHT of size 2KB (ie, 8K counters)

But we need to incorporate history into the prediction!

### **Local History Predictor Structure**

shift in the

branch

into the

PHT.

outcome



- For every PC, we have a small number of possible histories.
  - Hence, number of 2BCs used are small for a branch.
  - Thus, if we have a large number of 2BCs, possibility of collisions is low.

#### **Performance**



For very small predictors there is excessive contention for history entries, then storing this history is of no value.

However, above about 128 bytes, the local predictor has significantly better performance.

For large predictors, the accuracy approaches 97.1%!

#### The Pshare Predictor



- The indexing of the 2BCs is not only a function of the history but also of the PC.
- For a collision:  $g(PC_1, H_1) = g(PC_2, H_2)$ . Chances are lesser assuming that the. BHT can be large.

## The Pshare Predictor: Can Increase history bits



Consider, 11 bits of PC with 11 bits of history (need not be same).

Size of PHT Table= $2^{11} \times 11$ 

Size of BHT Table= $2^{11} \times 2$ 

Total Size= $2^{11} \times 13 = 26kBits$ .

Compare with the previous design!

## **Number of Counters depending on History**

- Consider a branch that is always Taken:
  - □ TTTT: In that case, the PC value of the branch gets combined with the same history (it is a constant), and results in accessing the same 2BC. Thus, only 1 counter is used.
  - □ NNNN: Like before only 1 counter is used.
  - □ NTNT: History is either 0101 or 1010, ie. 2 counters are used.
    - Most branches would be like these with short patterns. Thus very few counters are needed leaving room for branches with longer history.
  - □ Say, a long pattern with 16 history bits, we need around 17 counters.
  - □ Thus, keeping the BHT larger (the PHT is more consuming), as per entry is only 2 bits, we can reduce the chance of the overlap.

## .

#### **Global Predictors**

- There exists a weakness in the prediction accuracy while using local histories.
  - □ The decision is based on usually some number of history bits of the branch whose outcome is predicted.
  - ☐ Consider, the following snippet with *correlated branches*:

```
if(aa==2) //b_1 branch
aa=0;
if(bb==2) //b_2 branch
bb=0;
if(aa!=bb)\{//b_3 branch
...
```

If both branches  $b_1$  and  $b_2$  are taken, branch  $b_3$  will not be taken. Local predictors will fail. So, we use a global history register.

#### **GShare**



Single register that stores the history for all the branches. Good for correlated branches.

for(int i=1000;i!=0;i--) if(i%2) n+=I;

Good accuracy on all branches.

History should be:

- For Pshare?
- For Gshare?

LOOP:

BEQ R1, zero, Exit

AND R2, R1, 1

BEQ R2, zero, Even

ADD R3, R3, R1

Even: ADD R1, R1, -1

**BLOOP** 

Easily predictable.

B1 each time not

A single 2BC will

predict accurately

taken, except

Once

For the 2nd branch: BEQ R2, zero, Even, the pattern is (NT T NT T...). Thus, for PShare we need history of length 1.

for(int i=1000;i!=0;i--) if(i%2) n+=I;

Good accuracy on all branches.

History should be:

- For Pshare?
- For Gshare?

LOOP:

BEQ R1, zero, Exit

AND R2, R1, 1

BEQ R2, zero, Even

ADD R3, R3, R1

Even: ADD R1, R1, -1

**BLOOP** 

Easily predictable.

B1 each time not

A single 2BC will

predict accurately

taken, except

Once

For Pshare history should be 1 bit.

for(int i=1000;i!=0;i--) if(i%2) n+=1;

Good accuracy on all branches.

History should be:

- For Pshare?
- For Gshare?

LOOP:

BEQ R1, zero, Exit

AND R2, R1, 1

BEQ R2, zero, Even

ADD R3, R3, R1

Even: ADD R1, R1, -1

**BLOOP** 

Easily predictable.

B1 each time not

A single 2BC will

predict accurately

taken, except

Once

Global History: 011|001|011|001...

For GShare, only 2 history sequences possible:

011 001 011 001

011|001|011|001 ... Thus, 3 bits of history are needed.

## 100

#### **Pshare vs GShare**

- GShare can predict correlated branches, which PShare cannot.
- But GShare requires bigger history.
- So, a tournament predictor tries to use both.
- Predictors are sensitive to data.

```
Consider:
for(i=0;i<N;i++){
  if(A[i]<50)
   do_something();
  if(A[i]>50)
   do_something_else();
}
```

Assume data is randomly distributed in [1...100].

Then PShare may fail.

But GShare will easily learn that second branch depends on first.

If first branch is taken second is not.

If first is not taken then it is very likely second branch will be taken.

Note when A[i]=50, there is a 1% chance for the second branch to be mispredicted.

## 10

#### **Pshare vs GShare**

- GShare can predict correlated branches, which PShare cannot.
- But GShare requires bigger history.
- So, a tournament predictor tries to use both.
- Predictors are sensitive to data.

```
Consider:
for(i=0;i<N;i++){
    if(A[i]<50)
        do_something();
    if(A[i]>50)
        do_something_else();
}
```

Now assume data is sorted.

Sequence: NN...NTT...T

In that case PShare (or a simple bimodal predictor) will win and perform better than GShare.

#### **Tournament Predictor**



- Meta-predictor does not predict the branch, but tells which one is more accurate between the GShare and PShare.
- Note, the 2BCs in the meta-predictor do not count up and down as usual on a T and NT branch.
- Rather they are trained on the success and failure of the GShare and PShare predictors.

#### **Tournament Predictor**



| <b>GShare</b> | <b>PShare</b> |              |
|---------------|---------------|--------------|
|               | $\sqrt{}$     |              |
|               | ×             | $\downarrow$ |
| ×             |               | 1            |
| ×             | ×             |              |

The hysteresis in the 2BC helps to ensure that one off prediction from the two predictors does not change the selection.

**Meta-predictor** 

## I li a va va la i a a l. Dua ali at

#### **Hierarchical Predictors**

- Tournament: Selection between 2 Good Predictors.
  - ☐ It is expensive.
  - ☐ But at a time we are using only one of them.
- Hierarchical: 1 Good, 1 OK predictor
  - □ We use the OK predictor in cases when the branch is easy to predict.
- In tournament predictors, we need to update both on the outcome of a branch which is again costly.
- In hierarchical predictors, we update the OK predictor on each decision, we update the Good predictor only if the OK prediction is not good.



### **Hierarchical Predictor Example**

- Pentium M uses:
  - ☐ A Cheap predictor with 2BCs
  - ☐ Predictor with local history
  - ☐ Predictor with global history

Global history longer than local **BHT** history PHT Large GR **BHT** array of Tag of the PC 2BCS of the branch L\_HIT **G** HIT



### **Hierarchical Predictor Example**

- We update the 2BCs on a branch outcome.
- We update the local/global history predictor if the branch is there inside them.
- Else, we update them only if the previous predictor is not working well!
  - □ So, this way the 2BCs take care of a majority of branches, like always T, or NT, dominant branches.
  - □ We can keep few histories of those branches needed in the local or global predictors.

Large array of 2BCS



## **Loop Detector**

- When a given branch shows a repeated pattern of many NT followed by a single T (or opposite) a special loop detector is used.
- Introduced in Pentium M.
- This is needed as often the number of loops can be much larger than the length of a history register.

Gochman et al., "The Intel Pentium M Processor: Microarchitecture and Performance," Intel Technology Journal, May 2003

## **Loop Detector Architecture**



- 2 BP works fine for 95% of instructions.
- PShare works fine for 95% plus 2% more.
- GShare works fine for 95% plus other 5%.
- The overall predictor is \_\_\_\_\_\_ predictor that chooses between A and \_\_\_\_\_ predictor and \_\_\_\_\_ predictor, which itself chooses between \_\_\_\_\_ and \_\_.

### **Handling Return Instructions**

We have seen several types of branches to predict.

BNE R0, R1, label JUMP CALL

- Direction and Target Address can be predicted by the techniques seen.
- But Function Return is tricky.
  - ☐ While the direction can be predicted by known techniques.
  - ☐ But the target will be mis-predicted.

### Why the Target Address will be Missed?

0x1230: CALL FUN

0x1250: CALL FUN

FUN: ..

**RET** 

The BTB will remember 1234 as the target address for the first RET instruction. For the 2nd RET instruction, it is a miss!

A Branch Target Buffer (BTB) will never predict accurately.

## Return Address Stack (RAS)



- We maintain a small hardware stack, say of size 16.
  - ☐ It is fast!
- During function can push the return address.
- When we see the return address we pop the stack.
- When the stack is full we push in the recent address and an old address is removed from the stack.

## ۲

### **Repair Mechanisms**

- For GShare there are two options for updates:
  - □ Non-speculatively, whereby a bit in the global register will be inserted at (branch) instruction execute/commit.
  - Speculatively, whereby a bit is inserted when the branch is predicted at decode time.
- First, strategy is simple to implement.
- However, it has drawbacks.

```
Consider, if(aa==2) //b_1 branch aa=0; if(bb==2) //b_2 branch bb=0; if(aa!=bb){//b_3} branch ...
```

Consider, a branch b that is predicted at time t and committed at time  $t + \Delta t$ . This could be branch b1. Any branch that needs to be predicted during the interval  $\Delta t$ , say b2 or b3, will not benefit, even if it is predictable.



### **Repair Mechanisms**

- For GShare there are two options for updates:
  - □ Non-speculatively, whereby a bit in the global register will be inserted at (branch) instruction execute/commit.
  - Speculatively, whereby a bit is inserted when the branch is predicted at decode time.
- First, strategy is simple to implement.
- However, it has drawbacks.

```
Consider, if(aa==2) //b_1 branch aa=0; if(bb==2) //b_2 branch bb=0; if(aa!=bb){//b_3} branch
```

This leads to possible miss of correlated branches.

Moreover, the global registers for two consecutive predictions for any branch, say b, might include different ancestors of branch b, even if the same path leading to b was repeated (so same history).

This is because of mispredictions or cache misses that alter the timing of branches before b.

So, as the timing to commit would differ for the prior branches, there effects are not yet reflected in the history of the current branch b.

## **Update using Speculation**

- Speculatively update the global register when the prediction is performed.
- If there is a misprediction, now we need a repair



- Check-point the global register during prediction.
  - $\square$   $GR_{old} \leftarrow GR$
- As instruction fetching is done in program order, the check-pointed GR can be put in a FIFO queue.
- The flip of the predicted bit is shifted in  $GR_{old}$  and queued.
- If the repair is done at commit stage, the head of the queue appended wit the flipped bit becomes the new global register.
- □ All other entries are discarded.

## re.

### **Bimodal and Private History Predictors**

- Updating speculatively does not make much sense.
  - ☐ It would reinforce the decision.
  - Not affecting other entries in the BTB.
  - □ Other BTB entries does not affect the branch entry to be updated.
  - ☐ So, it is usually done at commit stage.
    - Benchmarks show it has no practical effect on prediction accuracy.

## M

#### **BTB** with Direction Predictors

- Both target and direction needs to be simultaneously predicted.
- When the direction is mispredicted, it is very costly.
  - □ All instructions fetched after the branch must be nullified.
  - □ Recovery can happen as late as when the mispredicted branch is committed.
- The second is when a branch is correctly predicted to be taken but there is a BTB miss.
  - Penalty is that no new instruction can be fetched until the target address is computed during the decode stage.
  - ☐ Affects the filling of the pipeline.
- The third is when the branch is correctly predicted to be taken and there is a BTB hit, but the target address does not match.
  - □ This is called misfetch.
  - Can occur in case of indirect jumps.
  - □ From Intel Pentium M, there is a dedicated predictor for indirect branches that use global history registers associated with the target addresses to decrease misfetches.

## Computing the branch execution penalty

- lacktriangle Penalty for a mispredict:  $m_{pred}$
- Penalty for a misfetch:  $m_{fetch}$
- % of branches that the misfetched: $Miss_f$
- % of branches that the mispredicted: $Miss_p$
- Contribution to CPI due to the branches/branch execution penalty:

$$bep = Miss_f \times m_{fetch} + Miss_p \times m_{pred}$$

# **Thank You!**