# A REPORT

# ON

# Computer Architecture Assignment CPUSim

BY

| Name             | ID Number     | Email-ID                              |
|------------------|---------------|---------------------------------------|
| Mudit Chaturvedi | 2018A7PS0248H | f20180248@hyderabad.bits-pilani.ac.in |
| Hardik Parnami   | 2018A7PS0062H | f20180062@hyderabad.bits-pilani.ac.in |
| Kriti Jethlia    | 2018A7PS0223H | f20180223@hyderabad.bits-pilani.ac.in |
| Sristi Sharma    | 2018A7PS0299H | f20180299@hyderabad.bits-pilani.ac.in |
| Mayank Negi      | 2018A7PS0210H | f20180210@hyderabad.bits-pilani.ac.in |

# **Group No. 21**

Submitted to: Dr. Suvadip Batabyal

Under guidance of: Dr. Nikumani Choudhary, Dr. Rajib Ranjan Maiti

Birla Institute Of Technology And Science, Pilani(Hyderabad Campus)

November,2020

# PART A

# 1. **Hardware Modules**:

|      | Type of Module: | e of Module: RAM 🔻 |    |          |
|------|-----------------|--------------------|----|----------|
| name | le              | ength              |    | cellSize |
| RAM  | 256             |                    | 16 |          |

|        | Type of Module | e: Register 🔻 |           |
|--------|----------------|---------------|-----------|
| name   | width          | initial value | read-only |
| ACC    | 16             | 0             |           |
| IR     | 16             | 0             |           |
| MAR    | 8              | 0             |           |
| MDR    | 16             | 0             |           |
| PC     | 8              | 0             |           |
| STATUS | 8              | 0             |           |

|           | Type of Module | : ConditionBit ▼ |          |  |
|-----------|----------------|------------------|----------|--|
| name      | register       | bit              | halt     |  |
| CARRY-BIT | STATUS         | 1                |          |  |
| HALT-BIT  | STATUS         | 0                | <b>✓</b> |  |
| OVERFLOW  | STATUS         | 2                |          |  |

**Explanation:** The Main memory/RAM was specified to be 16 bits for each cell with a capacity for 256 words. Since **MDR** must contain content of Main memory, it was also set to 16 bits wide. Then, since the accumulator/**ACC** has a bi-directional connection with **MDR**, it was also set to 16 bits. The Main memory contains instructions which are transferred to the **IR** register, so the **IR** register must also be 16 bits wide. The **MAR** register holds the memory locations for Main memory, so the range of values it must be able to hold is equal to the number of cells in Main memory. The Main memory was specified to have 256 cells which is equal to 2 raised to the 8th power. Therefore, the **MAR** register needs to be at least 8 bits wide. Since the program counter, **PC** holds the location of the next instruction, it has been set to 8 bits as well.

Therefore, addressing registers of 8-bit width while data registers of 16-bit width.

A **STATUS** register is also created with 8-bit width.

## 2. MicroInstructions:

a. Register to Register Transfer:



**Explanation:** The micro-instructions have been implemented as described in the assignment. For the cases where the destination register is smaller than the source register, the bits containing the address (this scenario occurs only in cases of moving the address), which is always the 8 most significant bits, are transferred.

**Note:** This also contains the **MDR** to **MAR** transfer.

#### b. Arithmetic Operations:

| Type of Microinstruction: Arithmetic |          |         |         |             |             |          |
|--------------------------------------|----------|---------|---------|-------------|-------------|----------|
| name                                 | type     | source1 | source2 | destination | overflowBit | carryBit |
| ACC+MDR                              | ADD      | ACC     | MDR     | ACC         | HALT-BIT    | (none)   |
| ACC-MDR                              | SUBTRACT | ACC     | MDR     | ACC         | HALT-BIT    | (none)   |

**add** and **sub** operations are defined by adding and subtracting the values in **MDR** register to and from those in the accumulator (**ACC**).

#### c. Test:



**Explanation:** In these (Test) micro-instructions, the relation being evaluated is given in the comparison column (NE for !=, GT for >

and so on). CPU Simulator skips the number of lines given in the omission column when the operation specified in the comparison column evaluates to true. We want that if the relation specified in the name column evaluated to true, the line(s) following it is skipped.

The omission values depend on the actual use of the microinstructions when defining the machine instructions (in our case we've used omission value 2 for > and < test microinstructions and 1 others).

#### d. Main Memory Access:



**Explanation:** Main Memory/**RAM** is being indexed by **MAR** and values are being read from it and written to it by **MDR** 

#### e. Increment PC:



#### f. 10:



**Explanation:** Input is being written to accumulator and output for printing is also taken from accumulator.

# g. Decode Instruction:



#### h. Set Condition Bit:



# 3. **Assembly Instructions**:

# a. Unconditional Jump: jmp





## b. Conditional Jump:

## • jmpz





# jmpnz





## • jmpn





#### • jmpp





#### c. Load: Ida





#### d. Store: sta





## e. Input: ipa





# f. Output: opa





# g. Stop: stop





#### h. Add: add





### i. Subtract: sub





j. Memory to Memory Transfer: **m2m** 





**Explanation:** First the address of **dataloc** is being passed to **MAR** using this we retrieve the address part of the value at **RAM[MAR]** into **MAR**. After this we write the data from **ACC/MDR** to the memory at **RAM[MAR]**.

k. Transfer of content of a memory address stored in a location provided in the instruction to accumulator : **m2a** 





**Explanation:** All the steps are same as **m2m** instruction except that final write is from **RAM[MAR]** to **ACC**.

## 4. Fetch Sequence:

```
Fetch Sequence Implementation
PC->MAR
RAM[MAR]->MDR
MDR->IR
INC-PC
DECODE-IR
```

#### 5. **Code**:

```
partA.a ×
 1 ; Program to print positive integers in LIFO order
 2 input_till_0:
            ;take input till 0 is entered
           ipa
5
           ; if negative don't save in stack and again take input
          jmpn input_till_0
;if 0 exit the loop
jmpz if_input_0
6
8
9
10
           storing value in stack
11
           m2m dataloc
12
13
            ;adding one to stack pointer
14
           lda dataloc
15
           add one
16
           sta dataloc
           ;again take imput
19
           jmp input_till_0
20
21 if_input_0:
            reducing the extra incremented stack pointer to point to the topmost element of stack
           lda dataloc
23
24
           sub one
25
           sta dataloc
26
27 output_in_LIFO:
           ; loading value pointed by the stack pointer to accumlator
28
29
           m2a dataloc
30
           printing output
31
           opa
32
33
           ;decrementing stack pointer
           lda dataloc
35
           sub one
36
           sta dataloc
37
38
           ; exit condition to check if we have reached the end of stack
39
           lda dataloc
40
           sub offset_dataloc
           jmpn done
41
42
           ;if not again printing output jmp output_in_LIFO
43
44
45 done:
46
48 dataloc: .data 1 70 ;dataloc is the stack pointer pointing to the top of the stack
49 offset_dataloc: .data 1 70 ; initial value of stack pointer 50 one: .data 1 1 ; stores value 1
```

## **Explanation:**

**dataloc**: stores the location where the positive numbers entered are to be stored, starting from 70 and increasing by 1 each time a number is written to the memory and decreasing by 1 each time a number is retrieved from memory for LIFO printing.

**one:** used to increment and decrement the values of variables by 1.

**offset\_dataloc:** used to store initial location of **dataloc** and helpful in checking if all elements have been printed or not.

input\_till\_0 loop: takes input from user and if number entered is 0, exits to output\_in\_LIFO. If the number entered is positive, it stores the number in the location pointed by dataloc using m2m and increments dataloc by one.

if\_input\_0: Reduces dataloc by one and continues to output\_in\_LIFO.

**output\_in\_LIFO:** print all the positive numbers stored in **dataloc** and then decrements **dataloc** by **one**. If **dataloc** is equal to **offset\_dataloc** i.e. all values have been printed then it exits to **done**.

**done:** ends the program execution.

```
EXECUTING...

Enter Inputs, the first of which must be an Integer: 6 5 4 3 2 1 -5 -4 1 0

Output: 1

Output: 2

Output: 3

Output: 4

Output: 5

Output: 6

Output: 1

EXECUTION HALTED NORMALLY due to the setting of the bit(s): [HALT-BIT]
```

# **PART B**

# 1. **Hardware Modules**:

a. Registers:



Two registers **D1** and **D2** of 16-bit width are added.

b. Register Array:



Register Array of length 8 and width 16 bits is added.

#### 2. MicroInstructions:





Indexing to **RA** is being done by **STATUS** register, in practice however, bits from **IR** are transferred to **STATUS**.

(Bits 5-7 and 8-11 of **IR** have been used as indices for transfer to and from **RA** in machine instructions)

We are using two different sets of indices because in the machine instruction "add r1 r2" and sub r1 r2, 2 registers have to be specified. The length of the bits specified for each index is 3 bits because there are 8 registers in the register array.

b. Data transfer from Register Array to Register:



#### c. Data transfer from Register to Register:

| Type of Microinstruction: |        |             |        |              |         |  |
|---------------------------|--------|-------------|--------|--------------|---------|--|
| name                      | source | srcStartBit | dest   | destStartBit | numBits |  |
| ACC->D1                   | ACC    | 0           | D1     | 0            | 16      |  |
| ACC->D2                   | ACC    | 0           | D2     | 0            | 16      |  |
| ACC->MDR                  | ACC    | 0           | MDR    | 0            | 16      |  |
| D1(8-15)->MAR             | D1     | 8           | MAR    | 0            | 8       |  |
| D1->ACC                   | D1     | 0           | ACC    | 0            | 16      |  |
| D2->ACC                   | D2     | 0           | ACC    | 0            | 16      |  |
| IR(5-7)->STAT             | IR     | 5           | STATUS | 5            | 3       |  |
| IR(8-10)->STA             | IR     | 8           | STATUS | 5            | 3       |  |
| IR(8-15)->MAR             | IR     | 8           | MAR    | 0            | 8       |  |
| IR(8-15)->PC              | IR     | 8           | PC     | 0            | 8       |  |
| MDR->ACC                  | MDR    | 0           | ACC    | 0            | 16      |  |
| MDR->IR                   | MDR    | 0           | IR     | 0            | 16      |  |
| PC->MAR                   | PC     | 0           | MAR    | 0            | 8       |  |

# 3. Assembly Instructions:

#### a. "add r1 r2" and similar: add





The contents of the first register are transferred to accumulator, followed by transfer of contents of second register to **MDR**, then addition occurs inside accumulator (**ACC**).

Note: normal add instruction from Part A has been renamed to adda.

#### b. "sub r1 r2" and similar: sub



The contents of first register are being transferred to accumulator, followed by transfer of contents of second register to **MDR**, then subtraction occurs inside the accumulator (**ACC**).

Note: normal sub instruction from Part A has been renamed to suba.

#### EQUs:



The assignment required instructions of the form "add r1 r2" and "sub r1 r2" and the use of EQUs facilitates that. They replace the string "r1" by 0, "r2" by 1 and so on. This ensures that the correct indices are used in the instructions.

#### 4. Code:

```
partB.a ×
 1 ;Program to take input till 0 is entered and then print the sum of elements entered so far
 2 input till 0: ; loop to take input
      ipa ; take input
     jmpn input_till_0 ; if negative number entered then don't store in memory
     jmpz if_input_0 ;if zero is entered them exit the loop
5
 6
     m2m dataloc ; store the input number in memory
8
     lda dataloc ; increase the memory pointer
10
11
     sta dataloc
12
13
      lda count ; increase count of input numbers
      adda one
15
      sta count
16
17
     jmp input_till_0
19 if input 0:
     Ida dataloc ; reduce the memory pointer so it points to the start of the memory block used to store positive numbers
20
21
      suba count
22
      sta dataloc
23
24 output_sum_FIFO:
    m2a dataloc ;loads the value of memory in accumlator
    adda sum_till_count ;add value in the given memory location to accumlator
     sta sum_till_count ;store in a memory location from accumlator
27
28
     opa ; print value of the accumlator
     lda dataloc ;increase value of memory block pointer
30
31
     adda one
32
     sta dataloc
33
34
     lda count; decrease the value of count
35
     suba one
36
      sta count
37
      jmpp output sum FIFO
38
39
41 dataloc: .data 1 70 ; stores the memory address of the next loc where data can be written / is present
42 one: .data 1 1; constant value 1
43 count: .data 1 0 ;stores number of elements in the memory block
44 sum till count: .data 1 0 ;stores sum so far
45
```

## **Explanation:**

**dataloc**: stores the location where the positive numbers entered are to be stored, starting from 70 and increasing by 1 each time a number is written to the memory and decreasing by 1 each time a number is retrieved from memory for LIFO printing.

**one:** used to increment and decrement the values of variables by 1.

**count:** used to keep track of the number of elements stored/printed.

sum\_till\_count: stores the sum of positive numbers entered till index
count.

input\_till\_0 loop: takes input from user and if number entered is 0, exits to output\_sum\_FIFO. If the number entered is positive, it stores the number in the location pointed by dataloc using m2m and increments dataloc and count by one.

if\_input\_0: Reduces dataloc by count and continues to
output\_sum\_FIFO. This makes dataloc point to the starting of the stored
number sequence.

output\_sum\_FIFO: adds the number in dataloc to sum\_till\_count and prints sum\_till\_count, then it increments dataloc by one and decrements count by one. This happens till count becomes zero after which it exits the program.

```
EXECUTING...

Enter Inputs, the first of which must be an Integer: 1 3 4 2 -1 3 5 -2 2 0

Output: 1

Output: 4

Output: 8

Output: 10

Output: 13

Output: 18

Output: 18

Output: 20

EXECUTION HALTED NORMALLY due to the setting of the bit(s): [HALT-BIT]
```

#### **CONTRIBUTION BY GROUP MEMBERS**

- 1. Mudit Chaturvedi: Worked on Part A of the Assignment (Microinstructions and machine instructions), Part B of the Assignment (Microinstructions and coding).
- 2. Hardik Parnami: Worked on Part A of the Assignment (coding and testing), documentation of Part B of the assignment and on formatting of report and explanations of the first section of report.
- 3. Kriti Jethlia: Worked on Part A of the assignment (Hardware modules and opcodes), Part B of the assignment (Opcodes and coding) and on documentation of the codes for both parts.
- 4. Sristi Sharma: Worked on Part B of the assignment (Hardware modules and machine instructions), documentation of part A of the assignment and on formulation of the report.
- 5. Mayank Negi: Worked on Part A of the assignment (coding and debugging), Part B of the assignment (microinstructions and debugging) and on formatting of report and explanations of the first section of report.