

# HDMI/DVI to LVDS Bridge

Ross Eisenbeis

High Performance Analog

### **ABSTRACT**

This document provides an overview of HDMI/DVI to LVDS bridge solutions. The two-chip solutions receive 3 TMDS pairs and a clock, and output 4 or 8 LVDS data pairs and clocks.

# **Block Diagrams**



Figure 1. Circuit using 1-channel LVDS



Figure 2. Circuit using 2-channel LVDS

The DVI RX output is configurable with pin "PIXS". When PIXS is Low, RGB data is output on 24 bits (QE[23:0]). When PIXS is High, RGB data is split odd/even on 48-bits. The 4 additional bits are VSYNC, HSYNC, DE, and ODCK.



### 1-Channel vs. 2-Channel

The choice between using a 1-channel or 2-channel LVDS transmitter depends on what the connecting panel uses. Most panels that receive LVDS that have a resolution of <1400x1050 use 1-channel, which consists of 3 or 4 LVDS data pairs (depending on 18-bit or 24-bit color). Most panels that have a resolution between 1400x1050 – 1920x1200 use a 2-channel receiver interface, with 6 or 8 LVDS data pairs.

### The DVI RX

There are 3 recommended DVI receivers to choose from:

- TFP401A
- <u>TFP401A-EP</u> (extended temperature range)
- TFP501 (HDCP support)

### The LVDS TX

For 1-channel LVDS, there are 3 recommended devices:

- <u>SN75LVDS83B</u> (supports 10-135MHz; TSSOP or BGA)
- SN75LVDS83C (supports 10-85MHz, and 13-23% lower power than 83B; BGA-only)
- SN65LVDS93A (supports 10-135MHz, and extended temperature range; TSSOP or BGA)

### For 2-channel LVDS,

• DS90C387A is recommended.

### **Notes on Common Resolutions**

- 1280x800 and 720p usually use 1-channel LVDS with a 70-75MHz pixel clock.
- 1080p usually uses 2-channel LVDS with a 74.25MHz clock.
- 1080p 120Hz often uses high frequency HDMI and 4-channel LVDS; this is not supported.

### **Design Guidelines**

- 1. If using the 83B, 83C, or 93A, set power supply "IOVCC" to 3.3V. The DVI RX output is always 3.3V.
- 2. Set the same clock edge for the two devices. If DVI RX pin "OCK\_INV" is High, set LVDS TX pin "CLKSEL" (83B/83C/93A) or "R\_FB" (387A) also High. When using the 387A, set pin "DUAL" to High to set the 48:8 mode.
- 3. Place the two devices reasonably close together to minimize parallel trace length and EMR. Match the trace lengths of the 28-bit/52-bit parallel lines within 1 inch.
- 4. The incoming TMDS data must be DVI-compliant, and not contain HDMI island data (e.g. audio) or deep color (more than 24 color bits).
- 5. Here is the DVI RX reference design (the TFP403 is virtually the same as the TFP401A): <a href="http://focus.ti.com/lit/an/slla134/slla134.pdf">http://focus.ti.com/lit/an/slla134/slla134.pdf</a>



## **Pin Mapping Examples**

The parallel pin mapping defines the sequence of bits in the LVDS lanes. It must match the bit sequence that the panel expects. The 1-channel and 2-channel examples below show common schemes, to serve as a reference.

There's an important caveat for 2-channel applications: different panels define "odd" versus "even" differently. Some say the first pixel (top-left) is odd, and some say it's even. The table on the next page follows the TFP401A's convention that the first pixel is even. If you use a panel that defines the first pixel as odd, then QO[0:23] and QE[0:23] must be swapped from what the table shows, and then Figure 4 will describe odd/even according to your panel's nomenclature.

| DVI    | Description | 83B/83C/93A |  |
|--------|-------------|-------------|--|
| Output | Description | Input       |  |
| QE[0]  | B0 (LSB)    | D15         |  |
| QE[1]  | B1          | D18         |  |
| QE[2]  | B2          | D19         |  |
| QE[3]  | B3          | D20         |  |
| QE[4]  | B4          | D21         |  |
| QE[5]  | B5          | D22         |  |
| QE[6]  | B6          | D16         |  |
| QE[7]  | B7 (MSB)    | D17         |  |
| QE[8]  | G0 (LSB)    | D7          |  |
| QE[9]  | G1          | D8          |  |
| QE[10] | G2          | D9          |  |
| QE[11] | G3          | D12         |  |
| QE[12] | G4          | D13         |  |
| QE[13] | G5          | D14         |  |
| QE[14] | G6          | D10         |  |
| QE[15] | G7 (MSB)    | D11         |  |
| QE[16] | R0 (LSB)    | D0          |  |
| QE[17] | R1          | D1          |  |
| QE[18] | R2          | D2          |  |
| QE[19] | R3          | D3          |  |
| QE[20] | R4          | D4          |  |
| QE[21] | R5          | D6          |  |
| QE[22] | R6          | D27         |  |
| QE[23] | R7 (MSB)    | D5          |  |
| HSYNC  | HSYNC       | D24         |  |
| VSYNC  | VSYNC       | D25         |  |
| DE     | DATA EN     | D26         |  |
|        | RSVD        | D23         |  |
| ODCK   | CLK         | CLKIN       |  |

# 83B/83C/93A serialization CLKOUT Y0 D7 D6 D4 D3 D2 D1 D0 Y1 D18 D15 D14 D13 D12 D9 D8 Y2 D26 D25 D24 D22 D21 D20 D19 Y3 D23 D17 D16 D11 D10 D5 D27



Figure 3. 1-Channel LVDS Connection Example



| DVI<br>Output | Description  | 387A<br>Input |
|---------------|--------------|---------------|
| QO[0]         | Odd B0 (LSB) | B10           |
| QO[1]         | Odd B1       | B11           |
| QO[2]         | Odd B2       | B12           |
| QO[3]         | Odd B3       | B13           |
| QO[4]         | Odd B4       | B14           |
| QO[5]         | Odd B5       | B15           |
| QO[6]         | Odd B6       | B16           |
| QO[7]         | Odd B7 (MSB) | B17           |
| QO[8]         | Odd G0 (LSB) | G10           |
| QO[9]         | Odd G1       | G11           |
| QO[10]        | Odd G2       | G12           |
| QO[11]        | Odd G3       | G13           |
| QO[12]        | Odd G4       | G14           |
| QO[13]        | Odd G5       | G15           |
| QO[14]        | Odd G6       | G16           |
| QO[15]        | Odd G7 (MSB) | G17           |
| QO[16]        | Odd R0 (LSB) | R10           |
| QO[17]        | Odd R1       | R11           |
| QO[18]        | Odd R2       | R12           |
| QO[19]        | Odd R3       | R13           |
| QO[20]        | Odd R4       | R14           |
| QO[21]        | Odd R5       | R15           |
| QO[22]        | Odd R6       | R16           |
| QO[23]        | Odd R7 (MSB) | R17           |
| HSYNC         | HSYNC        | HSYNC         |
| VSYNC         | VSYNC        | VSYNC         |

| DVI<br>Output | Description   | 387A<br>Input |
|---------------|---------------|---------------|
| QE[0]         | Even B0 (LSB) | B20           |
| QE[1]         | Even B1       | B21           |
| QE[2]         | Even B2       | B22           |
| QE[3]         | Even B3       | B23           |
| QE[4]         | Even B4       | B24           |
| QE[5]         | Even B5       | B25           |
| QE[6]         | Even B6       | B26           |
| QE[7]         | Even B7 (MSB) | B27           |
| QE[8]         | Even G0 (LSB) | G20           |
| QE[9]         | Even G1       | G21           |
| QE[10]        | Even G2       | G22           |
| QE[11]        | Even G3       | G23           |
| QE[12]        | Even G4       | G24           |
| QE[13]        | Even G5       | G25           |
| QE[14]        | Even G6       | G26           |
| QE[15]        | Even G7 (MSB) | G27           |
| QE[16]        | Even R0 (LSB) | R20           |
| QE[17]        | Even R1       | R21           |
| QE[18]        | Even R2       | R22           |
| QE[19]        | Even R3       | R23           |
| QE[20]        | Even R4       | R24           |
| QE[21]        | Even R5       | R25           |
| QE[22]        | Even R6       | R26           |
| QE[23]        | Even R7 (MSB) | R27           |
| DE            | ENABLE        | DE            |
| ODCK          | CLK           | CLKIN         |



Figure 4. 2-Channel LVDS Connection Example

### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>