# Efficient Transmitter Design Techniques in Digital Communication

Theresh Babu Benguluri,Sandeep Kumar,Siddharth Maurya,Sai Manasa,Raktim Goswami,Abhishek Bairagi , G V V Sharma\*

1

3

#### Contents

# 2 Physical Layer Framing(PLFRAMING)

Interleaver/Deinterleaver

- LFRAMING)12.1Generation of SOF. . . . .2.2Generation of PLSC. . . .2.3Generation of Pilots. . . .
- 3 Pulse Shaping

1

**References** 3

Abstract—A brief description about the Efficient Transmitter Design techniques. Which includes Interleaver/Deinterleaver for combating bursty errors, Physical Layer Framing for the efficient detection of Frame starting, and Pulse Shaping for combating the InterSymbol Interference.



Fig. 1: Bit Interleaver Structure for 8PSK mapping scheme

#### 1. Interleaver/Deinterleaver

For 8PSK, 16APSK, and 32APSK mapping schemes we will use block interleaver to mitigate the effects of bursty channel. For Concatenated Channel coding schemes bit interleaving is necessary. The mapped data is serially put as column wise and searially read out row wise.

Fig. 1 shows bit interleaving scheme for 8PSK.

Similarly, Fig. 2 shows the BER comparison of % 10<sup>-2</sup> 8PSK mapping scheme with interleaver and without interleaver.

The configuration of the block interleaver for each modulation format is specified [1].

# 2. Physical Layer Framing(PLFRAMING)

PLFRAMING useful for the specifying modulation scheme and code rate and frame characteris-





Fig. 2: Bit interleaver for 8PSK



Fig. 3: Structure of PLFRAME.

tics.In receiver synchronization, Frame synchronization plays a key role.

Fig. 3 shows the Typical Structure of PLFRAME according to [1].

$$I_{2i-1} = Q_{2i-1} = \frac{1}{\sqrt{2}}(1 - 2y_{2i-1})$$
  $i = 1, 2, \dots, 45$  (2.1)

$$I_{2i} = -Q_{2i} = -\frac{1}{\sqrt{2}}(1 - 2y_{2i-1}) \quad 1, 2 \dots, 45 \quad (2.2)$$

The PLHEADER, represented by binary stream,  $y_1, \ldots, y_{90}$  is modulated into 90  $\frac{\pi}{2}$ -BPSK symbols. Eqs.(2.1) and (2.2) shows the generation of  $\frac{\pi}{2}$ -BPSK mapping.

- PLHEADER consists of two fields,
  - 1) Starting of Frame(SOF) 26 symbols
- 2) Physical Layer Signalling Code (PLSC), 64 symbols

# A. Generation of SOF

SOF consistutes a fixed sequence  $18D2E82_{HEX}$  in binary format which is from right to left.

# B. Generation of PLSC

- Generation of PLSC involes definining 7 symbols and multiplying first 6 symbols with the defined G matrix in [1]. First 5 symbols called as MODCOD filed and next 2 symbols as TYPE field.
- First 5 symbols represents MODCOD which specifies Frame's mapping scheme and code rate.
- Next 2 symbols represents TYPE filed which specifies Frame length and presence and absesnce of pilot fileds. (0 = normal: 64 800 bits; 1 = short: 16 200 bits); (0 = no pilots, 1 = pilots)

| Mode     | MOD            | Mode      | MOD<br>COD      | Mode        | MOD             | Mode             | MOD             |  |
|----------|----------------|-----------|-----------------|-------------|-----------------|------------------|-----------------|--|
| QPSK 1/4 | 1 <sub>D</sub> | QPSK 5/6  | 9 <sub>D</sub>  | 8PSK 9/10   | 17 <sub>D</sub> | 32APSK 4/5       | 25 <sub>D</sub> |  |
| QPSK 1/3 | 2 <sub>D</sub> | QPSK 8/9  | 10 <sub>D</sub> | 16APSK 2/3  | 18 <sub>D</sub> | 32APSK 5/6       | 26 <sub>D</sub> |  |
| QPSK 2/5 | 3 <sub>D</sub> | QPSK 9/10 | 11 <sub>D</sub> | 16APSK 3/4  | 19 <sub>D</sub> | 32APSK 8/9       | 27 <sub>D</sub> |  |
| QPSK 1/2 | 4 <sub>D</sub> | 8PSK 3/5  | 12 <sub>D</sub> | 16APSK 4/5  | 20 <sub>D</sub> | 32APSK 9/10      | 28 <sub>D</sub> |  |
| QPSK 3/5 | 5 <sub>D</sub> | 8PSK 2/3  | 13 <sub>D</sub> | 16APSK 5/6  | 21 <sub>D</sub> | Reserved         | 29 <sub>D</sub> |  |
| QPSK 2/3 | 6 <sub>D</sub> | 8PSK 3/4  | 14 <sub>D</sub> | 16APSK 8/9  | 22 <sub>D</sub> | Reserved         | 30 <sub>D</sub> |  |
| QPSK 3/4 | 7 <sub>D</sub> | 8PSK 5/6  | 15 <sub>D</sub> | 16APSK 9/10 | 23 <sub>D</sub> | Reserved         | 31 <sub>D</sub> |  |
| QPSK 4/5 | 8 <sub>D</sub> | 8PSK 8/9  | 16 <sub>D</sub> | 32APSK 3/4  | 24 <sub>D</sub> | DUMMY<br>PLFRAME | 0 <sub>D</sub>  |  |

Fig. 4: MODCOD coding for various mapping schemes



Fig. 5: Physical Layer Signalling generation

Fig. 4 shows the MODCOD coding for various mapping schemes. Similarly, Fig. 5 shows the generation of 64 bits.

After the generation of PLS code, we will again scramble the PLS Code with the fixed SCR sequence which is defined in the [1].

$$PLSC = PLSC \oplus SCR$$
 (2.3)

## C. Generation of Pilots

Pilot block consists of P=36 symbols. Each pilot is composed of un-modulated complex symbol. Where,  $I=Q=\frac{1}{\sqrt{2}}$  The first pilot block inserted 16 slots after the PLHEADER and next is inserted after the 32 slots and so on.

$$K = \begin{cases} 90 \times (S+1) & \text{with out pilots} \\ 90 \times (S+1) + 36 \times \alpha_{PIL} & \text{with pilots} \end{cases}$$
(2.4)

Where ,  $\alpha_{PIL} = \left\lfloor \frac{(S-1)}{16} \right\rfloor$ . Eq.(2.4) specifies the total length K of the PL-

PARAMETERS OF THE normal AND short PLFRAME

|                    | normal frame: $\eta_{\rm LDPC}=64800$ bits |                 |       |       | short frame: $\eta_{\rm LDPC}=16200$ bits |                   |      |       |  |
|--------------------|--------------------------------------------|-----------------|-------|-------|-------------------------------------------|-------------------|------|-------|--|
| $\eta_{	ext{MOD}}$ | S                                          | $lpha_{	t PIL}$ | K     | η (%) | S                                         | $\alpha_{ m PIL}$ | K    | η (%) |  |
| QPSK: 2            | 360                                        | 22              | 33282 | 97.35 | 90                                        | 5                 | 8370 | 96.77 |  |
| 8PSK: 3            | 240                                        | 14              | 22194 | 97.32 | 60                                        | 3                 | 5598 | 96.46 |  |
| 16APSK: 4          | 180                                        | 11              | 16686 | 97.09 | 45                                        | 2                 | 4212 | 96.15 |  |
| 32APSK: 5          | 144                                        | 8               | 13338 | 97.17 | 36                                        | 2                 | 3402 | 95.24 |  |

Fig. 6: paramters of plframe

FRAME. Smiliarly, Fig. 6 Shows the Parameters of PLFRAME.

## 3. Pulse Shaping

$$Y_k(m) = H_k(m) * X_k + V_k(m) \quad m = 1, ..., M; k = 1, ..., N$$
(3.1)

Where, $H_k$  represents the pulse shape, $V_k(m) \sim$  $\mathcal{N}(0, \sigma^2)$ . At the Receiver we will,

$$Y_k(m) * H_k^*(M - m) = H_k^*(M - m) * H_k(m) * X_k + V_k(m)$$
(3.2)

H(f) will be choosen from the [1] which is converted to time domain form to get  $H_k(m)$ 

onverted to time domain form to get 
$$H_k(m)$$
 
$$H(f) = \begin{cases} 1 & |f| < f_N(1 - \alpha) \\ \left\{ \frac{1}{2} + \frac{1}{2} \sin \frac{\pi}{2} \left[ \frac{f_N - |f|}{\alpha} \right] \right\}^{\frac{1}{2}} & |f| = f_N(1 - \alpha) \\ 0 & |f| > f_N(1 - \alpha) \end{cases}$$
(3.3)

#### REFERENCES

[1] A. Morello and V. Mignone, "DVB-S2X: The New Extensions to the Second Generation DVB Satellite Standard DVB-S2," Int. J. Satell. Commun. Netw., vol. 34, no. 3, pp. 323-325, May 2016. [Online]. Available: https://doi.org/10.1002/sat.1167