

Data sheet acquired from Harris Semiconductor SCHS021D – Revised September 2003

# CD4011B, CD4012B, CD4023B Types

# **CMOS NAND GATES**

High-Voltage Types (20-Volt Rating)

Quad 2 Input — CD4011B Dual 4 Input — CD4012B Triple 3 Input — CD4023B

■ CD4011B, CD4012B, and CD4023B NAND gates provide the system designer with direct implementation of the NAND function and supplement the existing family of CMOS gates. All inputs and outputs are buffered.

The CD4011B, CD4012B, and CD4023B types are supplied in 14-lead hermetic dual-in-line ceramic packages (F3A suffix), 14-lead dual-in-line plastic packages (E suffix), 14-lead small-outline packages (M, MT, M96, and NSR suffixes), and 14-lead thin shrink small-outline packages (PWR suffix). The CD4011B and CD4023B types also are supplied in 14-lead thin shrink small-outline packages (PW suffix).

#### Features:

- Propagation delay time = 60 ns (typ.) at C<sub>L</sub> = 50 pF, V<sub>DD</sub> = 10 V
- Buffered inputs and outputs
- Standardized symmetrical output characteristics
- Maximum input current of 1 μA at 18 V over full package temperature range; 100 nA at 18 V and 25°C
- 100% tested for quiescent current at 20 V
- 5-V, 10-V, and 15-V parametric ratings
- Noise margin (over full package temperature range:

1 V at V<sub>DD</sub> = 5 V 2 V at V<sub>DD</sub> = 10 V 2.5 V at V<sub>DD</sub> = 15 V

 Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of "B" Series CMOS Devices"



## MAXIMUM RATINGS, Absolute-Maximum Values:

| DC SUPPLY-VOLTAGE RANGE, (VDD)                                            |                                      |
|---------------------------------------------------------------------------|--------------------------------------|
| Voltages referenced to VSS Terminal)                                      | 0.5V to +20V                         |
| INPUT VOLTAGE RANGE, ALL INPUTS                                           | 0.5V to V <sub>DD</sub> +0.5V        |
| DC INPUT CURRENT, ANY ONE INPUT                                           | ±10mA                                |
| POWER DISSIPATION PER PACKAGE (PD):                                       |                                      |
| For TA = -55°C to +100°C                                                  | 500mW                                |
| For T <sub>A</sub> = +100°C to +125°C                                     | Derate Linearity at 12mW/OC to 200mW |
| DEVICE DISSIPATION PER OUTPUT TRANSISTOR                                  |                                      |
| FOR TA = FULL PACKAGE-TEMPERATURE RANGE (All Package                      | Types) 100mW                         |
| OPERATING-TEMPERATURE RANGE (TA)                                          | 55°C to +125°C                       |
| STORAGE TEMPERATURE RANGE (Tstg)                                          | 65°C to +150°C                       |
| LEAD TEMPERATURE (DURING SOLDERING):                                      |                                      |
| At distance 1/16 $\pm$ 1/32 inch (1.59 $\pm$ 0.79mm) from case for 10s ma | ax +265°C                            |



### RECOMMENDED OPERATING CONDITIONS

For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges:

| CHARACTERISTIC                                                                | LIMITS |      | LINUTO |
|-------------------------------------------------------------------------------|--------|------|--------|
|                                                                               | MIN.   | MAX. | UNITS  |
| Supply-Voltage Range (For T <sub>A</sub> = Full Package<br>Temperature Range) | 3      | 18   | v      |



### **TERMINAL ASSIGNMENTS**







CD4023B

Copyright 2003, Texas Instruments Incorporated