

# Steps to setup RISC-V based SoC verification environment

# **Agenda**

- Introduction
- Creating an SoC verification environment
  - o Block diagram
  - Three steps to setup the environment
- UVM architecture
- Converting C programs to binary files
  - o Compiling C program: behind the scene
  - Pre-processing
  - Compilation
  - o Assembly and linking
    - o start.S file
  - Loader
  - How to setup interrupts
- Synchronizing C programs and UVM tests
- Summary





# Introduction: SoC verification environment

- A means to check the full system before going to foundry
- A <u>must have</u> requirement for every SoC project
- Used to test the connections between different components of an SoC
- Check whether interrupts and their ISR routines are working correctly
- It not only helps in the exhaustive verification of the SoC for design and verification engineers but also helps the firmware and software engineers to write and debug the device drivers and application software





# **Block diagram**





# Three steps to setup the environment

- Creating an SoC verification environment can be divided into three steps:
  - 1. UVM Architecture
  - 2. Converting C programs to binary files
  - 3. Synchronizing C programs and UVM tests
- We will be using a RISC-V based CPU and its associated tool chain









- Ability to write directed and random tests, which can test the various aspects of the SoC
- Raise/drop objection mechanism provides the flexibility to control the tests
- This feature is helpful in controlling the stop condition of the test from the C program
- Provide the flexibility of using powerful features of SystemVerilog such as assertions, functional coverage, randomization, etc.
- UVM agents written for various IPs (VIPs) can also be reused, for example, if certain pins of the SoC need driver for testing point of view







- For every UVM test, there will be a C test
- C tests are used to program the register blocks
- UVM tests are used to provide the start and stop condition of the tests and to drive the pins
  of an SoC, if required
- A shared space on the DUT will be present and will be accessed by the CPU through the frontdoor
- The synchronizer component in the testbench will access this location through the backdoor
- This shared space will be used for synchronization and for data transfer





# Converting C/assembly programs to binary files





# Compiling C program: behind the scene

Compiling C program basically include four stages:





# **Pre-processing**

- This is the first phase through which source code is passed
- This phase include:
  - Removal of comments
  - Expansion of macros
  - Expansion of the included files
  - Conditional compilation



# Compilation

- In this stage, the preprocessed code is translated to assembly instructions specific to the target processor architecture
- Since our target processor is based on RISC-V ISA, we need the cross compiler for converting the code to RISC-V based assembly instructions

"riscv32-unknown-elf-gcc ../start.S ../test.h ../gpio.h ../gpio.c -o gpio.o -static - nostdlib -nostartfiles -lm -lgcc -T ../link.ld"

- riscv32-unknown-elf-gcc is the command used for compiling the program targeted for embedded processors based on RISC-V 32bit instruction set
- This command comes along with various command line options of RISC-V toolchain

https://github.com/riscv/riscv-gnu-toolchain



# Compilation

 'test.h', 'gpio.h' files contain the register information of the test block and GPIO block in the form of C structures. These structures are used for reading/writing to the block registers. They are automatically generated with the help of IDesignSpec<sup>TM</sup>.

typedef struct {

```
/**** This file is auto generated by IDesignSpec (http://www.agnisys.com) .
/* generated by : Agnisys40*/
/* generated from : C:\Users\Agnisys40\Desktop\test.docx*/
/* IDesignSpec rev : idsbatch v6.26.38.0*/
#ifndef TEST REGS H
#define hwint32 uint32 t
#define hwint uint32 t
#define hwint8 uint8 t
#include <stdint.h>
#define TEST REGS H
/* TEST DESCRIPTION : */
typedef union {
   struct {
       hwint f : 32;
                              /* 31:0 SW=rw HW=na 0x0 */
   } bf;
   hwint dw:
   hwint8 stride[0x8];
} test_test;
typedef struct {
   test test test[0xA];
} test s;
#ifdef IDS LITTLE ENDIAN
   #define test test READMASK 0xFFFFFFFF
```

```
gpio cfg cfg;
   gpio pin cfq pin cfq[0x8];
   qpio status status;
   gpio enable enable;
   gpio gpio in gpio in;
   gpio gpio out gpio out;
} gpio s;
#ifdef IDS LITTLE ENDIAN
   #define gpio cfg READMASK 0x3
   #define gpio cfg WRITEMASK 0x3
   #define gpio cfg VOLATILEMASK 0x0
   #define gpio cfg RESETMASK 0x3
   #define gpio cfg DEFAULT 0x00000000
   #define gpio pin cfg READMASK 0x7F
   #define gpio pin cfg WRITEMASK 0x7F
   #define gpio pin cfg VOLATILEMASK 0x0
   #define gpio pin cfg RESETMASK 0x7F
   #define gpio pin cfg DEFAULT 0x00000000
   #define gpio status READMASK 0xFF
   #define gpio status WRITEMASK 0xFF
   #define gpio status VOLATILEMASK 0xFF
```

# Compilation

• 'start.S' file is a special file which we will talk about in later slides. 'gpio.c' file contains the code for initializing and testing the GPIO block.

```
int main (void) {
  int rd data = 0x0;
  int data0 = 0 \times 0;
  int data1 = 0x0:
  int data array[2] = \{0xf0,0x50\};
  rd_data= test_h->test[0].dw; //read start/stop test register
  while (rd data == 0 \times 0) {
    rd data = test h->test[0].dw;
  }
  data0 = test h->test[5].dw; ///data from the sv side 0x5
  data1 = test h->test[6].dw; //data from the sv side
  // configuring gpio pins as input
  gpio->pin_cfg[0].dw = 0x0;
  gpio->pin cfg[1].dw = 0x0;
  gpio->pin cfg[2].dw = 0x0;
  qpio->pin cfq[3].dw = 0x0;
  // configuring gpio pins as output
  qpio->pin cfq[4].dw = 0x1;
  gpio->pin cfg[5].dw = 0x1;
  gpio->pin cfg[6].dw = 0x1;
  qpio->pin cfq[7].dw = 0x1;
```

```
qpio->enable.dw = data1; // enable the interrupts
qpio->cfq.dw = 0x3; //enable the qpio block
test h\rightarrow test[3].dw = 0x1; //release the sv side
gpio->gpio out.dw = data array[0];
rd data = qpio->qpio in.dw; //read the qpio in values 0x5
test h->test[8].dw = 0x1;
test h->test[9].dw = rd data;
if(rd data != data0) {
  test h\rightarrow test[1].dw = 0x1;
rd data = 0 \times 0;
rd data = qpio->status.dw; //read the status vlaue
test h->test[8].dw = 0x2;
test h->test[9].dw = rd data;
gpio->gpio out.dw = data array[1];
block h->enable.dw = 0x3;
block h-post.dw = 0x3;
test h->test[0].dw = 0x0;
 return 0:
```

# **Assembly and linking**

- In assembly stage, an assembler is used to translate the assembly instructions to object code. The output consists of actual instructions to be run by the target processor.
- In the linking stage, linker will arrange the pieces of object code so that functions in some pieces can successfully call functions in other ones. It will also add pieces containing the instructions for library functions used by the program.
- "riscv32-unknown-elf-gcc ../start.S ../test.h ../gpio.h ../gpio.c -o gpio.o -static nostdlib -nostartfiles -lm -lgcc -T ../link.ld"
- 'link.ld' is the custom linker script that tells the linker in what memory locations to put different sections of the code.



# **Assembly and linking**

Contains information about constant variables

SECTIONS . = 0x8000000000 $. = 0 \times 200000000;$ 

ENTRY( start)

.text : { \*(.text) }

OUTPUT ARCH ( "riscv" )

global pointers , .data : {\*(.data)}

.rodata : {\*(.rodata)}

.sdata : { \*(.srodata.cst16) \*(.srodata.cst8) \*(.srodata.cst4) \*(.srodata.cst2) \*(.srodata\*)

\*(.sdata .sdata.\* .qnu.linkonce.s.\*)

.sbss : {

\*(.scommon)

.bss : {\*(.bss)} \_end = .;

Contains program information

Contains information about global and static variables

variables

\*(.sbss .sbss.\* .qnu.linkonce.sb.\*) Contains information about the uninitialized

Contains structure

information

# **Assembly and linking**

Following command dumps the elf file into human readable file:

"riscv32-unknown-elf-objdump -Ds gpio.o > gpio.ds"

```
Disassembly of section .text:
                                                                       8000057e <main>:
                                                                       8000057e:
                                                                                                              addi
                                                                                    7179
                                                                                                                       sp, sp, -48
800000000 < start>:
                                                                       800 0580:
                                                                                    d622
                                                                                                                   s0,44(sp)
80000000:
             a04d
                                            800000a2 <startup>
                                                                       8000 582:
                                                                                    1800
                                                                                                               addi
                                                                                                                       s0, sp, 48
80000002:
                                                                       80000 84:
             0001
                                                                                    fe042623
                                       nop
                                                                                                              zero, -20 (s0)
80000004:
             00000013
                                                                       800005 8:
                                                                                    fe042423
                                                                                                                    -24(s0)
                                   nop
80000008:
             00000013
                                   nop
                                                                       8000058
                                                                                    fe042223
                                                                                                                    ,-28(s0)
8000000c:
             00000013
                                                                       80000590
                                                                                    0f000793
                                                                                                                   40
                                   nop
                                                                       80000594
                                                                                    fcf42e23
                                                                                                                   36(s0)
                                                                                                  Data stored at
80000010 <trap vector>:
                                                                       80000598:
                                                                                     05000793
                                                                                                   that location
80000010:
             7119
                                        addi
                                                sp, sp, -128
                                                                       8000059c:
                                                                                      kf42023
                                                                                                                   32 (s0)
80000012:
             c206
                                                                       800005a0:
                                                                                       1a783
                                                                                                                   (qp) # 20000000 <test h>
                                           ra, 4 (sp)
80000014:
             c40a
                                            sp, 8 (sp)
                                                                       800005a4:
                                                                                                                   a5,0(a5)
80000016:
             c60e
                                            gp, 12 (sp)
                                                                       800005a6:
                                                                                    fè
                                                                                          623
                                                                                                               a5,-20(s0)
80000018:
             c812
                                            tp, 16 (sp)
                                                                       800005aa:
                                                                                                                   800005b6 <main+0x38>
                                                                                    a03
8000001a:
             ca 16
                                            t0,20(sp)
                                                                       800005ac:
                                                                                    0007
                                                                                                              a5,0(qp) # 20000000 <test h>
8000001c:
                                            t1,24(sp)
                                                                       800005b0:
                                                                                    4200
             cc1a
                                                                                                               lw a5.0(a5)
8000001e:
             ce1e
                                            t2,28(sp)
                                                                       800005b2:
                                                                                                              a5,-20(s0)
                                                                                           Physical
80000020:
             d022
                                            s0,32(sp)
                                                                       800005b6:
                                                                                                              a5, -20(s0)
80000022:
             d226
                                                                                    ail
                                            s1,36(sp)
                                                                       800005ba:
                                                                                           address
                                                                                                                       a5,800005ac <main+0x2e
80000024:
             d42a
                                            a0,40(sp)
                                                                       800005bc:
                                                                                                              a5,0(qp) # 20000000 <test h>
80000026:
             d62e
                                            a1,44(sp)
                                                                       800005c0:
                                                                                    579c
                                                                                                               lw a5,40(a5)
80000028:
             d832
                                            a2,48(sp)
                                                                       800005c2:
                                                                                    fef42423
                                                                                                               a5,-24(s0)
8000002a:
             da36
                                            a3,52(sp)
                                                                       800005c6:
                                                                                    0001a783
                                                                                                             a5,0(qp) # 20000000 <test h>
8000002c:
             dc3a
                                            a4,56(sp)
                                                                       800005ca:
                                                                                    5b9c
                                                                                                               lw a5,48(a5)
8000002e:
             de3e
                                            a5,60(sp)
                                                                       800005cc:
                                                                                    fef42223
                                                                                                              a5,-28(s0)
80000030:
                                                                       800005d0:
                                                                                    0081a783
             c0c2
                                            a6,64(sp)
                                                                                                               a5,8(qp) # 20000008 <qpio>
80000032:
             c2c6
                                            a7,68(sp)
                                                                       800005d4:
                                                                                    0007a223
                                                                                                               zero, 4 (a5)
80000034:
             c4ca
                                           s2,72(sp)
                                                                       800005d8:
                                                                                    0081a783
                                                                                                              a5,8(qp) # 20000008 <qpio>
80000036:
             c6ce
                                           s3,76(sp)
                                                                       800005dc:
                                                                                    0007a423
                                                                                                               zero, 8 (a5)
80000038:
                                                                       800005e0:
                                                                                                               a5,8(qp) # 20000008 <qpio>
             c8d2
                                           s4,80(sp)
                                                                                    0081a783
8000003a:
                                           s5,84 (sp)
                                                                       800005e4:
                                                                                    0007a623
                                                                                                              zero, 12 (a5)
             cad6
```



Equivalent assembly

instruction



# start.S file

- 'start.S' file contains the entry point of the program
- This file contains assembly instructions for startup code and these instructions are run first prior to the programs
- It includes initialization of all general-purpose registers to zero values
- It includes initialization of the stack pointer
  - Stack pointer initialization is a must requirement if you want to run C programs
  - Stack pointer is used to store the intermediate results of the functions, state of the program when an
    interrupt occurs, and state of the function when a function calls another function
- It also includes instructions to initialize certain embedded registers of the processor for enabling different functionalities



## start.S file

```
.text
                                                               void init(){
.global start
start:
                                                                 int rdata;
  j startup
                                         startup:
                                                                 unsigned int data;
                                            li x1,0
.align 4
                                            li x2,0
                                                                 /////////////////////mstatus////
                                            li x3,0
                                                                 asm("csrr %0, 0x300" : "=r"(rdata) :);////
trap vector: ///only for the swerve Core
                                            li x4,0
                                                                 rdata = rdata | 0x00000008;
                                            li x5,0
                                                                 // mstatus global interrupt enable
  addi sp, sp, -32*REGBYTES
                                            li x6,0
                                                                 asm("csrw 0x300,%0" : : "r"(rdata) :);
                                            li x7,0
  sw x1, 1*REGBYTES(sp)
                                            li x8,0
                                                                 /////////////////////mie////////
  sw x2, 2*REGBYTES(sp)
                                            li x9,0
  sw x3, 3*REGBYTES(sp)
                                                                  data = 1 << 11;
                                            li x10,0
                                                                 //write to mie swerve core reigster for enabling external interrupt
  sw x4, 4*REGBYTES(sp)
                                                                 asm("csrw 0x304,%0" : : "r"(data) :);
  sw x5, 5*REGBYTES(sp)
  sw x6, 6*REGBYTES(sp)
  sw x7, 7*REGBYTES(sp)
                                                                 pic init();
                                         la t0, trap vector
   sw x8, 8*REGBYTES(sp)
                                         csrw mtvec, t0
  sw x9, 9*REGBYTES(sp)
  sw x10, 10*REGBYTES(sp)
                                         .option push
  sw x11, 11*REGBYTES(sp)
                                         .option norelax
  sw x12, 12*REGBYTES(sp)
                                         la gp, global pointer$
  sw x13, 13*REGBYTES(sp)
                                         .option pop
  sw x14, 14*REGBYTES(sp)
                                         li sp, 0x20004000
  sw x15, 15*REGBYTES(sp)
  sw x16, 16*REGBYTES(sp)
                                         call init
  sw x17, 17*REGBYTES(sp)
                                         call main
  sw x18, 18*REGBYTES(sp)
```



# Loader

- A loader is a system program, which takes the object code of a program as input and prepares it for execution
- A loader loads the machine code corresponding to the object modules into the allocated memory space and makes the program ready to execute
- Program data extracted from the '.text' section of object code goes into the instruction memory and the data used by the program goes into the data memory
- Since we do not have any kind of loader available in the SoC verification environment, we need to load the binary data into the memories so that processor can process it
- Verilog provides the \$readmemh and \$readmemb functions for the same
- These allow us to initialize memory from a text file with either hex or binary values



# Loader

"riscv32-unknown-elf-objcopy -O verilog --only-section ".text\*" --set-start 0x0 gpio.o program.hex"

- riscv32-unknown-elf-objcopy is a command line option used to extract the binary information of the .text section from the object file and dump into the program.hex file
- program.hex file will contain the program bitstream that will be executed by the processor

"riscv32-unknown-elf-objcopy -O verilog --only-section ".data\*" --only-section ".rodata\*" --only-section ".sdata\*" --only-section ".bss\*" --set-start 0x0 gpio.o data.hex"

- extract the information from the .data, .rodata, .sdata and .bss sections and dump it into the data.hex file
- Data.hex file contains data that the program will use during its execution





### Why do we need interrupts?

- Interrupts are used to tell the processor that a device requires attention
- Interrupts are used to interrupt the active process, store the process state, service the device, and continue with the running program as if nothing had happened
- Interrupts are the fundamental building blocks of multi-tasking operating systems
- Interrupts ensure that devices are serviced in a timely manner



- In order to setup the interrupts, first we must enable the interrupts' functionality in processor
- We have used the SweRV\_EH1 Core based on RISC-V architecture in our design
- So in order to enable the external interrupts, first we must set the mie bit of the mstatus register. This bit is used to enable/disable all interrupts whether they are internal, external, or timer interrupts
- The mie register than controls enabling/disabling of internal/machine timer interrupts, external interrupts, software interrupts, and local error interrupts. The meie bit of the mie register is used to control the external interrupts, so, we have to set the mie bit of mstatus and the meie bit of the mie register in order to enable the external interrupts.
- After receiving the interrupt request, the processor will finish its current execution and then jump to service the interrupt request



- Processor must know the address from which it will fetch the instructions for servicing the interrupt
- In RISC-V architecture, the mtvec register contains the address of the routine
- This register needs to be initialized with the address where the interrupt service routines are stored

https://github.com/chipsalliance/Cores-SweRV



```
trap vector:
  addi sp, sp, -32*REGBYTES
                                 la t0, trap vector
                                 csrw mtvec, t0
  sw x1, 1*REGBYTES(sp)
  sw x2, 2*REGBYTES(sp)
                                 .option push
                                 .option norelax
   sw x3, 3*REGBYTES(sp)
  sw x4, 4*REGBYTES(sp)
                                 la gp, global pointer$
                                 .option pop
   sw x5, 5*REGBYTES(sp)
  sw x6, 6*REGBYTES(sp)
                                 li sp, 0x20004000
  sw x7, 7*REGBYTES(sp)
  sw x8, 8*REGBYTES(sp)
                                 call init
                                call main
  sw x9, 9*REGBYTES(sp)
  sw x10, 10*REGBYTES(sp)
 // meicpct Capture winning claim id and priority
 csrwi 0xBCA, 1
 call interrupt handler
 lw x1, 1*REGBYTES(sp)
 lw x2, 2*REGBYTES(sp)
 lw x3, 3*REGBYTES(sp)
 lw x4, 4*REGBYTES(sp)
 lw x5, 5*REGBYTES(sp)
 lw x6, 6*REGBYTES(sp)
 lw x7, 7*REGBYTES(sp)
 lw x8, 8*REGBYTES(sp)
 lw x9, 9*REGBYTES(sp)
 lw x10, 10*REGBYTES(sp)
```

```
void init(){
  int rdata;
  unsigned int data;
  //////////////////////mstatus////
  asm("csrr %0, 0x300" : "=r"(rdata) :);////
  rdata = rdata \mid 0x000000008;
  // mstatus global interrupt enable
  asm("csrw 0x300,%0" : : "r"(rdata) :);
  //////////////////////mie////////
  data = 1 << 11;
  //write to mie swerve core reigster for enabling external interrupt
  asm("csrw 0x304,%0" : : "r"(data) :);
 pic init();
void interrupt handler(){
    unsigned int idx;
    void(*func ptr[])() = {dummy handle, qpio handle, intr handle};
    asm("csrr %0, 0xFC8" : "=r"(idx) :);
    idx = (idx >> 2) & 0x0000000ff;
    (*func ptr[idx])();
```



# Why do we need synchronization b/w C programs and UVM tests?

- C and UVM are two different worlds
- We need certain synchronization so that both programs can interact with each other
- We may want to drive some pins of an SoC after certain blocks are configured for testing some features
- We may want in the C program to stop for some events that are triggered by the UVM side
- There may be requirements for generating errors for testing purpose from the C program
- We may want to finish the test when the C program has completed its execution



# Synchronizing C programs and UVM tests





# Synchronizing C programs and UVM tests





- Certain rules are defined for synchronization and passing information between C and UVM tests
- A certain space in the memory or in the block will be used for sharing the information between C and UVM tests
- Memory space of SRAM or certain IP register can be used for it and this shared space should not be used by the program and it should only be used for synchronization purpose
- C programs access this shared storage through the frontdoor (time consuming) whereas the UVM side accesses this space through the backdoor
- For our environment we have used 10 32-bit registers of the synchronizer block
- First 5 registers are used for the synchronization and rest are used for passing information between the two sides



| Location                 | Functionality                                                            |
|--------------------------|--------------------------------------------------------------------------|
| Location_0               | Provides starts or stops condition to uvm_test                           |
| Location_1               | Provides uvm_error functionality to C program                            |
| Location_2               | Provides uvm_fatal functionality to C program                            |
| Location_3               | Provides waiting event on UVM side and event trigger condition on C side |
| Location_4               | Provides waiting event on C side and event trigger condition on UVM side |
| Location_5 to Location_9 | Used to pass data between two sides                                      |
|                          |                                                                          |



### Location\_0 :-

The 0th bit of location\_0 gives information about the start and stop of the test. A transition from 0->1 represent the start condition of the test, whereas the transition from 1->0 represent the stop condition of the test. Both C program and UVM side can start the test. The user can use the stop functionality from C program to call the drop objection of the test or may use other ways to stop the test.

### Location\_1:-

This location provides C program a functionality to generate the UVM\_ERROR if an error condition occurs. Whenever a C program writes 1 to that location, a uvm\_error condition is generated, and a counter is incremented on the UVM side to display the number of errors that have occurred. Whenever C writes 1 to that location, after giving an error the synchronizer will clear this register from the backdoor in order to take another error from the C program.



### Location\_2:-

This location provides C program a functionality of generating a UVM\_FATAL condition. Whenever C program writes 1 to this location, UVM will generate a fatal condition and the test will be automatically stopped.

### Location\_3 :-

This location provides an event for the UVM side. UVM side can use this as waiting condition after which it can resume its operation. This event is triggered by C program by writing 1 to this location. After the event is triggered, this location will be cleared by the UVM side for next synchronization. A typical example of this synchronization would be, if you want to drive some pins of the SoC but only after certain blocks are initialized.

### Location\_4 :-

This location provides an event for C program. The C program can wait on this event which will be triggered by the UVM side. C program continuously reads this location until its value become 1 and then signals the UVM side by writing 1 to location\_3.



### Location\_5 to Location\_9 :-

Location\_0 to Location\_4 are used for synchronization purpose whereas Location\_5 to Location\_9 are used for passing data from C program to UVM or vice versa. C program can use this location for getting the randomized data from UVM side.

| UVM                                    | С                                 |  |  |
|----------------------------------------|-----------------------------------|--|--|
| sync.wait_for_start()                  | $test_h->test[0].dw = 0x1$        |  |  |
| sync.wait_for_stop()                   | $test_h->test[0].dw = 0x0$        |  |  |
| sync.test_start()                      | While(test_h->test[0].dw==0) {}   |  |  |
| sync.test_stop()                       | While(test_h->test[0].dw==1) {}   |  |  |
| sync.check_error() generate UVM_ERROR, | $test_h->test[1].dw = 0x1$        |  |  |
| increment the static counter and after |                                   |  |  |
| that clear that location.              |                                   |  |  |
| sync.check_fatal() generate UVM_FATAL  | $test_h->test[2].dw = 0x1$        |  |  |
| condition                              |                                   |  |  |
| sync.wait_for_cpu()                    | $test_h->test[3].dw = 0x1$        |  |  |
| sync.release_cpu()                     | While(test_h->test[4].dw ==0){}   |  |  |
|                                        | test_h->test[3].dw=0x1            |  |  |
| sync.wr_data(location , data)          | data0 = test_h->test[location].dw |  |  |
| sync.rd_data(location, data)           | test_h->test[location].dw = data  |  |  |





# **Summary**

- SoC verification environment is critical for every project
- It helps thorough testing of the entire system, with all the original components that will be present in a chip
- Same approach can be used to verify other SoCs whose processors are based on other ISAs
- Only change will be conversion of C programs and the interrupt setup
- Rest of the steps will remain same
- This environment has one disadvantage: long and time-consuming simulations because of the presence of CPU along with the IPs
- Our tool ARVV helps in creating this environment



## References

- https://github.com/chipsalliance/Cores-SweRV/tree/master/docs
- <a href="https://github.com/riscv/riscv-gnu-toolchain">https://github.com/riscv/riscv-gnu-toolchain</a>
- https://sourceware.org/binutils/docs-2.27/ld/Scripts.html
- http://ibiblio.org/gferg/ldp/GCC-Inline-Assembly-HOWTO.html
- https://embeddedartistry.com/blog/2019/04/08/a-general-overview-of-what-happensbefore-main/
- https://github.com/riscv/riscv-4th-workshop-tutorials/
- https://riscv.org/specifications/privileged-isa/



# **Agnisys Webinar Series**

### BRINGING THE LATEST AUTOMATION IN IP/FPGA/SOC TO YOUR HOME!

Time: 10:00 AM - 11:00 AM PDT

| Correct by construction SV UVM code with DVinsight - a smart editor    | 30-April-2020                                                                                                                                                                            | Advanced UVM RAL - callbacks, auto-<br>mirroring, coverage model, and more                                                                                                                            | 28-May-2020                                                                                                                                                                                                                                                                                                                                                 | Steps to setup RISC-V based SOC<br>Verification Environment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Creating portable UVM sequences with ISequenceSpec                     | 7-May-2020                                                                                                                                                                               | Functional safety and security in embedded systems                                                                                                                                                    | 04-June-2020                                                                                                                                                                                                                                                                                                                                                | Automatic verification using Specta -AV - a boost to verification productivity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Register automation from SystemRDL<br>to PSS - Basic to Pro            | 14-May-2020                                                                                                                                                                              | IP generators - the next wave of design creation                                                                                                                                                      | 11-June-2020                                                                                                                                                                                                                                                                                                                                                | Al based sequence detection for verification and validation of IP/SoCs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Cross platform specification to code generation for IP/SoC with IDS-NG | 21-May-2020                                                                                                                                                                              | A flexible and customizable flow for IP connectivity and SoC design assembly                                                                                                                          | 18-June-2020                                                                                                                                                                                                                                                                                                                                                | Understanding clock domain crossings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                        | code with DVinsight - a smart editor  Creating portable UVM sequences with ISequenceSpec  Register automation from SystemRDL to PSS - Basic to Pro  Cross platform specification to code | code with DVinsight - a smart editor  Creating portable UVM sequences with ISequenceSpec  Register automation from SystemRDL to PSS - Basic to Pro  Cross platform specification to code  21-May-2020 | code with DVinsight - a smart editor  Creating portable UVM sequences with ISequenceSpec  Register automation from SystemRDL to PSS - Basic to Pro  T-May-2020 Functional safety and security in embedded systems  IP generators - the next wave of design creation  Cross platform specification to code  21-May-2020 A flexible and customizable flow for | code with DVinsight - a smart editor  Creating portable UVM sequences with ISequenceSpec  Register automation from SystemRDL to PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-2020 of the PSS - Basic to Pro  The Amay-202 |



# **About Agnisys**

- The EDA leader in solving complex design and verification problems associated with HW/SW interface
- Formed in 2007
- Privately held and profitable
- Headquarters in Boston, MA
  - ~1000 users worldwide
  - ~50 customer companies
- Customer retention rate ~90%
- R&D centers (US and India)
- Support centers committed to ensure comprehensive support
  - Email: <u>support@agnisys.com</u>
  - Phone: 1-855-VERIFYY
  - Response time within one day; within hours in many cases
  - Multiple time zones (Boston MA, San Jose CA and Noida India)





### IDESIGNSPEC™ (IDS) EXECUTABLE REGISTER SPECIFICATION

Automatically generate UVM models, Verilog/VHDL models, coverage model, software model, etc.



#### **AUTOMATIC REGISTER VERIFICATION (ARV)**

ARV-Sim<sup>™</sup>: Create UVM test environment, sequences, and verification plans, and instantly know the status of the verification project

 $\mathsf{ARV} ext{-}\mathsf{Formal}^\mathsf{TM}$ : Create formal properties and assertions, and coverage model from the specification



### **ISEQUENCESPEC™ (ISS)**

Create UVM sequences and firmware routines from the specification



### **DVinsight™ (DVi)**

Smart editor for SystemVerilog and UVM projects



### **IDS** – Next Generation™ (IDS-NG)

Comprehensive SoC/IP spec creation and code generation tool

