dwc\_mipi\_cdphy2\_rx\_2l2t\_ns

|                  |                                       | Table o | of Content                |          |
|------------------|---------------------------------------|---------|---------------------------|----------|
| Index            | Component                             | Default | Address                   | Page     |
| 1                | block : dwc_mipi_cdphy2_rx_2          |         | 0x0000 - 0xFFFE           | 27       |
| 4.4              | l2t_ns                                |         | 0.0000 0.5555             | 0.7      |
| 1.1              | section : cdphy                       |         | 0x0000 - 0xFFFE           | 27       |
| 1.1.1<br>1.1.1.2 | section : cdphy_mem_map               | 0x0000  | 0x0000 - 0xFFFE<br>0x0C00 | 27<br>27 |
| 1.1.1.2          | reg: PPI_STARTUP_RW_COMMOI            |         | UXUCUU                    | 21       |
|                  | DPHY_0                                |         |                           |          |
| 1.1.1.3          | reg:                                  | 0x0022  | 0x0C01                    | 28       |
|                  | PPI_STARTUP_RW_COMMOI                 |         |                           |          |
|                  | DPHY_1                                |         |                           |          |
| 1.1.1.4          | reg:                                  | 0x0004  | 0x0C02                    | 28       |
|                  | PPI_STARTUP_RW_COMMOI                 |         |                           |          |
| 4 4 4 5          | DPHY_2                                | 0.0045  | 0.000                     | 00       |
| 1.1.1.5          | reg: PPI_STARTUP_RW_COMMOI            | 0x0045  | 0x0C03                    | 28       |
|                  | DPHY_3                                |         |                           |          |
| 1.1.1.6          | reg:                                  | 0x0005  | 0x0C04                    | 28       |
| 1.1.1.0          | PPI_STARTUP_RW_COMMOI                 |         |                           |          |
|                  | DPHY_4                                |         |                           |          |
| 1.1.1.7          | reg:                                  | 0x0006  | 0x0C05                    | 29       |
|                  | PPI_STARTUP_RW_COMMOI                 |         |                           |          |
|                  | DPHY_5                                |         |                           |          |
| 1.1.1.8          | reg:                                  | 0x0007  | 0x0C06                    | 29       |
|                  | PPI_STARTUP_RW_COMMOI                 |         |                           |          |
| 1.1.1.9          | DPHY_6 reg:                           | 0x0030  | 0x0C07                    | 29       |
| 1.1.1.9          | PPI_STARTUP_RW_COMMOI                 |         | 0x0C07                    | 29       |
|                  | DPHY_7                                |         |                           |          |
| 1.1.1.10         | reg:                                  | 0x0010  | 0x0C08                    | 29       |
|                  | PPI_STARTUP_RW_COMMOI                 |         |                           |          |
|                  | DPHY_8                                |         |                           |          |
| 1.1.1.11         | reg:                                  | 0x0050  | 0x0C09                    | 30       |
|                  | PPI_STARTUP_RW_COMMOI                 |         |                           |          |
| 4 4 4 40         | DPHY_9                                | 00004   | 00004                     | 00       |
| 1.1.1.12         | reg: PPI_STARTUP_RW_COMMOI            | 0x0021  | 0x0C0A                    | 30       |
|                  | DPHY_A                                |         |                           |          |
| 1.1.1.14         | reg:                                  | 0x002F  | 0x0C10                    | 30       |
|                  | PPI_STARTUP_RW_COMMOI                 |         |                           |          |
|                  | DPHY_10                               |         |                           |          |
| 1.1.1.15         | reg:                                  | 0x0096  | 0x0C11                    | 30       |
|                  | PPI_STARTUP_RW_COMMOI                 |         |                           |          |
| 4.4.4.0          | STARTUP_1_1                           | 0.0070  | 0.0040                    | 0.4      |
| 1.1.1.16         | reg:                                  | 0x0078  | 0x0C12                    | 31       |
|                  | PPI_STARTUP_RW_COMMOI STARTUP_1_2     |         |                           |          |
| 1.1.1.18         | reg:                                  | 0x00E4  | 0x0C20                    | 31       |
|                  | PPI_CALIBCTRL_RW_COMM                 |         | 5,0020                    |          |
|                  | N_CALIBCTRL_2_0                       |         |                           |          |
| 1.1.1.19         | reg:                                  | 0x0000  | 0x0C21                    | 31       |
|                  | PPI_CALIBCTRL_R_COMMON                |         |                           |          |
|                  | _CALIBCTRL_2_1                        |         |                           |          |
| 1.1.1.20         | reg:                                  | 0x0000  | 0x0C22                    | 31       |
|                  | PPI_CALIBCTRL_R_COMMON _CALIBCTRL_2_2 |         |                           |          |
| 1.1.1.21         | reg:                                  | 0x0000  | 0x0C23                    | 31       |
| 1.1.1.21         | PPI_CALIBCTRL_R_COMMON                |         | 0.0020                    | 31       |
|                  | _CALIBCTRL_2_3                        |         |                           |          |
| 1.1.1.22         | reg:                                  | 0x0000  | 0x0C24                    | 31       |
|                  | PPI_CALIBCTRL_R_COMMON                |         |                           |          |
|                  | _CALIBCTRL_2_4                        |         |                           |          |
| 1.1.1.23         | reg:                                  | 0x0000  | 0x0C25                    | 32       |
|                  | PPI_CALIBCTRL_R_COMMON                |         |                           |          |
| 1.1.1.24         | _CALIBCTRL_2_5                        | 0x008F  | 0x0C26                    | 32       |
| 1.1.1.24         | reg: PPI_CALIBCTRL_RW_COMM            |         | 0.00020                   | 32       |
|                  | I I I O'VEIDO I VE IVV CONNIN         | 4       |                           |          |

|          | N_BG_0                                      |        |        |    |
|----------|---------------------------------------------|--------|--------|----|
| 1.1.1.25 | reg:                                        | 0x0008 | 0x0C27 | 32 |
|          | PPI_CALIBCTRL_RW_COMMON_CALIBCTRL_2_7       |        |        |    |
| 1.1.1.26 | reg: PPI_CALIBCTRL_RW_ADC_C FG_0            | 0x0000 | 0x0C28 | 32 |
| 1.1.1.27 | reg: PPI_CALIBCTRL_RW_ADC_C FG_1            | 0x0000 | 0x0C29 | 32 |
| 1.1.1.28 | reg: PPI_CALIBCTRL_R_ADC_DE BUG             | 0x0000 | 0x0C2A | 33 |
| 1.1.1.29 | reg: PPI_CALIBCTRL_RW_COMM( N_CALIBCTRL_2_1 | 0x0802 | 0x0C2B | 33 |
| 1.1.1.30 | reg: PPI_CALIBCTRL_R_COMMON _CALIBCTRL_2_6  | 0x0000 | 0x0C2C | 33 |
| 1.1.1.31 | reg: PPI_CALIBCTRL_RW_COMM( N_CALIBCTRL_2_2 | 0x0004 | 0x0C2D | 33 |
| 1.1.1.32 | reg: PPI_CALIBCTRL_RW_COMM( N_CALIBCTRL_2_3 | 0x0018 | 0x0C2E | 33 |
| 1.1.1.33 | reg: PPI_CALIBCTRL_R_COMMON _CALIBCTRL_2_7  | 0x0000 | 0x0C2F | 34 |
| 1.1.1.34 |                                             | 0x0003 | 0x0C30 | 34 |
| 1.1.1.35 |                                             | 0x0014 | 0x0C31 | 34 |
| 1.1.1.36 | reg: PPI_CALIBCTRL_RW_HS_RX 2               | 0x0014 | 0x0C32 | 34 |
| 1.1.1.37 | reg: PPI_CALIBCTRL_RW_HS_RX _3              | 0x0000 | 0x0C33 | 34 |
| 1.1.1.38 | reg: PPI_CALIBCTRL_RW_HS_RX _4              | 0x7C00 | 0x0C34 | 34 |
| 1.1.1.39 | reg: PPI_CALIBCTRL_RW_HS_RX _5              | 0x0000 | 0x0C35 | 35 |
| 1.1.1.41 | reg: PPI_CALIBCTRL_R_COMMON _CALIBCTRL_4_0  | 0x0000 | 0x0C40 | 35 |
| 1.1.1.42 | reg: PPI_CALIBCTRL_R_COMMON _CALIBCTRL_4_1  | 0xFFFF | 0x0C41 | 35 |
| 1.1.1.43 | reg: PPI_CALIBCTRL_R_COMMON _CALIBCTRL_4_2  | 0x0000 | 0x0C42 | 35 |
| 1.1.1.44 | reg: PPI_CALIBCTRL_R_COMMON _CALIBCTRL_4_3  | 0xFFFF | 0x0C43 | 35 |
| 1.1.1.45 | reg: PPI_CALIBCTRL_R_COMMON _CALIBCTRL_4_4  | 0x0000 | 0x0C44 | 35 |
| 1.1.1.47 | reg: PPI_CALIBCTRL_RW_COMM( N_ARBT_0        | 0x0000 | 0x0C50 | 36 |
| 1.1.1.48 | reg: PPI_CALIBCTRL_RW_COMM( N_ARBT_1        | 0x0000 | 0x0C51 | 36 |
| 1.1.1.49 | reg : PPI_CALIBCTRL_RW_COMMO                | 0x0822 | 0x0C52 | 36 |

|          | N_ARBT_2                                      |        |        |    |
|----------|-----------------------------------------------|--------|--------|----|
| 1.1.1.51 | reg: PPI_RW_LPDCOCAL_TOP_O ERRIDE             | 0x0000 | 0x0E00 | 36 |
| 1.1.1.52 | reg: PPI_RW_LPDCOCAL_TIMEBA SE                | 0x0000 | 0x0E01 | 36 |
| 1.1.1.53 | reg : PPI_RW_LPDCOCAL_NREF                    | 0x0000 | 0x0E02 | 37 |
| 1.1.1.54 | reg: PPI_RW_LPDCOCAL_NREF_I ANGE              | 0x0000 | 0x0E03 | 37 |
| 1.1.1.55 | reg: PPI_RW_LPDCOCAL_NREF_ RIGGER_MAN         | 0x0000 | 0x0E04 | 37 |
| 1.1.1.56 | reg : PPI_RW_LPDCOCAL_TWAIT_ CONFIG           | 0x00C8 | 0x0E05 | 37 |
| 1.1.1.57 | reg: PPI_RW_LPDCOCAL_VT_CO                    | 0x6402 | 0x0E06 | 37 |
| 1.1.1.58 | reg: PPI_R_LPDCOCAL_DEBUG_F B                 | 0x0000 | 0x0E07 | 38 |
| 1.1.1.59 | reg: PPI_RW_LPDCOCAL_COARS _CFG               | 0x0105 | 0x0E08 | 38 |
| 1.1.1.60 | reg: PPI_R_LPDCOCAL_DEBUG_( OARSE_RB          | 0x0000 | 0x0E09 | 38 |
| 1.1.1.61 | reg: PPI_R_LPDCOCAL_DEBUG_( OARSE_MEAS_0_RB   | 0x0000 | 0x0E0A | 39 |
| 1.1.1.62 | reg: PPI_R_LPDCOCAL_DEBUG_( OARSE_MEAS_1_RB   | 0x0000 | 0x0E0B | 39 |
| 1.1.1.63 | reg: PPI_R_LPDCOCAL_DEBUG_( OARSE_FWORD_RB    | 0x0000 | 0x0E0C | 39 |
| 1.1.1.64 | reg: PPI_R_LPDCOCAL_DEBUG_I EASURE CURR ERROR | 0x0000 | 0x0E0D | 39 |
| 1.1.1.65 | reg: PPI_R_LPDCOCAL_DEBUG_I EASURE_LAST_ERROR | 0x0800 | 0x0E0E | 39 |
| 1.1.1.66 | reg: PPI_R_LPDCOCAL_DEBUG_\ T                 | 0x0000 | 0x0E0F | 39 |
| 1.1.1.67 | reg : PPI_RW_LB_TIMEBASE_CON                  | 0x0180 | 0x0E10 | 40 |
| 1.1.1.68 | reg : PPI_RW_LB_STARTCMU_CO FIG               | 0x0000 | 0x0E11 | 40 |
| 1.1.1.69 | reg: PPI_R_LBPULSE_COUNTER_ RB                | 0x0000 | 0x0E12 | 40 |
| 1.1.1.70 | reg: PPI_R_LB_START_CMU_RB                    | 0x0000 | 0x0E13 | 40 |
| 1.1.1.71 | reg: PPI_RW_LB_DPHY_BURST_S                   | 0x0000 | 0x0E14 | 40 |
| 1.1.1.72 | reg: PPI_RW_LB_CPHY_BURST_S TART              | 0x0000 | 0x0E15 | 41 |
| 1.1.1.74 | reg: PPI_RW_DDLCAL_CFG_0                      | 0x0014 | 0x0E20 | 41 |

| 1.1.1.75  | reg: PPI RW DDLCAL CFG 1          | 0x3040 | 0x0E21 | 41 |
|-----------|-----------------------------------|--------|--------|----|
| 1.1.1.76  | reg: PPI_RW_DDLCAL_CFG_2          | 0x4B14 | 0x0E22 | 41 |
| 1.1.1.77  | reg:                              | 0x0047 | 0x0E23 | 41 |
| 1.1.1.78  | PPI_RW_DDLCAL_CFG_3 reg :         | 0x0002 | 0x0E24 | 42 |
| 1.1.1.79  | PPI_RW_DDLCAL_CFG_4 reg:          | 0x0070 | 0x0E25 | 42 |
| 1.1.1.80  | PPI_RW_DDLCAL_CFG_5 reg:          | 0x0064 | 0x0E26 | 42 |
| 1.1.1.81  | PPI_RW_DDLCAL_CFG_6 reg:          | 0x0532 | 0x0E27 | 42 |
| 1.1.1.82  | PPI_RW_DDLCAL_CFG_7 reg:          | 0x2000 | 0x0E28 | 42 |
| 1.1.1.83  | PPI_RW_DDLCAL_CFG_8 reg:          | 0x803F | 0x0E29 | 43 |
|           | PPI_RW_DDLCAL_CFG_9               |        |        |    |
| 1.1.1.84  | reg: PPI_R_DDLCAL_DEBUG_0         | 0x0000 | 0x0E2A | 43 |
| 1.1.1.85  | reg : PPI_R_DDLCAL_DEBUG_1        | 0x0000 | 0x0E2B | 43 |
| 1.1.1.86  | reg:<br>PPI_RW_CDRCAL_CFG_0       | 0x0232 | 0x0E2C | 43 |
| 1.1.1.87  | reg: PPI_RW_RXEQ_CFG_0            | 0x0000 | 0x0E2D | 43 |
| 1.1.1.89  | reg: PPI_RW_PARITY_TEST           | 0x0000 | 0x0E30 | 43 |
| 1.1.1.90  | reg: PPI_RW_STARTUP_OVR_0         | 0x0000 | 0x0E31 | 44 |
| 1.1.1.91  | reg: PPI_RW_STARTUP_STATE_C       | 0x0000 | 0x0E32 | 44 |
|           | VR_1                              |        |        |    |
| 1.1.1.92  | reg: PPI_RW_DTB_SELECTOR          | 0x0000 | 0x0E33 | 44 |
| 1.1.1.94  | reg: PPI_RW_DPHY_CLK_SPARE        | 0x0000 | 0x0E35 | 44 |
| 1.1.1.95  | reg: PPI RW COMMON CFG            | 0x0002 | 0x0E36 | 44 |
| 1.1.1.97  | reg: PPI_RW_TERMCAL_CFG_0         | 0x0013 | 0x0E40 | 45 |
| 1.1.1.98  | reg: PPI_R_TERMCAL_DEBUG_0        | 0x0000 | 0x0E41 | 45 |
| 1.1.1.99  | reg:                              | 0x0000 | 0x0E42 | 45 |
| 1.1.1.101 | PPI_RW_TERMCAL_CTRL_0 reg:        | 0x0004 | 0x0E50 | 45 |
|           | PPI_RW_OFFSETCAL_CFG_0            | i e    |        |    |
| 1.1.1.102 | reg: PPI_R_OFFSETCAL_DEBUG_ LANE0 | 0x0000 | 0x0E51 | 45 |
| 1.1.1.103 |                                   | 0x0000 | 0x0E52 | 46 |
| 1.1.1.103 | reg: PPI_R_OFFSETCAL_DEBUG_ LANE1 | -      | UNULUZ | 70 |
| 1.1.1.104 | reg:                              | 0x0000 | 0x0E53 | 46 |
|           | PPI_R_OFFSETCAL_DEBUG_<br>LANE2   |        |        |    |
| 1.1.1.106 | reg: PPI_RW_OFFSETCAL_CFG_1       | 0xFF00 | 0x0E56 | 47 |
| 1.1.1.108 | reg:                              | 0x0100 | 0x0E80 | 47 |
| 1.1.1.109 | PPI_RW_HSDCOCAL_CFG_O             | 0x0101 | 0x0E81 | 47 |
| 1.1.1.110 | PPI_RW_HSDCOCAL_CFG_1 reg:        | 0xC701 | 0x0E82 | 47 |
| 1.1.1.111 | PPI_RW_HSDCOCAL_CFG_2 reg:        | 0x0101 | 0x0E83 | 48 |
| 1.1.1.112 | PPI_RW_HSDCOCAL_CFG_3             | 0x0000 | 0x0E84 | 48 |
|           | PPI_RW_HSDCOCAL_CFG_4             |        |        |    |
| 1.1.1.113 | reg: PPI_RW_HSDCOCAL_CFG_5        | 0x0026 | 0x0E85 | 48 |

| 4 4 4 4 4 | 1                                                               | 0.0455 | lo 0500 | 140 |
|-----------|-----------------------------------------------------------------|--------|---------|-----|
| 1.1.1.114 | reg: PPI_RW_HSDCOCAL_CFG_6                                      | 0x01FF | 0x0E86  | 48  |
| 1.1.1.115 | reg: PPI_RW_HSDCOCAL_CFG_7                                      | 0x0000 | 0x0E87  | 48  |
| 1.1.1.116 | reg : PPI_RW_HSDCOCAL_CFG_8                                     | 0x0000 | 0x0E88  | 49  |
| 1.1.1.117 | reg: PPI_R_HSDCOCAL_DEBUG_ B                                    | 0x0000 | 0x0E89  | 49  |
| 1.1.1.119 | reg: CORE_DIG_IOCTRL_RW_DPI Y_PPI_LANE0_OVR_0                   | 0x0000 | 0x1000  | 49  |
| 1.1.1.120 | reg: CORE_DIG_IOCTRL_RW_DPI Y_PPI_LANE0_OVR_1                   | 0x0000 | 0x1001  | 49  |
| 1.1.1.121 | reg:<br>CORE_DIG_IOCTRL_RW_DPI<br>Y_PPI_LANE0_OVR_2             | 0x0000 | 0x1002  | 49  |
| 1.1.1.122 | reg :<br>CORE_DIG_IOCTRL_RW_DPI                                 | 0x0000 | 0x1003  | 50  |
| 1.1.1.123 | Y_PPI_LANE0_OVR_3 reg: CORE_DIG_IOCTRL_RW_DPI Y_PPI_LANE0_OVR_4 | 0x0000 | 0x1004  | 50  |
| 1.1.1.124 | reg: CORE_DIG_IOCTRL_RW_DPI Y_PPI_LANE0_OVR_5                   | 0x0000 | 0x1005  | 50  |
| 1.1.1.125 | reg: CORE_DIG_IOCTRL_RW_DPI Y_PPI_LANE0_OVR_6                   | 0x0000 | 0x1006  | 51  |
| 1.1.1.126 | reg: CORE_DIG_IOCTRL_RW_DPI Y_PPI_LANE0_OVR_7                   | 0x0000 | 0x1007  | 51  |
| 1.1.1.127 | reg: CORE_DIG_IOCTRL_RW_DPI Y_PPI_LANE0_OVR_8                   | 0x0000 | 0x1008  | 51  |
| 1.1.1.128 | reg: CORE_DIG_IOCTRL_RW_DPI Y_PPI_LANE0_OVR_9                   | 0x0000 | 0x1009  | 52  |
| 1.1.1.129 | reg: CORE_DIG_IOCTRL_RW_DPI Y_PPI_LANE0_OVR_10                  | 0x0000 | 0x100A  | 52  |
| 1.1.1.131 | reg:<br>CORE_DIG_IOCTRL_R_DPH\<br>_PPI_LANE0_OVR_0              | 0x0000 | 0x1010  | 53  |
| 1.1.1.132 | reg: CORE_DIG_IOCTRL_R_DPH\ _PPI_LANE0_OVR_1                    | 0x0000 | 0x1011  | 53  |
| 1.1.1.133 | reg: CORE_DIG_IOCTRL_R_DPH\ _PPI_LANE0_OVR_2                    | 0x0000 | 0x1012  | 54  |
| 1.1.1.134 | reg: CORE_DIG_IOCTRL_R_DPH\ _PPI_LANE0_OVR_3                    | 0x0000 | 0x1013  | 54  |
| 1.1.1.135 | reg: CORE_DIG_IOCTRL_R_DPH\ _PPI_LANE0_OVR_4                    | 0x0000 | 0x1014  | 54  |
| 1.1.1.136 | reg: CORE_DIG_IOCTRL_R_DPH\ _PPI_LANE0_OVR_5                    | 0x0000 | 0x1015  | 55  |
| 1.1.1.137 | reg: CORE_DIG_IOCTRL_R_DPH\ _PPI_LANE0_OVR_6                    | 0x0000 | 0x1016  | 55  |
| 1.1.1.139 | reg: CORE_DIG_IOCTRL_RW_CPI Y_PPI_LANE0_OVR_0                   | 0x0000 | 0x1020  | 56  |
| 1.1.1.140 | reg: CORE_DIG_IOCTRL_RW_CPI                                     | 0x0000 | 0x1021  | 56  |

| 1.1.1.141   | Y_PPI_LANE0_OVR_1 reg:                                 | 0x0000 | 0x1022  | 56 |
|-------------|--------------------------------------------------------|--------|---------|----|
| 1.1.1.171   | CORE_DIG_IOCTRL_RW_CPI<br>Y_PPI_LANE0_OVR_2            |        | 0X1022  |    |
| 1.1.1.142   | reg:<br>CORE_DIG_IOCTRL_RW_CPI<br>Y_PPI_LANE0_OVR_3    | 0x0000 | 0x1023  | 56 |
| 1.1.1.143   | reg:<br>CORE_DIG_IOCTRL_RW_CPł<br>Y_PPI_LANE0_OVR_4    |        | 0x1024  | 57 |
| 1.1.1.144   | reg:<br>CORE_DIG_IOCTRL_RW_CPI                         | 0x0000 | 0x1025  | 57 |
| 1.1.1.145   | Y_PPI_LANE0_OVR_5 reg: CORE_DIG_IOCTRL_RW_CPI          |        | 0x1026  | 57 |
| 1.1.1.146   | Y_PPI_LANE0_OVR_6<br> reg :<br> CORE_DIG_IOCTRL_RW_CPI | 0x0000 | 0x1027  | 58 |
| 1.1.1.147   | Y_PPI_LANE0_OVR_7<br> reg :<br> CORE_DIG_IOCTRL_RW_CPI |        | 0x1028  | 58 |
| 1 1 1 1 1 0 | Y_PPI_LANE0_OVR_8                                      | 0,0000 | 0.41020 | F0 |
| 1.1.1.148   | reg: CORE_DIG_IOCTRL_RW_CPI Y_PPI_LANE0_OVR_9          |        | 0x1029  | 58 |
| 1.1.1.149   | reg: CORE_DIG_IOCTRL_RW_CPI Y PPI LANE0 OVR 10         |        | 0x102A  | 59 |
| 1.1.1.150   | reg:<br>CORE_DIG_IOCTRL_RW_CPł<br>Y_PPI_LANE0_OVR_11   |        | 0x102B  | 59 |
| 1.1.1.151   | reg:<br>CORE_DIG_IOCTRL_RW_CPI<br>Y_PPI_LANE0_OVR_12   |        | 0x102C  | 60 |
| 1.1.1.152   | reg:<br>CORE_DIG_IOCTRL_RW_CPI<br>Y_PPI_LANE0_OVR_13   |        | 0x102D  | 60 |
| 1.1.1.153   | reg:<br>CORE_DIG_IOCTRL_RW_CPI<br>Y_PPI_LANE0_OVR_14   |        | 0x102E  | 61 |
| 1.1.1.154   | reg:<br>CORE_DIG_IOCTRL_RW_CPI<br>Y_PPI_LANE0_OVR_15   |        | 0x102F  | 61 |
| 1.1.1.155   | reg:<br>CORE_DIG_IOCTRL_R_CPHY<br>_PPI_LANE0_OVR_0     |        | 0x1030  | 61 |
| 1.1.1.156   | reg:<br>CORE_DIG_IOCTRL_R_CPHY<br>_PPI_LANE0_OVR_1     |        | 0x1031  | 61 |
| 1.1.1.157   | reg: CORE_DIG_IOCTRL_R_CPHY _PPI_LANE0_OVR_2           |        | 0x1032  | 62 |
| 1.1.1.158   | reg: CORE_DIG_IOCTRL_R_CPHY PPI_LANE0_OVR_3            | 0x0000 | 0x1033  | 62 |
| 1.1.1.159   | reg:<br>CORE_DIG_IOCTRL_R_CPHY<br>_PPI_LANE0_OVR_4     |        | 0x1034  | 62 |
| 1.1.1.160   | reg: CORE_DIG_IOCTRL_R_CPHY _PPI_LANE0_OVR_5           | 0x0000 | 0x1035  | 62 |
| 1.1.1.161   | reg: CORE_DIG_IOCTRL_R_CPHY _PPI_LANE0_OVR_6           | 0x0000 | 0x1036  | 63 |
| 1.1.1.162   | reg: CORE_DIG_IOCTRL_R_CPHY _PPI_LANE0_OVR_7           | 0x0000 | 0x1037  | 63 |
| 1.1.1.163   | reg:<br>CORE_DIG_IOCTRL_R_CPHY                         |        | 0x1038  | 63 |

|           | PPI_LANE0_OVR_8                                     |        |        |    |
|-----------|-----------------------------------------------------|--------|--------|----|
| 1.1.1.164 | reg: CORE_DIG_IOCTRL_R_CPHY PPI_LANE0_OVR_9         | 0x0000 | 0x1039 | 63 |
| 1.1.1.165 | reg:<br>CORE_DIG_IOCTRL_R_CPHY<br>_PPI_LANE0_OVR_10 | 0x0000 | 0x103A | 64 |
| 1.1.1.166 | reg:<br>CORE_DIG_IOCTRL_R_CPHY<br>_PPI_LANE0_OVR_11 | 0x0000 | 0x103B | 64 |
| 1.1.1.167 | reg:<br>CORE_DIG_IOCTRL_R_CPHY<br>_PPI_LANE0_OVR_12 | 0x0000 | 0x103C | 65 |
| 1.1.1.168 | reg:<br>CORE_DIG_IOCTRL_R_CPHY<br>_PPI_LANE0_OVR_13 | 0x0000 | 0x103D | 65 |
| 1.1.1.169 | reg:<br>CORE_DIG_IOCTRL_R_CPHY<br>_PPI_LANE0_OVR_14 | 0x0000 | 0x103E | 66 |
| 1.1.1.170 | reg: CORE_DIG_IOCTRL_R_CPHY PPI_LANE0_OVR_15        | 0x0000 | 0x103F | 66 |
| 1.1.1.171 | reg:<br>CORE_DIG_IOCTRL_RW_AFE<br>_LANE0_CTRL_0     | 0x0000 | 0x1040 | 66 |
| 1.1.1.172 | reg: CORE_DIG_IOCTRL_RW_AFE _LANE0_CTRL_1           | 0x0000 | 0x1041 | 66 |
| 1.1.1.173 | reg:<br>CORE_DIG_IOCTRL_RW_AFE<br>_LANE0_CTRL_2     | 0x0000 | 0x1042 | 67 |
| 1.1.1.174 | reg:<br>CORE_DIG_IOCTRL_RW_AFE<br>_LANE0_CTRL_3     | 0x0110 | 0x1043 | 67 |
| 1.1.1.175 |                                                     | 0x0000 | 0x1044 | 68 |
| 1.1.1.176 | reg: CORE_DIG_IOCTRL_RW_AFE _LANE0_CTRL_5           | 0x0000 | 0x1045 | 68 |
| 1.1.1.177 | reg: CORE_DIG_IOCTRL_RW_AFE LANE0_CTRL_6            | 0x0000 | 0x1046 | 68 |
| 1.1.1.178 | reg: CORE_DIG_IOCTRL_RW_AFE _LANE0_CTRL_7           | 0x8000 | 0x1047 | 69 |
| 1.1.1.179 | reg: CORE_DIG_IOCTRL_RW_AFE _LANE0_CTRL_8           | 0x1C00 | 0x1048 | 69 |
| 1.1.1.180 | reg:<br>CORE_DIG_IOCTRL_RW_AFE<br>_LANE0_CTRL_9     | 0x1000 | 0x1049 | 69 |
| 1.1.1.181 | reg:<br>CORE_DIG_IOCTRL_RW_AFE<br>_LANE0_CTRL_10    | 0x02B8 | 0x104A | 70 |
| 1.1.1.182 | reg:<br>CORE_DIG_IOCTRL_RW_AFE<br>_LANE0_CTRL_11    | 0x0000 | 0x104B | 70 |
| 1.1.1.183 | reg:<br>CORE_DIG_IOCTRL_RW_AFE<br>_LANE0_CTRL_12    | 0x0000 | 0x104C | 71 |
| 1.1.1.184 | reg:<br>CORE_DIG_IOCTRL_RW_AFE<br>_LANE0_CTRL_13    | 0x1000 | 0x104D | 71 |
| 1.1.1.185 | reg: CORE_DIG_IOCTRL_RW_AFE _LANE0_CTRL_14          | 0x0000 | 0x104E | 72 |
| 1.1.1.186 | reg:<br>CORE_DIG_IOCTRL_RW_AFE                      | 0x0000 | 0x104F | 73 |

| 1 1 1 107  | _LANE0_CTRL_15                       | 0.0004 | 0.4050   | 70  |
|------------|--------------------------------------|--------|----------|-----|
| 1.1.1.187  | reg: CORE_DIG_IOCTRL_RW_AFE          | 0x0004 | 0x1050   | 73  |
|            | LANEO CTRL_16                        |        |          |     |
| 1.1.1.188  | reg:                                 | 0x0000 | 0x1051   | 73  |
|            | CÖRE_DIG_IOCTRL_RW_AFE               |        |          |     |
|            | _LANE0_CTRL_17                       |        |          |     |
| 1.1.1.189  | reg:                                 | 0x0000 | 0x1052   | 74  |
|            | CORE_DIG_IOCTRL_RW_AFE               |        |          |     |
| 1.1.1.190  | _LANE0_CTRL_18 reg:                  | 0x0000 | 0x1053   | 74  |
| 1.1.1.190  | CORE_DIG_IOCTRL_RW_AFE               |        | 0.11033  | / 4 |
|            | _LANE0_CTRL_19                       |        |          |     |
| 1.1.1.191  | reg:                                 | 0x0000 | 0x1054   | 74  |
|            | CORE_DIG_IOCTRL_RW_AFE               |        |          |     |
| 1 1 1 100  | _LANE0_CTRL_20                       | 0.000  | 2.4055   |     |
| 1.1.1.192  | reg:<br>CORE_DIG_IOCTRL_RW_AFE       | 0x0000 | 0x1055   | 74  |
|            | _LANE0_CTRL_21                       |        |          |     |
| 1.1.1.193  | reg:                                 | 0x0000 | 0x1056   | 74  |
|            | CORE_DIG_IOCTRL_RW_AFE               |        |          |     |
|            | _LANE0_CTRL_22                       | 0.000  |          |     |
| 1.1.1.194  | reg:<br>CORE_DIG_IOCTRL_RW_AFE       | 0x0000 | 0x1057   | 74  |
|            | _LANE0_CTRL_23                       |        |          |     |
| 1.1.1.195  | reg:                                 | 0x0000 | 0x1058   | 75  |
|            | CORE_DIG_IOCTRL_RW_AFE               |        |          |     |
|            | _LANE0_CTRL_24                       |        |          |     |
| 1.1.1.196  | reg:                                 | 0x0000 | 0x1059   | 75  |
|            | CORE_DIG_IOCTRL_RW_AFE LANE0_CTRL_25 |        |          |     |
| 1.1.1.197  | reg:                                 | 0x0000 | 0x105A   | 76  |
| 1.1.1.107  | CORE_DIG_IOCTRL_RW_AFE               |        | OX 100/1 | 70  |
|            | _LANE0_CTRL_26                       |        |          |     |
| 1.1.1.199  | reg:                                 | 0x0000 | 0x1060   | 76  |
|            | CORE_DIG_IOCTRL_R_AFE_               |        |          |     |
| 1.1.1.200  | LANE0_CTRL_0 reg:                    | 0x0000 | 0x1061   | 77  |
| 1.1.1.200  | CORE_DIG_IOCTRL_R_AFE_               | 0,0000 |          | , , |
|            | LANE0_CTRL_1                         |        |          |     |
| 1.1.1.201  | reg:                                 | 0x0000 | 0x1062   | 77  |
|            | CORE_DIG_IOCTRL_R_AFE_               |        |          |     |
| 1.1.1.202  | LANE0_CTRL_2                         | 0x0000 | 0x1063   | 77  |
| 1.1.1.202  | reg:<br>CORE_DIG_IOCTRL_R_AFE_       | 00000  | 0.003    | , , |
|            | LANEO_CTRL_3                         |        |          |     |
| 1.1.1.203  | reg:                                 | 0x0000 | 0x1064   | 77  |
|            | CORE_DIG_IOCTRL_R_AFE_               |        |          |     |
| 1 1 1 201  | LANE0_CTRL_4                         | 0,0000 | 0v4065   | 70  |
| 1.1.1.204  | reg:<br>CORE_DIG_IOCTRL_R_AFE_       | 0x0000 | 0x1065   | 78  |
|            | LANEO_CTRL_5                         |        |          |     |
| 1.1.1.205  | reg:                                 | 0x0000 | 0x1066   | 79  |
|            | CORE_DIG_IOCTRL_R_AFE_               |        |          |     |
| 4.4.4.000  | LANE0_CTRL_6                         | 0000   | 0.4067   | 70  |
| 1.1.1.206  | reg:<br>CORE_DIG_IOCTRL_R_AFE_       | 0x0000 | 0x1067   | 79  |
|            | LANEO_CTRL_7                         |        |          |     |
| 1.1.1.207  | reg:                                 | 0x0000 | 0x1068   | 79  |
|            | CORE_DIG_IOCTRL_R_AFE_               |        |          |     |
| 4.4.4.000  | LANE0_CTRL_8                         | 00000  | 0.4000   | 00  |
| 1.1.1.208  | reg:<br>CORE_DIG_IOCTRL_R_AFE_       | 0x0000 | 0x1069   | 80  |
|            | LANEO_CTRL_9                         |        |          |     |
| 1.1.1.209  | reg:                                 | 0x0000 | 0x106A   | 80  |
|            | CORE_DIG_IOCTRL_R_AFE_               |        |          |     |
| 4.4.4.04.0 | LANE0_CTRL_10                        | 00000  | 0.4000   | 00  |
| 1.1.1.210  | reg:<br>CORE_DIG_IOCTRL_R_AFE_       | 0x0000 | 0x106B   | 80  |
|            | OOKL_DIG_IOCTKL_K_AFE_               |        |          |     |

|           | LANEO CTRL 11                                        |        |        |    |
|-----------|------------------------------------------------------|--------|--------|----|
| 1.1.1.211 | reg: CORE_DIG_IOCTRL_R_AFE_ LANE0_CTRL_12            | 0x0000 | 0x106C | 80 |
| 1.1.1.212 | reg: CORE_DIG_IOCTRL_R_AFE_ LANE0_CTRL_13            | 0x0000 | 0x106D | 80 |
| 1.1.1.213 | reg:<br>CORE_DIG_IOCTRL_R_AFE_<br>LANE0_CTRL_14      | 0x0000 | 0x106E | 81 |
| 1.1.1.214 | reg:<br>CORE_DIG_IOCTRL_R_AFE_<br>LANE0_CTRL_15      | 0x0000 | 0x106F | 81 |
| 1.1.1.215 | reg:<br>CORE_DIG_IOCTRL_R_AFE_<br>LANE0_CTRL_16      | 0x0000 | 0x1070 | 81 |
| 1.1.1.216 | reg:<br>CORE_DIG_IOCTRL_R_AFE_<br>LANE0_CTRL_17      | 0x0000 | 0x1071 | 81 |
| 1.1.1.218 | reg:<br>CORE_DIG_RW_TRIO0_0                          | 0x044A | 0x1080 | 82 |
| 1.1.1.219 | reg:<br>CORE_DIG_RW_TRIO0_1                          | 0x000A | 0x1081 | 82 |
| 1.1.1.220 | reg:<br>CORE_DIG_RW_TRIO0_2                          | 0x000A | 0x1082 | 82 |
| 1.1.1.222 | reg:<br>CORE_DIG_IOCTRL_RW_DPI<br>Y_PPI_LANE1_OVR_0  | 0x0000 | 0x1200 | 83 |
| 1.1.1.223 | reg: CORE_DIG_IOCTRL_RW_DPI Y_PPI_LANE1_OVR_1        | 0x0000 | 0x1201 | 83 |
| 1.1.1.224 | reg: CORE_DIG_IOCTRL_RW_DPI Y_PPI_LANE1_OVR_2        | 0x0000 | 0x1202 | 83 |
| 1.1.1.225 | reg:<br>CORE_DIG_IOCTRL_RW_DPI<br>Y_PPI_LANE1_OVR_3  | 0x0000 | 0x1203 | 84 |
| 1.1.1.226 | reg:<br>CORE_DIG_IOCTRL_RW_DPI<br>Y_PPI_LANE1_OVR_4  | 0x0000 | 0x1204 | 84 |
| 1.1.1.227 | reg: CORE_DIG_IOCTRL_RW_DPI Y_PPI_LANE1_OVR_5        | 0x0000 | 0x1205 | 84 |
| 1.1.1.228 | reg:<br>CORE_DIG_IOCTRL_RW_DPI<br>Y_PPI_LANE1_OVR_6  | 0x0000 | 0x1206 | 84 |
| 1.1.1.229 | reg:<br>CORE_DIG_IOCTRL_RW_DPI<br>Y_PPI_LANE1_OVR_7  | 0x0000 | 0x1207 | 85 |
| 1.1.1.230 | reg :<br>CORE_DIG_IOCTRL_RW_DPI<br>Y_PPI_LANE1_OVR_8 | 0x0000 | 0x1208 | 85 |
| 1.1.1.231 | reg: CORE_DIG_IOCTRL_RW_DPI Y_PPI_LANE1_OVR_9        | 0x0000 | 0x1209 | 85 |
| 1.1.1.232 | reg: CORE_DIG_IOCTRL_RW_DPI Y_PPI_LANE1_OVR_10       | 0x0000 | 0x120A | 86 |
| 1.1.1.234 | reg:<br>CORE_DIG_IOCTRL_R_DPHY<br>_PPI_LANE1_OVR_0   | 0x0000 | 0x1210 | 87 |
| 1.1.1.235 | reg:<br>CORE_DIG_IOCTRL_R_DPHY<br>_PPI_LANE1_OVR_1   | 0x0000 | 0x1211 | 87 |
| 1.1.1.236 | reg:<br>CORE_DIG_IOCTRL_R_DPHY<br>_PPI_LANE1_OVR_2   | 0x0000 | 0x1212 | 87 |

|                                | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x1213                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 87                     |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| reg:<br>CORE_DIG_IOCTRL_R_DPHY | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x1214                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 88                     |
| reg:<br>CORE_DIG_IOCTRL_R_DPHY | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x1215                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 88                     |
| reg:<br>CORE_DIG_IOCTRL_R_DPHY | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x1216                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 89                     |
| reg:<br>CORE_DIG_IOCTRL_RW_CPI | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x1220                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 89                     |
| reg:<br>CORE_DIG_IOCTRL_RW_CPI | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x1221                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 90                     |
| reg:<br>CORE_DIG_IOCTRL_RW_CPI | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x1222                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 90                     |
| reg:<br>CORE_DIG_IOCTRL_RW_CPI | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x1223                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 90                     |
| reg:<br>CORE_DIG_IOCTRL_RW_CPI | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x1224                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 91                     |
| reg:<br>CORE_DIG_IOCTRL_RW_CPI | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x1225                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 91                     |
| reg:<br>CORE_DIG_IOCTRL_RW_CPI | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x1226                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 91                     |
| reg:<br>CORE_DIG_IOCTRL_RW_CPI | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x1227                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 91                     |
| reg:<br>CORE_DIG_IOCTRL_RW_CPI | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x1228                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 91                     |
| reg:<br>CORE_DIG_IOCTRL_RW_CPI | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x1229                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 92                     |
| reg:<br>CORE_DIG_IOCTRL_RW_CPI | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x122A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 92                     |
| reg:<br>CORE_DIG_IOCTRL_RW_CPI | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x122B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 93                     |
| reg:<br>CORE_DIG_IOCTRL_RW_CPI | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x122C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 93                     |
| reg:<br>CORE_DIG_IOCTRL_RW_CPI | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x122D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 94                     |
| reg:<br>CORE_DIG_IOCTRL_RW_CPI | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x122E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 94                     |
| reg:<br>CORE_DIG_IOCTRL_RW_CPI | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x122F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 95                     |
| reg:<br>CORE_DIG_IOCTRL_R_CPHY | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x1230                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 95                     |
| reg:<br>CORE_DIG_IOCTRL_R_CPHY | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x1231                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 95                     |
| reg:                           | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x1232                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 95                     |
|                                | CORE_DIG_IOCTRL_R_DPHY_PPI_LANE1_OVR_3  reg: CORE_DIG_IOCTRL_R_DPHY_PPI_LANE1_OVR_4  reg: CORE_DIG_IOCTRL_R_DPHY_PPI_LANE1_OVR_5  reg: CORE_DIG_IOCTRL_R_DPHY_PPI_LANE1_OVR_6  reg: CORE_DIG_IOCTRL_RW_CPI_Y_PPI_LANE1_OVR_0  reg: CORE_DIG_IOCTRL_RW_CPI_Y_PPI_LANE1_OVR_1  reg: CORE_DIG_IOCTRL_RW_CPI_Y_PPI_LANE1_OVR_2  reg: CORE_DIG_IOCTRL_RW_CPI_Y_PPI_LANE1_OVR_3  reg: CORE_DIG_IOCTRL_RW_CPI_Y_PPI_LANE1_OVR_4  reg: CORE_DIG_IOCTRL_RW_CPI_Y_PPI_LANE1_OVR_5  reg: CORE_DIG_IOCTRL_RW_CPI_Y_PPI_LANE1_OVR_6  reg: CORE_DIG_IOCTRL_RW_CPI_Y_PPI_LANE1_OVR_7  reg: CORE_DIG_IOCTRL_RW_CPI_Y_PPI_LANE1_OVR_7  reg: CORE_DIG_IOCTRL_RW_CPI_Y_PPI_LANE1_OVR_9  reg: CORE_DIG_IOCTRL_RW_CPI_Y_PPI_LANE1_OVR_9  reg: CORE_DIG_IOCTRL_RW_CPI_Y_PPI_LANE1_OVR_10  reg: CORE_DIG_IOCTRL_RW_CPI_Y_PPI_LANE1_OVR_11  reg: CORE_DIG_IOCTRL_RW_CPI_Y_PPI_LANE1_OVR_12  reg: CORE_DIG_IOCTRL_RW_CPI_Y_PPI_LANE1_OVR_13  reg: CORE_DIG_IOCTRL_RW_CPI_Y_PPI_LANE1_OVR_13  reg: CORE_DIG_IOCTRL_RW_CPI_Y_PPI_LANE1_OVR_14  reg: CORE_DIG_IOCTRL_RW_CPI_Y_PPI_LANE1_OVR_15  reg: CORE_DIG_IOCTRL_RW_CPI_Y_PPI_LANE1_OVR_16  reg: CORE_DIG_IOCTRL_RW_CPI_Y_PPI_LANE1_OVR_17  reg: CORE_DIG_IOCTRL_RW_CPI_Y_PPI_LANE1_OVR_16  reg: CORE_DIG_IOCTRL_RW_CPI_Y_PPI_LANE1_OVR_17  reg: CORE_DIG_IOCTRL_RW_CPI_Y_PPI_LANE1_OVR_18  reg: CORE_DIG_IOCTRL_RW_CPI_Y_PPI_LANE1_OVR_16  reg: CORE_DIG_IOCTRL_RW_CPI_Y_PPI_LANE1_OVR_16  reg: CORE_DIG_IOCTRL_RW_CPI_Y_PPI_LANE1_OVR_16  reg: CORE_DIG_IOCTRL_RW_CPI_Y_PPI_LANE1_OVR_16  reg: CORE_DIG_IOCTRL_RC_CPHY_PPI_LANE1_OVR_16  reg: CORE_DIG_IOCTRL_RC_CPHY_PPI_LANE1_OVR_16  reg: CORE_DIG_IOCTRL_RC_CPHY_PPI_LANE1_OVR_16  reg: CORE_DIG_IOCTRL_RC_CPHY_PPI_LANE1_OVR_16 | CORE_DIG_IOCTRL_R_DPHY _PPI_LANE1_OVR_3  reg: CORE_DIG_IOCTRL_R_DPHY _PPI_LANE1_OVR_4  reg: CORE_DIG_IOCTRL_R_DPHY _PPI_LANE1_OVR_5  reg: CORE_DIG_IOCTRL_R_DPHY _PPI_LANE1_OVR_6  reg: CORE_DIG_IOCTRL_RW_CPHY _PPI_LANE1_OVR_0  reg: CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE1_OVR_0  reg: CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE1_OVR_1  reg: CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE1_OVR_2  reg: CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE1_OVR_3  reg: CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE1_OVR_4  reg: CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE1_OVR_5  reg: CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE1_OVR_5  reg: CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE1_OVR_6  reg: CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE1_OVR_6  reg: CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE1_OVR_7  reg: CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE1_OVR_8  reg: CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE1_OVR_8  reg: CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE1_OVR_9  reg: CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE1_OVR_11  reg: CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE1_OVR_15  reg: CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE1_OVR_15  reg: CORE_DIG_IOCTRL_RCPHY PPI_LANE1_OVR_15  reg: CORE_DIG_IOCTRL_RCPHY PPI_LANE1_OVR_16  reg: CORE_DIG_IOCTRL_RCPHY PPI_LANE1_OVR_17  reg: CORE_DIG_IOCTRL_RCPHY PPI_LANE1_OVR_10  reg: CORE_DIG_IOCTRL_RCPHY PPI_LANE1_OVR_11  reg: CORE_DIG_IOCTRL_RCPHY PPI_LANE1_OVR_11  reg: CORE_DIG_IOCTRL_RCPHY PPI_LANE1_OVR_11 | CORE_DIG_IOCTRL_RU_PHY |

| 1.1.1.261 | reg: CORE_DIG_IOCTRL_R_CPH\ _PPI_LANE1_OVR_3       | 0x0000 | 0x1233 | 96  |
|-----------|----------------------------------------------------|--------|--------|-----|
| 1.1.1.262 | reg:<br>CORE_DIG_IOCTRL_R_CPH\<br>_PPI_LANE1_OVR_4 | 0x0000 | 0x1234 | 96  |
| 1.1.1.263 | reg: CORE_DIG_IOCTRL_R_CPH\ PPI_LANE1_OVR_5        | 0x0000 | 0x1235 | 96  |
| 1.1.1.264 | reg: CORE_DIG_IOCTRL_R_CPHY _PPI_LANE1_OVR_6       | 0x0000 | 0x1236 | 96  |
| 1.1.1.265 | reg:<br>CORE_DIG_IOCTRL_R_CPH\<br>_PPI_LANE1_OVR_7 | 0x0000 | 0x1237 | 97  |
| 1.1.1.266 | reg: CORE_DIG_IOCTRL_R_CPHY _PPI_LANE1_OVR_8       | 0x0000 | 0x1238 | 97  |
| 1.1.1.267 | reg: CORE_DIG_IOCTRL_R_CPHY _PPI_LANE1_OVR_9       | 0x0000 | 0x1239 | 97  |
| 1.1.1.268 | reg: CORE_DIG_IOCTRL_R_CPHY PPI_LANE1_OVR_10       | 0x0000 | 0x123A | 98  |
| 1.1.1.269 | reg: CORE_DIG_IOCTRL_R_CPHY _PPI_LANE1_OVR_11      | 0x0000 | 0x123B | 98  |
| 1.1.1.270 | reg: CORE_DIG_IOCTRL_R_CPHY _PPI_LANE1_OVR_12      | 0x0000 | 0x123C | 99  |
| 1.1.1.271 | reg: CORE_DIG_IOCTRL_R_CPHY _PPI_LANE1_OVR_13      | 0x0000 | 0x123D | 99  |
| 1.1.1.272 | reg: CORE_DIG_IOCTRL_R_CPHY _PPI_LANE1_OVR_14      | 0x0000 | 0x123E | 99  |
| 1.1.1.273 | reg: CORE_DIG_IOCTRL_R_CPHY _PPI_LANE1_OVR_15      | 0x0000 | 0x123F | 100 |
| 1.1.1.274 | reg: CORE_DIG_IOCTRL_RW_AFI LANE1_CTRL_0           | 0x0000 | 0x1240 | 100 |
| 1.1.1.275 | reg: CORE_DIG_IOCTRL_RW_AFI _LANE1_CTRL_1          | 0x0000 | 0x1241 | 100 |
| 1.1.1.276 | reg: CORE_DIG_IOCTRL_RW_AFI LANE1_CTRL_2           | 0x0000 | 0x1242 | 100 |
| 1.1.1.277 | reg: CORE_DIG_IOCTRL_RW_AFI _LANE1_CTRL_3          | 0x0110 | 0x1243 | 101 |
| 1.1.1.278 | reg: CORE_DIG_IOCTRL_RW_AFI _LANE1_CTRL_4          | 0x0000 | 0x1244 | 101 |
| 1.1.1.279 | reg: CORE_DIG_IOCTRL_RW_AFI _LANE1_CTRL_5          | 0x0000 | 0x1245 | 102 |
| 1.1.1.280 | reg: CORE_DIG_IOCTRL_RW_AFI _LANE1_CTRL_6          | 0x0000 | 0x1246 | 102 |
| 1.1.1.281 | reg: CORE_DIG_IOCTRL_RW_AFI _LANE1_CTRL_7          | 0x8000 | 0x1247 | 102 |
| 1.1.1.282 | reg: CORE_DIG_IOCTRL_RW_AFI _LANE1_CTRL_8          | 0x1C00 | 0x1248 | 102 |
| 1.1.1.283 | reg: CORE_DIG_IOCTRL_RW_AFI _LANE1_CTRL_9          | 0x1000 | 0x1249 | 103 |
|           |                                                    |        |        |     |

| 1.1.1.284 | reg: CORE_DIG_IOCTRL_RW_AFE _LANE1_CTRL_10               | 0x02B8 | 0x124A | 103 |
|-----------|----------------------------------------------------------|--------|--------|-----|
| 1.1.1.285 | reg: CORE_DIG_IOCTRL_RW_AFE _LANE1_CTRL_11               | 0x0000 | 0x124B | 104 |
| 1.1.1.286 | reg: CORE_DIG_IOCTRL_RW_AFE                              | 0x0000 | 0x124C | 104 |
| 1.1.1.287 | reg: CORE_DIG_IOCTRL_RW_AFE _LANE1_CTRL_13               | 0x1000 | 0x124D | 105 |
| 1.1.1.288 | reg: CORE_DIG_IOCTRL_RW_AFE _LANE1_CTRL_14               | 0x0000 | 0x124E | 106 |
| 1.1.1.289 | reg: CORE_DIG_IOCTRL_RW_AFE _LANE1_CTRL_15               | 0x0000 | 0x124F | 106 |
| 1.1.1.290 | reg :<br>CORE_DIG_IOCTRL_RW_AFE                          | 0x0004 | 0x1250 | 107 |
| 1.1.1.291 | _LANE1_CTRL_16  reg: CORE_DIG_IOCTRL_RW_AFE              | 0x0000 | 0x1251 | 107 |
| 1.1.1.292 | _LANE1_CTRL_17  reg: CORE_DIG_IOCTRL_RW_AFE              | 0x0000 | 0x1252 | 107 |
| 1.1.1.293 | _LANE1_CTRL_18  reg: CORE_DIG_IOCTRL_RW_AFE              | 0x0000 | 0x1253 | 107 |
| 1.1.1.294 | LANE1_CTRL_19 reg: CORE_DIG_IOCTRL_RW_AFE _LANE1_CTRL_20 | 0x0000 | 0x1254 | 108 |
| 1.1.1.295 | reg: CORE_DIG_IOCTRL_RW_AFE LANE1_CTRL_21                | 0x0000 | 0x1255 | 108 |
| 1.1.1.296 | reg: CORE_DIG_IOCTRL_RW_AFE _LANE1_CTRL_22               | 0x0000 | 0x1256 | 108 |
| 1.1.1.297 | reg: CORE_DIG_IOCTRL_RW_AFE _LANE1_CTRL_23               | 0x0000 | 0x1257 | 108 |
| 1.1.1.298 | reg: CORE_DIG_IOCTRL_RW_AFE _LANE1_CTRL_24               | 0x0000 | 0x1258 | 108 |
| 1.1.1.299 | reg: CORE_DIG_IOCTRL_RW_AFE _LANE1_CTRL_25               | 0x0000 | 0x1259 | 109 |
| 1.1.1.300 | reg: CORE_DIG_IOCTRL_RW_AFE LANE1_CTRL_26                | 0x0000 | 0x125A | 109 |
| 1.1.1.302 | reg: CORE_DIG_IOCTRL_R_AFE_ LANE1_CTRL_0                 | 0x0000 | 0x1260 | 110 |
| 1.1.1.303 | reg: CORE_DIG_IOCTRL_R_AFE_ LANE1_CTRL_1                 | 0x0000 | 0x1261 | 111 |
| 1.1.1.304 | reg: CORE_DIG_IOCTRL_R_AFE_ LANE1_CTRL_2                 | 0x0000 | 0x1262 | 111 |
| 1.1.1.305 | reg: CORE_DIG_IOCTRL_R_AFE_ LANE1_CTRL_3                 | 0x0000 | 0x1263 | 111 |
| 1.1.1.306 | reg: CORE_DIG_IOCTRL_R_AFE_ LANE1_CTRL_4                 | 0x0000 | 0x1264 | 111 |
| 1.1.1.307 | reg: CORE_DIG_IOCTRL_R_AFE_ LANE1_CTRL_5                 | 0x0000 | 0x1265 | 112 |
|           |                                                          |        |        |     |

| 1.1.1.308 | reg: CORE_DIG_IOCTRL_R_AFE_ LANE1_CTRL_6  | 0x0000 | 0x1266 | 112 |
|-----------|-------------------------------------------|--------|--------|-----|
| 1.1.1.309 | reg: CORE_DIG_IOCTRL_R_AFE_ LANE1_CTRL_7  | 0x0000 | 0x1267 | 113 |
| 1.1.1.310 | reg: CORE_DIG_IOCTRL_R_AFE_ LANE1_CTRL_8  | 0x0000 | 0x1268 | 113 |
| 1.1.1.311 | reg: CORE_DIG_IOCTRL_R_AFE_ LANE1_CTRL_9  | 0x0000 | 0x1269 | 113 |
| 1.1.1.312 | reg: CORE_DIG_IOCTRL_R_AFE_ LANE1_CTRL_10 | 0x0000 | 0x126A | 114 |
| 1.1.1.313 | reg: CORE_DIG_IOCTRL_R_AFE_ LANE1_CTRL_11 | 0x0000 | 0x126B | 114 |
| 1.1.1.314 | reg: CORE_DIG_IOCTRL_R_AFE_ LANE1_CTRL_12 | 0x0000 | 0x126C | 114 |
| 1.1.1.315 | reg: CORE_DIG_IOCTRL_R_AFE_ LANE1_CTRL_13 | 0x0000 | 0x126D | 114 |
| 1.1.1.316 | reg: CORE_DIG_IOCTRL_R_AFE_ LANE1_CTRL_14 | 0x0000 | 0x126E | 114 |
| 1.1.1.317 | reg: CORE_DIG_IOCTRL_R_AFE_ LANE1_CTRL_15 | 0x0000 | 0x126F | 114 |
| 1.1.1.318 | reg: CORE_DIG_IOCTRL_R_AFE_ LANE1_CTRL_16 | 0x0000 | 0x1270 | 115 |
| 1.1.1.319 | reg: CORE_DIG_IOCTRL_R_AFE_ LANE1_CTRL_17 | 0x0000 | 0x1271 | 115 |
| 1.1.1.321 | reg:<br>CORE_DIG_RW_TRIO1_0               | 0x044A | 0x1280 | 116 |
| 1.1.1.322 | reg:<br>CORE_DIG_RW_TRIO1_1               | 0x000A | 0x1281 | 116 |
| 1.1.1.323 | reg:<br>CORE_DIG_RW_TRIO1_2               | 0x000A | 0x1282 | 116 |
| 1.1.1.325 | reg: CORE_DIG_IOCTRL_RW_AFE _LANE2_CTRL_0 | 0x0000 | 0x1440 | 116 |
| 1.1.1.326 | reg: CORE_DIG_IOCTRL_RW_AFE _LANE2_CTRL_1 | 0x0000 | 0x1441 | 116 |
| 1.1.1.327 | reg: CORE_DIG_IOCTRL_RW_AFE _LANE2_CTRL_2 | 0x0000 | 0x1442 | 117 |
| 1.1.1.328 | reg: CORE_DIG_IOCTRL_RW_AFE _LANE2_CTRL_3 | 0x0110 | 0x1443 | 117 |
| 1.1.1.329 | reg: CORE_DIG_IOCTRL_RW_AFE _LANE2_CTRL_4 | 0x0000 | 0x1444 | 118 |
| 1.1.1.330 | reg: CORE_DIG_IOCTRL_RW_AFE _LANE2_CTRL_5 | 0x0000 | 0x1445 | 118 |
| 1.1.1.331 | reg: CORE_DIG_IOCTRL_RW_AFE _LANE2_CTRL_6 | 0x0000 | 0x1446 | 118 |
| 1.1.1.332 | reg: CORE_DIG_IOCTRL_RW_AFE _LANE2_CTRL_7 | 0x8000 | 0x1447 | 119 |
| 1.1.1.333 | reg: CORE_DIG_IOCTRL_RW_AFE               | 0x1C00 | 0x1448 | 119 |

|             | _LANE2_CTRL_8                          |         |          |     |
|-------------|----------------------------------------|---------|----------|-----|
| 1.1.1.334   | reg:                                   | 0x1000  | 0x1449   | 119 |
|             | CORE_DIG_IOCTRL_RW_AF                  | Ę       |          |     |
| 4.4.4.005   | _LANE2_CTRL_9                          | 00000   | 0.4444   | 400 |
| 1.1.1.335   | reg: CORE DIG IOCTRL RW AFI            | 0x02B8  | 0x144A   | 120 |
|             | _LANE2_CTRL_10                         |         |          |     |
| 1.1.1.336   | reg:                                   | 0x0000  | 0x144B   | 120 |
|             | CORE_DIG_IOCTRL_RW_AF                  |         |          |     |
| 1.1.1.337   | _LANE2_CTRL_11 reg:                    | 0x0000  | 0x144C   | 121 |
| 11111007    | CORE_DIG_IOCTRL_RW_AF                  |         |          | 121 |
|             | _LANE2_CTRL_12                         |         |          |     |
| 1.1.1.338   | reg:<br>CORE_DIG_IOCTRL_RW_AFI         | 0x1000  | 0x144D   | 122 |
|             | _LANE2_CTRL_13                         |         |          |     |
| 1.1.1.339   | reg:                                   | 0x0000  | 0x144E   | 122 |
|             | CORE_DIG_IOCTRL_RW_AF                  | Ē       |          |     |
| 1.1.1.340   | reg:                                   | 0x0000  | 0x144F   | 123 |
|             | CORE_DIG_IOCTRL_RW_AF                  |         |          |     |
| 4 4 4 0 4 4 | _LANE2_CTRL_15                         | 0,,0004 | 0.4450   | 400 |
| 1.1.1.341   | reg:<br>CORE_DIG_IOCTRL_RW_AFI         | 0x0004  | 0x1450   | 123 |
|             | _LANE2_CTRL_16                         |         |          |     |
| 1.1.1.342   | reg:                                   | 0x0000  | 0x1451   | 123 |
|             | CORE_DIG_IOCTRL_RW_AF                  | E       |          |     |
| 1.1.1.343   | reg:                                   | 0x0000  | 0x1452   | 124 |
|             | CORE_DIG_IOCTRL_RW_AF                  | Ħ       |          |     |
| 1.1.1.344   | _LANE2_CTRL_18 reg:                    | 0x0000  | 0x1453   | 124 |
| 1.1.1.544   | CORE_DIG_IOCTRL_RW_AF                  |         | 0.11-0.0 | 124 |
|             | _LANE2_CTRL_19                         |         |          |     |
| 1.1.1.345   | reg:<br> CORE_DIG_IOCTRL_RW_AFI        | 0x0000  | 0x1454   | 124 |
|             | _LANE2_CTRL_20                         |         |          |     |
| 1.1.1.346   | reg:                                   | 0x0000  | 0x1455   | 124 |
|             | CORE_DIG_IOCTRL_RW_AFI _LANE2_CTRL_21  | E       |          |     |
| 1.1.1.347   | reg:                                   | 0x0000  | 0x1456   | 124 |
|             | CORE_DIG_IOCTRL_RW_AF                  | Ę       |          |     |
| 1.1.1.348   | _LANE2_CTRL_22                         | 0x0000  | 0x1457   | 125 |
| 1.1.1.340   | reg:<br>CORE_DIG_IOCTRL_RW_AFI         |         | 0x1457   | 125 |
|             | _LANE2_CTRL_23                         |         |          |     |
| 1.1.1.349   | reg:                                   | 0x0000  | 0x1458   | 125 |
|             | CORE_DIG_IOCTRL_RW_AF                  |         |          |     |
| 1.1.1.350   | reg:                                   | 0x0000  | 0x1459   | 125 |
|             | CORE_DIG_IOCTRL_RW_AFI                 |         |          |     |
| 1.1.1.351   | _LANE2_CTRL_25<br>reg:                 | 0x0000  | 0x145A   | 126 |
|             | CORE_DIG_IOCTRL_RW_AF                  |         |          |     |
| 4.4.4.050   | _LANE2_CTRL_26                         | 00000   | 0.4400   | 100 |
| 1.1.1.353   | reg:<br>CORE_DIG_IOCTRL_R_AFE_         | 0x0000  | 0x1460   | 126 |
|             | LANE2_CTRL_0                           |         |          |     |
| 1.1.1.354   | reg:                                   | 0x0000  | 0x1461   | 127 |
|             | CORE_DIG_IOCTRL_R_AFE_<br>LANE2_CTRL_1 |         |          |     |
| 1.1.1.355   | reg:                                   | 0x0000  | 0x1462   | 127 |
|             | CORE_DIG_IOCTRL_R_AFE_                 | -       |          |     |
| 1 1 1 250   | LANE2_CTRL_2                           | 0x0000  | 0v1463   | 127 |
| 1.1.1.356   | reg:<br>CORE_DIG_IOCTRL_R_AFE_         | 0x0000  | 0x1463   | 127 |
|             | LANE2_CTRL_3                           |         |          |     |
| 1.1.1.357   | reg:                                   | 0x0000  | 0x1464   | 128 |
|             | CORE_DIG_IOCTRL_R_AFE_                 | -       |          |     |

|           | LANE2_CTRL_4                              |        |        |     |
|-----------|-------------------------------------------|--------|--------|-----|
| 1.1.1.358 | reg:                                      | 0x0000 | 0x1465 | 128 |
|           | CORE_DIG_IOCTRL_R_AFE_                    |        |        |     |
| 1.1.1.359 | LANE2_CTRL_5                              | 0x0000 | 0x1466 | 129 |
| 1.1.1.339 | reg: CORE_DIG_IOCTRL_R_AFE_ LANE2_CTRL_6  |        | UX1400 | 129 |
| 1.1.1.360 | reg:                                      | 0x0000 | 0x1467 | 129 |
|           | CORE_DIG_IOCTRL_R_AFE_<br>LANE2_CTRL_7    |        |        |     |
| 1.1.1.361 | reg:                                      | 0x0000 | 0x1468 | 130 |
|           | CORE_DIG_IOCTRL_R_AFE_<br>LANE2_CTRL_8    |        |        |     |
| 1.1.1.362 | reg:                                      | 0x0000 | 0x1469 | 130 |
|           | CORE_DIG_IOCTRL_R_AFE_<br>LANE2_CTRL_9    |        |        |     |
| 1.1.1.363 | reg:                                      | 0x0000 | 0x146A | 130 |
|           | CORE_DIG_IOCTRL_R_AFE_<br>LANE2_CTRL_10   |        |        |     |
| 1.1.1.364 | reg:                                      | 0x0000 | 0x146B | 130 |
|           | CORE_DIG_IOCTRL_R_AFE_<br>LANE2_CTRL_11   |        |        |     |
| 1.1.1.365 | reg:                                      | 0x0000 | 0x146C | 130 |
|           | CORE_DIG_IOCTRL_R_AFE_<br>LANE2_CTRL_12   |        |        |     |
| 1.1.1.366 | reg:                                      | 0x0000 | 0x146D | 131 |
|           | CORE_DIG_IOCTRL_R_AFE_<br>LANE2_CTRL_13   |        |        |     |
| 1.1.1.367 | reg:                                      | 0x0000 | 0x146E | 131 |
|           | CORE_DIG_IOCTRL_R_AFE_<br>LANE2_CTRL_14   |        |        |     |
| 1.1.1.368 | reg:                                      | 0x0000 | 0x146F | 131 |
|           | CORE_DIG_IOCTRL_R_AFE_<br>LANE2_CTRL_15   |        |        |     |
| 1.1.1.369 | reg:                                      | 0x0000 | 0x1470 | 131 |
|           | CORE_DIG_IOCTRL_R_AFE_<br>LANE2_CTRL_16   |        |        |     |
| 1.1.1.370 | reg:                                      | 0x0000 | 0x1471 | 132 |
|           | CORE_DIG_IOCTRL_R_AFE_<br>LANE2_CTRL_17   |        |        |     |
| 1.1.1.372 | reg: CORE DIG IOCTRL RW DPI               | 0x0000 | 0x1A00 | 132 |
|           | Y_PPI_CLK_OVR_0                           |        |        |     |
| 1.1.1.373 | reg:                                      | 0x0000 | 0x1A01 | 133 |
|           | CORE_DIG_IOCTRL_RW_DPI<br>Y_PPI_CLK_OVR_1 | F      |        |     |
| 1.1.1.374 | reg:                                      | 0x0000 | 0x1A02 | 133 |
|           | CORE_DIG_IOCTRL_RW_DPI<br>Y_PPI_CLK_OVR_2 | F      |        |     |
| 1.1.1.375 | reg:                                      | 0x0000 | 0x1A03 | 133 |
|           | CORE_DIG_IOCTRL_R_DPH\ _PPI_CLK_OVR_0     |        |        |     |
| 1.1.1.376 | reg:                                      | 0x0000 | 0x1A04 | 134 |
|           | CORE_DIG_IOCTRL_R_DPH\ _PPI_CLK_OVR_1     |        |        |     |
| 1.1.1.378 | reg:                                      | 0x0000 | 0x1C00 | 134 |
|           | CORE_DIG_IOCTRL_RW_CO                     | ľ      |        |     |
| 1.1.1.379 | reg:                                      | 0x0000 | 0x1C01 | 135 |
|           | CORE_DIG_IOCTRL_RW_CO MON_PPI_OVR_1       | ľ      |        |     |
| 1.1.1.380 | reg:                                      | 0x0000 | 0x1C02 | 135 |
|           | CORE_DIG_IOCTRL_RW_CO MON_PPI_OVR_2       | ľ      |        |     |
| 1.1.1.381 | reg:                                      | 0x0000 | 0x1C03 | 135 |
|           | CORE_DIG_IOCTRL_RW_CO<br>MON_PPI_OVR_3    | ľ      |        |     |
| 1.1.1.382 | reg:                                      | 0x0000 | 0x1C04 | 136 |
|           | CORE_DIG_IOCTRL_RW_CO                     | N      |        |     |

|           | MON PPI OVR 4                                   |        |        |     |
|-----------|-------------------------------------------------|--------|--------|-----|
| 1.1.1.383 | reg: CORE_DIG_IOCTRL_RW_CO MON_PPI_OVR_5        | 0x0000 | 0x1C05 | 136 |
| 1.1.1.384 | reg: CORE_DIG_IOCTRL_RW_CO MON_PPI_OVR_6        | 0x0000 | 0x1C06 | 136 |
| 1.1.1.385 | reg:<br>CORE_DIG_IOCTRL_RW_CO<br>MON_PPI_OVR_7  | 0x0000 | 0x1C07 | 136 |
| 1.1.1.386 | reg :<br>CORE_DIG_IOCTRL_RW_CO<br>MON_PPI_OVR_8 | 0x0000 | 0x1C08 | 136 |
| 1.1.1.387 | reg: CORE_DIG_IOCTRL_RW_CO MON_PPI_OVR_9        | 0x0000 | 0x1C09 | 136 |
| 1.1.1.388 | reg:<br>CORE_DIG_IOCTRL_RW_CO<br>MON_PPI_OVR_10 | 0x0000 | 0x1C0A | 136 |
| 1.1.1.389 | reg:<br>CORE_DIG_IOCTRL_RW_CO<br>MON_PPI_OVR_11 | 0x0000 | 0x1C0B | 137 |
| 1.1.1.391 | reg:<br>CORE_DIG_IOCTRL_R_COMI<br>ON_PPI_OVR_0  | 0x0000 | 0x1C10 | 137 |
| 1.1.1.392 | reg: CORE_DIG_IOCTRL_R_COMI ON_PPI_OVR_1        | 0x0000 | 0x1C11 | 137 |
| 1.1.1.393 | reg:<br>CORE_DIG_IOCTRL_R_COMI<br>ON_PPI_OVR_2  | 0x0000 | 0x1C12 | 137 |
| 1.1.1.394 | reg:<br>CORE_DIG_IOCTRL_R_COMI<br>ON_PPI_OVR_3  | 0x0000 | 0x1C13 | 138 |
| 1.1.1.395 | reg:<br>CORE_DIG_IOCTRL_R_COMI<br>ON_PPI_OVR_4  | 0x0000 | 0x1C14 | 138 |
| 1.1.1.396 | reg: CORE_DIG_IOCTRL_R_COMI ON_PPI_OVR_5        | 0x0000 | 0x1C15 | 138 |
| 1.1.1.397 | reg: CORE_DIG_IOCTRL_R_COMI ON_PPI_OVR_6        | 0x0000 | 0x1C16 | 138 |
| 1.1.1.398 | reg : CORE_DIG_IOCTRL_R_COMI ON_PPI_OVR_7       | 0x0000 | 0x1C17 | 138 |
| 1.1.1.399 | reg : CORE_DIG_IOCTRL_R_COM ON_PPI_OVR_8        | 0x0000 | 0x1C18 | 138 |
| 1.1.1.400 | reg: CORE_DIG_IOCTRL_R_COM ON_PPI_OVR_9         | 0x0000 | 0x1C19 | 139 |
| 1.1.1.401 | reg: CORE_DIG_IOCTRL_R_COMI ON_PPI_OVR_10       | 0x0000 | 0x1C1A | 139 |
| 1.1.1.403 | reg: CORE_DIG_IOCTRL_RW_AFF _CB_CTRL_0          | 0x0000 | 0x1C20 | 139 |
| 1.1.1.404 | reg:<br>CORE_DIG_IOCTRL_RW_AFI<br>_CB_CTRL_1    | 0x0000 | 0x1C21 | 140 |
| 1.1.1.405 | reg:<br>CORE_DIG_IOCTRL_RW_AFI<br>_CB_CTRL_2    | 0x0000 | 0x1C22 | 140 |
| 1.1.1.406 | reg: CORE_DIG_IOCTRL_RW_AFI _CB_CTRL_3          | 0x40F6 | 0x1C23 | 141 |
| 1.1.1.407 | reg:<br>CORE_DIG_IOCTRL_RW_AFF                  | 0x2292 | 0x1C24 | 141 |

|           | _CB_CTRL_4                                    |        | I      |     |
|-----------|-----------------------------------------------|--------|--------|-----|
| 1.1.1.408 | reg: CORE_DIG_IOCTRL_RW_AFF                   | 0x4100 | 0x1C25 | 141 |
| 1.1.1.409 | reg: CORE_DIG_IOCTRL_RW_AFF                   | 0x0000 | 0x1C26 | 142 |
| 1.1.1.410 | reg:<br>CORE_DIG_IOCTRL_RW_AFF                | 0x0000 | 0x1C27 | 142 |
| 1.1.1.411 | reg:<br>CORE_DIG_IOCTRL_RW_AFI<br>_CB_CTRL_8  | 0x0000 | 0x1C28 | 143 |
| 1.1.1.412 | reg:<br>CORE_DIG_IOCTRL_RW_AFI<br>_CB_CTRL_9  | 0x0000 | 0x1C29 | 143 |
| 1.1.1.413 | reg:<br>CORE_DIG_IOCTRL_RW_AFI<br>_CB_CTRL_10 | 0x0000 | 0x1C2A | 143 |
| 1.1.1.414 | reg:<br>CORE_DIG_IOCTRL_RW_AFF<br>_CB_CTRL_11 | 0x0004 | 0x1C2B | 144 |
| 1.1.1.416 | reg:<br>CORE_DIG_IOCTRL_R_AFE_<br>CB_CTRL_0   | 0x0000 | 0x1C30 | 144 |
| 1.1.1.417 | reg:<br>CORE_DIG_IOCTRL_R_AFE_<br>CB_CTRL_1   | 0x0000 | 0x1C31 | 145 |
| 1.1.1.418 | reg:<br>CORE_DIG_IOCTRL_R_AFE_<br>CB_CTRL_2   | 0x0000 | 0x1C32 | 145 |
| 1.1.1.419 | reg:<br>CORE_DIG_IOCTRL_R_AFE_<br>CB_CTRL_3   | 0x0000 | 0x1C33 | 145 |
| 1.1.1.420 | reg:<br>CORE_DIG_IOCTRL_R_AFE_<br>CB_CTRL_4   | 0x0000 | 0x1C34 | 146 |
| 1.1.1.422 | reg:<br>CORE_DIG_RW_COMMON_0                  | 0x0000 | 0x1C40 | 146 |
| 1.1.1.423 | reg: CORE_DIG_RW_COMMON_1                     | 0x0000 | 0x1C41 | 146 |
| 1.1.1.424 | reg:<br>CORE_DIG_RW_COMMON_2                  | 0x0000 | 0x1C42 | 147 |
| 1.1.1.425 | reg:<br>CORE_DIG_RW_COMMON_3                  | 0x0000 | 0x1C43 | 147 |
| 1.1.1.426 | reg: CORE DIG RW COMMON 4                     | 0x0000 | 0x1C44 | 147 |
| 1.1.1.427 | reg: CORE_DIG_RW_COMMON_5                     | 0x0000 | 0x1C45 | 147 |
| 1.1.1.428 | reg: CORE_DIG_RW_COMMON_6                     | 0x0089 | 0x1C46 | 147 |
| 1.1.1.429 | reg: CORE_DIG_RW_COMMON_7                     | 0x0015 | 0x1C47 | 148 |
| 1.1.1.430 | reg: CORE_DIG_RW_COMMON_8                     | 0x0000 | 0x1C48 | 148 |
| 1.1.1.431 | reg: CORE_DIG_RW_COMMON_9                     | 0x00CC | 0x1C49 | 148 |
| 1.1.1.432 | reg: CORE_DIG_RW_COMMON_1                     | 0x000F | 0x1C4A | 149 |
| 1.1.1.433 | reg: CORE_DIG_RW_COMMON_1                     | 0x0000 | 0x1C4B | 149 |
| 1.1.1.434 | reg: CORE_DIG_RW_COMMON_1                     | 0x0015 | 0x1C4C | 149 |
| 1.1.1.435 | reg: CORE_DIG_RW_COMMON_1                     | 0x0000 | 0x1C4D | 149 |
| 1.1.1.436 | reg:<br>CORE_DIG_RW_COMMON_1                  | 0x003F | 0x1C4E | 150 |

| 1.1.1.437 | reg: CORE DIG RW COMMON 1                   | 0x0000 | 0x1C4F | 150  |
|-----------|---------------------------------------------|--------|--------|------|
| 1.1.1.439 | reg :<br>CORE_DIG_ANACTRL_RW_C              | 0x1B6D | 0x1CF0 | 150  |
|           | MMON_ANACTRL_0                              |        |        | 1.51 |
| 1.1.1.440 | reg: CORE_DIG_ANACTRL_RW_C MMON_ANACTRL_1   | 0x009B | 0x1CF1 | 151  |
| 1.1.1.441 | reg:                                        | 0x0444 | 0x1CF2 | 151  |
|           | CORE_DIG_ANACTRL_RW_C<br>MMON_ANACTRL_2     | ;      |        |      |
| 1.1.1.442 | reg: CORE_DIG_ANACTRL_RW_C MMON_ANACTRL_3   |        | 0x1CF3 | 151  |
| 1.1.1.444 | reg: CORE_DIG_COMMON_RW_D KEW_FINE_MEM      | 0x0000 | 0x1FF0 | 151  |
| 1.1.1.445 | reg:<br>CORE_DIG_COMMON_R_DE<br>EW_FINE_MEM | 0x0000 | 0x1FF1 | 152  |
| 1.1.1.447 | reg: PPI_RW_DPHY_LANE0_LBEF T_0             | 0x0000 | 0x2000 | 152  |
| 1.1.1.448 | reg: PPI_RW_DPHY_LANE0_LBEF T_1             | 0x0000 | 0x2001 | 153  |
| 1.1.1.449 | reg: PPI_R_DPHY_LANE0_LBERT _0              | 0x0001 | 0x2002 | 153  |
| 1.1.1.450 | reg: PPI_R_DPHY_LANE0_LBERT                 | 0x0000 | 0x2003 | 153  |
| 1.1.1.451 | reg: PPI_RW_DPHY_LANE0_SPAFE                | 0x0000 | 0x2004 | 153  |
| 1.1.1.453 | reg: PPI_RW_DPHY_LANE1_LBEF T_0             | 0x0000 | 0x2200 | 153  |
| 1.1.1.454 | reg: PPI_RW_DPHY_LANE1_LBEF T_1             | 0x0000 | 0x2201 | 154  |
| 1.1.1.455 | reg: PPI_R_DPHY_LANE1_LBERT 0               | 0x0001 | 0x2202 | 154  |
| 1.1.1.456 | reg: PPI_R_DPHY_LANE1_LBERT                 | 0x0000 | 0x2203 | 154  |
| 1.1.1.457 | reg : PPI_RW_DPHY_LANE1_SPAF                | 0x0000 | 0x2204 | 155  |
| 1.1.1.459 | reg: CORE_DIG_DLANE_0_RW_C G_0              | 0x0000 | 0x3000 | 155  |
| 1.1.1.460 | reg: CORE_DIG_DLANE_0_RW_C G_1              | 0x0000 | 0x3001 | 155  |
| 1.1.1.461 | reg: CORE_DIG_DLANE_0_RW_C G_2              | 0x0000 | 0x3002 | 155  |
| 1.1.1.463 | reg: CORE_DIG_DLANE_0_RW_LI _0              | 0x463C | 0x3040 | 155  |
| 1.1.1.464 | reg: CORE_DIG_DLANE_0_RW_LI _1              | 0x8010 | 0x3041 | 156  |
| 1.1.1.465 | reg: CORE_DIG_DLANE_0_RW_LI _2              | 0x0001 | 0x3042 | 156  |

| 1.1.1.467 | reg:<br>CORE_DIG_DLANE_0_R_LP_<br>0 | 0x0000 | 0x3050 | 156 |
|-----------|-------------------------------------|--------|--------|-----|
| 1.1.1.468 | reg: CORE_DIG_DLANE_0_R_LP_ 1       | 0x0000 | 0x3051 | 156 |
| 1.1.1.470 | reg: CORE_DIG_DLANE_0_R_HS_ TX_0    | 0x0000 | 0x3070 | 157 |
| 1.1.1.472 | reg: CORE_DIG_DLANE_0_RW_H _RX_0    | 0x091D | 0x3080 | 157 |
| 1.1.1.473 | reg: CORE_DIG_DLANE_0_RW_H _RX_1    | 0x4010 | 0x3081 | 157 |
| 1.1.1.474 | reg: CORE_DIG_DLANE_0_RW_H RX 2     | 0x169B | 0x3082 | 157 |
| 1.1.1.475 | reg: CORE_DIG_DLANE_0_RW_H _RX_3    | 0x2412 | 0x3083 | 158 |
| 1.1.1.476 | reg: CORE_DIG_DLANE_0_RW_H _RX_4    | 0x0096 | 0x3084 | 158 |
| 1.1.1.477 | reg: CORE_DIG_DLANE_0_RW_H _RX_5    | 0x0000 | 0x3085 | 158 |
| 1.1.1.478 | reg: CORE_DIG_DLANE_0_RW_H _RX_6    | 0x002D | 0x3086 | 158 |
| 1.1.1.479 | reg: CORE_DIG_DLANE_0_RW_H _RX_7    | 0x3B06 | 0x3087 | 158 |
| 1.1.1.480 | reg: CORE_DIG_DLANE_0_RW_H _RX_8    | 0x0000 | 0x3088 | 159 |
| 1.1.1.481 | reg: CORE_DIG_DLANE_0_RW_H _RX_9    | 0x00FF | 0x3089 | 159 |
| 1.1.1.482 | reg: CORE_DIG_DLANE_0_RW_H _RX_10   | 0x0001 | 0x308A | 159 |
| 1.1.1.483 | reg: CORE_DIG_DLANE_0_RW_H _RX_11   | 0x0002 | 0x308B | 160 |
| 1.1.1.484 | reg: CORE_DIG_DLANE_0_RW_H _RX_12   | 0x0003 | 0x308C | 160 |
| 1.1.1.486 | reg: CORE_DIG_DLANE_0_R_HS_ RX_0    | 0x0000 | 0x3090 | 160 |
| 1.1.1.487 | reg: CORE_DIG_DLANE_0_R_HS_ RX_1    | 0x0000 | 0x3091 | 160 |
| 1.1.1.488 | reg: CORE_DIG_DLANE_0_R_HS_ RX_2    | 0x00A0 | 0x3092 | 160 |
| 1.1.1.489 | reg: CORE_DIG_DLANE_0_R_HS_ RX_3    | 0x0000 | 0x3093 | 161 |
| 1.1.1.490 | reg: CORE_DIG_DLANE_0_R_HS_ RX_4    | 0x0000 | 0x3094 | 161 |
| 1.1.1.492 | reg: CORE_DIG_DLANE_0_RW_H _TX_0    | 0x0009 | 0x3100 | 161 |
| 1.1.1.493 | reg: CORE_DIG_DLANE_0_RW_H _TX_1    | 0x0020 | 0x3101 | 161 |
|           |                                     |        |        |     |

| 1.1.1.494 | reg:<br>CORE_DIG_DLANE_0_RW_H:<br>_TX_2          | 0x0003 | 0x3102 | 161 |
|-----------|--------------------------------------------------|--------|--------|-----|
| 1.1.1.495 |                                                  | 0x0006 | 0x3103 | 161 |
| 1.1.1.496 |                                                  | 0x0007 | 0x3104 | 162 |
| 1.1.1.497 |                                                  | 0x0007 | 0x3105 | 162 |
| 1.1.1.498 | reg:<br>CORE_DIG_DLANE_0_RW_H                    | 0x000A | 0x3106 | 162 |
| 1.1.1.499 | CORE_DIG_DLANE_0_RW_H                            | 0x00FF | 0x3107 | 162 |
| 1.1.1.500 | CORE_DIG_DLANE_0_RW_H                            | 0x001C | 0x3108 | 162 |
| 1.1.1.501 | CORE_DIG_DLANE_0_RW_H                            | 0x000A | 0x3109 | 163 |
| 1.1.1.502 | CORE_DIG_DLANE_0_RW_H                            | 0x000A | 0x310A | 163 |
| 1.1.1.503 | CORE_DIG_DLANE_0_RW_H                            | 0x0007 | 0x310B | 163 |
| 1.1.1.504 | CORE_DIG_DLANE_0_RW_H                            | 0x0014 | 0x310C | 163 |
| 1.1.1.506 | CORE_DIG_DLANE_1_RW_CI                           | 0x0000 | 0x3200 | 163 |
| 1.1.1.507 | CORE_DIG_DLANE_1_RW_CI                           | 0x0000 | 0x3201 | 163 |
| 1.1.1.508 | CORE_DIG_DLANE_1_RW_CI                           | 0x0000 | 0x3202 | 164 |
| 1.1.1.510 | G_2 reg: CORE_DIG_DLANE_1_RW_LF                  | 0x463C | 0x3240 | 164 |
| 1.1.1.511 | 0<br>reg :<br>CORE_DIG_DLANE_1_RW_LF             | 0x8010 | 0x3241 | 164 |
| 1.1.1.512 | 1<br>reg :<br>CORE_DIG_DLANE_1_RW_LF             | 0x0001 | 0x3242 | 164 |
| 1.1.1.514 |                                                  | 0x0000 | 0x3250 | 165 |
| 1.1.1.515 | CORE_DIG_DLANE_1_R_LP_                           | 0x0000 | 0x3251 | 165 |
| 1.1.1.517 | CORE_DIG_DLANE_1_R_HS_                           | 0x0000 | 0x3270 | 165 |
| 1.1.1.519 | CORE_DIG_DLANE_1_RW_H                            | 0x091D | 0x3280 | 165 |
| 1.1.1.520 | RX_0<br>reg:<br>CORE_DIG_DLANE_1_RW_H            | 0x4010 | 0x3281 | 165 |
| 1.1.1.521 | _RX_1<br>reg:<br>CORE_DIG_DLANE_1_RW_H:<br>_RX_2 | 0x169B | 0x3282 | 166 |

| 1.1.1.522 | reg:<br>CORE_DIG_DLANE_1_RW_H<br>_RX_3  | 0x2412 | 0x3283 | 166 |
|-----------|-----------------------------------------|--------|--------|-----|
| 1.1.1.523 | reg: CORE_DIG_DLANE_1_RW_H _RX_4        | 0x0096 | 0x3284 | 166 |
| 1.1.1.524 | reg: CORE_DIG_DLANE_1_RW_H _RX_5        | 0x0000 | 0x3285 | 166 |
| 1.1.1.525 | reg: CORE_DIG_DLANE_1_RW_H _RX_6        | 0x002D | 0x3286 | 167 |
| 1.1.1.526 | reg:<br>CORE_DIG_DLANE_1_RW_H<br>_RX_7  | 0x3B06 | 0x3287 | 167 |
| 1.1.1.527 | reg: CORE_DIG_DLANE_1_RW_H _RX_8        | 0x0000 | 0x3288 | 167 |
| 1.1.1.528 | reg: CORE_DIG_DLANE_1_RW_H _RX_9        | 0x00FF | 0x3289 | 168 |
| 1.1.1.529 | reg: CORE_DIG_DLANE_1_RW_H _RX_10       | 0x0001 | 0x328A | 168 |
| 1.1.1.530 | reg:<br>CORE_DIG_DLANE_1_RW_H<br>_RX_11 | 0x0002 | 0x328B | 168 |
| 1.1.1.531 | reg: CORE_DIG_DLANE_1_RW_H _RX_12       | 0x0003 | 0x328C | 168 |
| 1.1.1.533 | reg: CORE_DIG_DLANE_1_R_HS_ RX_0        | 0x0000 | 0x3290 | 168 |
| 1.1.1.534 | reg: CORE_DIG_DLANE_1_R_HS_ RX_1        | 0x0000 | 0x3291 | 169 |
| 1.1.1.535 | reg: CORE_DIG_DLANE_1_R_HS_ RX_2        | 0x00A0 | 0x3292 | 169 |
| 1.1.1.536 | reg: CORE_DIG_DLANE_1_R_HS_ RX_3        | 0x0000 | 0x3293 | 169 |
| 1.1.1.537 | reg: CORE_DIG_DLANE_1_R_HS_ RX_4        | 0x0000 | 0x3294 | 169 |
| 1.1.1.539 | reg: CORE_DIG_DLANE_1_RW_H _TX_0        | 0x0009 | 0x3300 | 170 |
| 1.1.1.540 | reg: CORE_DIG_DLANE_1_RW_H _TX_1        | 0x0020 | 0x3301 | 170 |
| 1.1.1.541 | reg: CORE_DIG_DLANE_1_RW_H _TX_2        | 0x0003 | 0x3302 | 170 |
| 1.1.1.542 | reg: CORE_DIG_DLANE_1_RW_H _TX_3        | 0x0006 | 0x3303 | 170 |
| 1.1.1.543 | reg: CORE_DIG_DLANE_1_RW_H _TX_4        | 0x0007 | 0x3304 | 170 |
| 1.1.1.544 | reg: CORE_DIG_DLANE_1_RW_H _TX_5        | 0x0007 | 0x3305 | 170 |
| 1.1.1.545 | reg: CORE_DIG_DLANE_1_RW_H _TX_6        | 0x000A | 0x3306 | 171 |
| 1.1.1.546 | reg: CORE_DIG_DLANE_1_RW_H _TX_7        | 0x00FF | 0x3307 | 171 |

|           |                                             |        |        | 1   |
|-----------|---------------------------------------------|--------|--------|-----|
| 1.1.1.547 | reg: CORE_DIG_DLANE_1_RW_H: _TX_8           | 0x001C | 0x3308 | 171 |
| 1.1.1.548 | reg:<br>CORE_DIG_DLANE_1_RW_H<br>TX_9       | 0x000A | 0x3309 | 171 |
| 1.1.1.549 | reg:<br>CORE_DIG_DLANE_1_RW_H<br>_TX_10     | 0x000A | 0x330A | 171 |
| 1.1.1.550 | reg: CORE_DIG_DLANE_1_RW_H _TX_11           | 0x0007 | 0x330B | 171 |
| 1.1.1.551 | reg:<br>CORE_DIG_DLANE_1_RW_H               | 0x0014 | 0x330C | 172 |
| 1.1.1.553 | TX_12<br>reg :<br>CORE_DIG_DLANE_CLK_RW     | 0x0000 | 0x3800 | 172 |
| 1.1.1.554 | reg: CORE_DIG_DLANE_CLK_RW                  | 0x0000 | 0x3801 | 172 |
| 1.1.1.555 | reg: CORE_DIG_DLANE_CLK_RW                  | 0x0000 | 0x3802 | 172 |
| 1.1.1.557 | reg: CORE_DIG_DLANE_CLK_RW                  | 0x463C | 0x3840 | 172 |
| 1.1.1.558 | LP_0 reg: CORE_DIG_DLANE_CLK_RW             | 0x8010 | 0x3841 | 173 |
| 1.1.1.559 | LP_1 reg: CORE_DIG_DLANE_CLK_RW             | 0x0001 | 0x3842 | 173 |
| 1.1.1.561 | LP_2<br>  reg :<br>  CORE_DIG_DLANE_CLK_R_L | 0x0000 | 0x3850 | 173 |
| 1.1.1.562 | P_0 reg: CORE_DIG_DLANE_CLK_R_L             | 0x0000 | 0x3851 | 173 |
| 1.1.1.564 | P_1 reg: CORE_DIG_DLANE_CLK_R_H             | 0x0000 | 0x3870 | 174 |
| 1.1.1.566 | S_TX_0  reg:  CORE_DIG_DLANE_CLK_RW         | 0x091D | 0x3880 | 174 |
| 1.1.1.567 | HS_RX_0 reg: CORE_DIG_DLANE_CLK_RW          | 0x4010 | 0x3881 | 174 |
| 1.1.1.568 | HS_RX_1 reg: CORE_DIG_DLANE_CLK_RW          | 0x169B | 0x3882 | 174 |
| 1.1.1.569 | reg: CORE_DIG_DLANE_CLK_RW                  | 0x2412 | 0x3883 | 175 |
| 1.1.1.570 | HS_RX_3 reg: CORE_DIG_DLANE_CLK_RW          | 0x0096 | 0x3884 | 175 |
| 1.1.1.571 | HS_RX_4  reg: CORE_DIG_DLANE_CLK_RW         | 0x0000 | 0x3885 | 175 |
| 1.1.1.572 | HS_RX_5  reg: CORE_DIG_DLANE_CLK_RW         | 0x002D | 0x3886 | 175 |
| 1.1.1.573 | HS_RX_6  reg: CORE_DIG_DLANE_CLK_RW         | 0x3B06 | 0x3887 | 175 |
| 1.1.1.574 | HS_RX_7 reg: CORE_DIG_DLANE_CLK_RW HS_RX_8  | 0x0000 | 0x3888 | 176 |
|           |                                             |        |        |     |

| 1.1.1.575 | reg: CORE_DIG_DLANE_CLK_RW HS_RX_9        | 0x00FF | 0x3889 | 176 |
|-----------|-------------------------------------------|--------|--------|-----|
| 1.1.1.576 | reg:<br>CORE_DIG_DLANE_CLK_RW<br>HS_RX_10 | 0x0001 | 0x388A | 176 |
| 1.1.1.577 | reg: CORE_DIG_DLANE_CLK_RW HS_RX_11       | 0x0002 | 0x388B | 177 |
| 1.1.1.578 | reg: CORE_DIG_DLANE_CLK_RW HS_RX_12       | 0x0003 | 0x388C | 177 |
| 1.1.1.580 | reg: CORE_DIG_DLANE_CLK_R_H S_RX_0        | 0x0000 | 0x3890 | 177 |
| 1.1.1.581 | reg: CORE_DIG_DLANE_CLK_R_H S_RX_1        | 0x0000 | 0x3891 | 177 |
| 1.1.1.582 | reg: CORE_DIG_DLANE_CLK_R_H S_RX_2        | 0x00A0 | 0x3892 | 177 |
| 1.1.1.583 | reg: CORE_DIG_DLANE_CLK_R_H S_RX_3        | 0x0000 | 0x3893 | 178 |
| 1.1.1.584 | reg: CORE_DIG_DLANE_CLK_R_H S_RX_4        | 0x0000 | 0x3894 | 178 |
| 1.1.1.586 | reg: CORE_DIG_DLANE_CLK_RW HS_TX_0        | 0x0009 | 0x3900 | 178 |
| 1.1.1.587 | reg: CORE_DIG_DLANE_CLK_RW HS_TX_1        | 0x0020 | 0x3901 | 178 |
| 1.1.1.588 | reg: CORE_DIG_DLANE_CLK_RW HS_TX_2        | 0x0003 | 0x3902 | 178 |
| 1.1.1.589 | reg: CORE_DIG_DLANE_CLK_RW HS_TX_3        | 0x0006 | 0x3903 | 178 |
| 1.1.1.590 | reg: CORE_DIG_DLANE_CLK_RW HS_TX_4        | 0x0007 | 0x3904 | 179 |
| 1.1.1.591 | reg: CORE_DIG_DLANE_CLK_RW HS_TX_5        | 0x0007 | 0x3905 | 179 |
| 1.1.1.592 | reg: CORE_DIG_DLANE_CLK_RW HS_TX_6        | 0x000A | 0x3906 | 179 |
| 1.1.1.593 | reg: CORE_DIG_DLANE_CLK_RW HS_TX_7        | 0x00FF | 0x3907 | 179 |
| 1.1.1.594 | reg: CORE_DIG_DLANE_CLK_RW HS_TX_8        | 0x001C | 0x3908 | 179 |
| 1.1.1.595 | reg: CORE_DIG_DLANE_CLK_RW HS_TX_9        | 0x000A | 0x3909 | 180 |
| 1.1.1.596 | reg: CORE_DIG_DLANE_CLK_RW HS_TX_10       | 0x000A | 0x390A | 180 |
| 1.1.1.597 | reg: CORE_DIG_DLANE_CLK_RW HS_TX_11       | 0x0007 | 0x390B | 180 |
| 1.1.1.598 | reg: CORE_DIG_DLANE_CLK_RW HS_TX_12       | 0x0014 | 0x390C | 180 |
| 1.1.1.600 | reg: PPI_RW_CPHY_TRIO0_LBER T_0           | 0x0000 | 0x4000 | 180 |
|           |                                           |        |        |     |

| 1.1.1.601 | reg:                                 | 0x0000 | 0x4001 | 181 |
|-----------|--------------------------------------|--------|--------|-----|
|           | PPI_RW_CPHY_TRIO0_LBER T_1           |        |        |     |
| 1.1.1.602 | reg: PPI_R_CPHY_TRIO0_LBERT 0        | 0x0001 | 0x4002 | 181 |
| 1.1.1.603 | reg: PPI_R_CPHY_TRIO0_LBERT 1        | 0x0000 | 0x4003 | 181 |
| 1.1.1.604 | reg : PPI_RW_CPHY_TRIO0_SPAR         |        | 0x4004 | 181 |
| 1.1.1.606 | reg: PPI_RW_CPHY_TRIO1_LBER T_0      |        | 0x4200 | 182 |
| 1.1.1.607 | reg: PPI_RW_CPHY_TRIO1_LBER T 1      |        | 0x4201 | 182 |
| 1.1.1.608 | reg: PPI_R_CPHY_TRIO1_LBERT 0        | 0x0001 | 0x4202 | 183 |
| 1.1.1.609 | reg: PPI_R_CPHY_TRIO1_LBERT 1        | 0x0000 | 0x4203 | 183 |
| 1.1.1.610 | reg: PPI_RW_CPHY_TRIO1_SPAR E        | 0x0000 | 0x4204 | 183 |
| 1.1.1.612 | reg: CORE_DIG_CLANE_0_RW_C G_0       |        | 0x5000 | 183 |
| 1.1.1.614 | reg:<br>CORE_DIG_CLANE_0_RW_C<br>G_2 | 0x0000 | 0x5002 | 184 |
| 1.1.1.616 | reg:<br>CORE_DIG_CLANE_0_RW_LF       |        | 0x5040 | 184 |
| 1.1.1.617 | reg: CORE_DIG_CLANE_0_RW_LF          | 0x8010 | 0x5041 | 184 |
| 1.1.1.618 | reg: CORE_DIG_CLANE_0_RW_LF          |        | 0x5042 | 184 |
| 1.1.1.620 | reg: CORE_DIG_CLANE_0_R_LP_          | 0x0000 | 0x5050 | 184 |
| 1.1.1.621 | reg: CORE_DIG_CLANE_0_R_LP_          | 0x0000 | 0x5051 | 185 |
| 1.1.1.623 | reg: CORE_DIG_CLANE_0_RW_H           | 0x0065 | 0x5080 | 185 |
| 1.1.1.624 | reg: CORE_DIG_CLANE_0_RW_H _RX_1     |        | 0x5081 | 185 |
| 1.1.1.626 | reg:<br>CORE_DIG_CLANE_0_R_TX_<br>0  | 0x0000 | 0x5091 | 185 |
| 1.1.1.628 | reg: CORE_DIG_CLANE_0_RW_H           |        | 0x5100 | 185 |
| 1.1.1.629 | reg: CORE_DIG_CLANE_0_RW_H           |        | 0x5101 | 186 |
| 1.1.1.630 | reg: CORE_DIG_CLANE_0_RW_H _TX_2     |        | 0x5102 | 186 |
| 1.1.1.631 | reg: CORE_DIG_CLANE_0_RW_H _TX_3     |        | 0x5103 | 186 |

| 1.1.1.632 | reg:<br>CORE_DIG_CLANE_0_RW_H:<br>_TX_4 | 0x0000 | 0x5104 | 186 |
|-----------|-----------------------------------------|--------|--------|-----|
| 1.1.1.633 | reg: CORE_DIG_CLANE_0_RW_H: _TX_5       | 0x0000 | 0x5105 | 186 |
| 1.1.1.634 | reg: CORE_DIG_CLANE_0_RW_H: _TX_6       | 0x0000 | 0x5106 | 187 |
| 1.1.1.635 | reg: CORE_DIG_CLANE_0_RW_H: _TX_7       | 0x000D | 0x5107 | 187 |
| 1.1.1.636 | reg: CORE_DIG_CLANE_0_RW_H: _TX_8       | 0x000A | 0x5108 | 187 |
| 1.1.1.637 | reg: CORE_DIG_CLANE_0_RW_H: _TX_9       | 0x0006 | 0x5109 | 187 |
| 1.1.1.638 | reg: CORE_DIG_CLANE_0_RW_H: _TX_10      | 0x0002 | 0x510A | 188 |
| 1.1.1.639 | reg: CORE_DIG_CLANE_0_RW_H: _TX_11      | 0x000A | 0x510B | 188 |
| 1.1.1.640 | reg: CORE_DIG_CLANE_0_RW_H: _TX_12      | 0x000A | 0x510C | 188 |
| 1.1.1.641 | reg: CORE_DIG_CLANE_0_RW_H: _TX_13      | 0x0006 | 0x510D | 188 |
| 1.1.1.643 | reg: CORE_DIG_CLANE_1_RW_C G_0          | 0x00F0 | 0x5200 | 188 |
| 1.1.1.645 | reg: CORE_DIG_CLANE_1_RW_C G_2          | 0x0000 | 0x5202 | 189 |
| 1.1.1.647 | reg: CORE_DIG_CLANE_1_RW_LF             | 0x463C | 0x5240 | 189 |
| 1.1.1.648 | reg: CORE_DIG_CLANE_1_RW_LF             | 0x8010 | 0x5241 | 189 |
| 1.1.1.649 | reg: CORE_DIG_CLANE_1_RW_LF             | 0x0001 | 0x5242 | 189 |
| 1.1.1.651 | reg: CORE_DIG_CLANE_1_R_LP_ 0           | 0x0000 | 0x5250 | 190 |
| 1.1.1.652 | reg: CORE_DIG_CLANE_1_R_LP_ 1           | 0x0000 | 0x5251 | 190 |
| 1.1.1.654 | reg: CORE_DIG_CLANE_1_RW_H: _RX_0       | 0x0065 | 0x5280 | 190 |
| 1.1.1.655 | reg: CORE_DIG_CLANE_1_RW_H: _RX_1       | 0x007E | 0x5281 | 190 |
| 1.1.1.657 | reg: CORE_DIG_CLANE_1_R_TX_ 0           | 0x0000 | 0x5291 | 190 |
| 1.1.1.659 | reg: CORE_DIG_CLANE_1_RW_H: _TX_0       | 0x0014 | 0x5300 | 191 |
| 1.1.1.660 | reg: CORE_DIG_CLANE_1_RW_H: _TX_1       | 0x0003 | 0x5301 | 191 |
| 1.1.1.661 | reg: CORE_DIG_CLANE_1_RW_H: _TX_2       | 0x0003 | 0x5302 | 191 |
|           |                                         |        |        |     |

| 1.1.1.662 | reg: 0x000 CORE_DIG_CLANE_1_RW_HS _TX_3   | 0 0x5303 | 191 |
|-----------|-------------------------------------------|----------|-----|
| 1.1.1.663 | reg: 0x000 CORE_DIG_CLANE_1_RW_HS _TX_4   | 0 0x5304 | 191 |
| 1.1.1.664 | reg: 0x000 CORE_DIG_CLANE_1_RW_HS _TX_5   | 0 0x5305 | 192 |
| 1.1.1.665 | reg: 0x000 CORE_DIG_CLANE_1_RW_HS _TX_6   | 0 0x5306 | 192 |
| 1.1.1.666 | reg: 0x000 CORE_DIG_CLANE_1_RW_HS _TX_7   | D 0x5307 | 192 |
| 1.1.1.667 | reg: 0x000 CORE_DIG_CLANE_1_RW_HS _TX_8   | A 0x5308 | 192 |
| 1.1.1.668 | reg: 0x000 CORE_DIG_CLANE_1_RW_HS _TX_9   | 6 0x5309 | 193 |
| 1.1.1.669 | reg: 0x000 CORE_DIG_CLANE_1_RW_HS _TX_10  | 2 0x530A | 193 |
| 1.1.1.670 | reg: 0x000 CORE_DIG_CLANE_1_RW_HS _TX_11  | A 0x530B | 193 |
| 1.1.1.671 | reg: 0x000 CORE_DIG_CLANE_1_RW_HS _TX_12  | A 0x530C | 193 |
| 1.1.1.672 | reg: 0x000 CORE_DIG_CLANE_1_RW_H\$ _TX_13 | 6 0x530D | 193 |

## 1 dwc\_mipi\_cdphy2\_rx\_2l2t\_ns

Block

0x0000 - 0xFFFE

vendor : Synopsys library : DesignWareCores

version: 1.0 reset\_type: async

## 1.1 cdphy

RegGrp

0x0000 - 0xFFFE

## 1.1.1 cdphy\_mem\_map

RegGrp

0x0000 - 0xFFFE

Describes all the registers in this IP.

range: 65535

## 0x0C00 1.1.1.2 PPI\_STARTUP\_RW\_COMMON\_DPHY\_0 Reg. PWR\_DWN state address configuration access: read-write bits s/w h/w default name description 7:0 PWR\_DWN\_addr ro 0x0 Configures behavior of PWR\_DWN state. This field is quasirw - [7] stuck: if 1'b1, FSM will stop in this state. - [6] bypass: if 1'b1, FSM will bypass this state. Must be mutually exclusive with stuck. - [5] leaving\_hibernate: if 1'b1, FSM will run this state when leaving hibernate.

|      |               |    |    |     | - [4:0] next_state: defines the next state. Please check the table for state codes. |
|------|---------------|----|----|-----|-------------------------------------------------------------------------------------|
| 15:8 | RESERVED_15_8 | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                               |

| 1.1.1.                                                | .3 PPI_STARTUP_R | _1 0x0C01 |     |         |                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|-------------------------------------------------------|------------------|-----------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| BG_ON state address configuration access : read-write |                  |           |     |         |                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| bits                                                  | name             | s/w       | h/w | default | description                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 7:0                                                   | BG_ON_addr       | rw        | ro  | 0x22    | Configures behavior of BG_ON state. This field is quasi- static [7] stuck: if 1'b1, FSM will stop in this state [6] bypass: if 1'b1, FSM will bypass this state. Must be mu- tually exclusive with stuck [5] leaving_hibernate: if 1'b1, FSM will run this state when leaving hibernate [4:0] next_state: defines the next state. Please check the table for state codes. |  |  |  |
| 15:8                                                  | RESERVED_15_8    | ro        | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                                                                                                                                                                                                                                                                     |  |  |  |

| 1.1.1 | .4 PPI_STARTUP_R                                     | 2 0x0C02 |     |         |                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|-------|------------------------------------------------------|----------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|       | RCAL state address configuration access : read-write |          |     |         |                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| bits  | name                                                 | s/w      | h/w | default | description                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| 7:0   | RCAL_addr                                            | rw       | ro  | 0x4     | Configures behavior of RCAL state. This field is quasi-static [7] stuck: if 1'b1, FSM will stop in this state [6] bypass: if 1'b1, FSM will bypass this state. Must be mutually exclusive with stuck [5] leaving_hibernate: if 1'b1, FSM will run this state when leaving hibernate [4:0] next_state: defines the next state. Please check the table for state codes. |  |  |  |  |
| 15:8  | RESERVED_15_8                                        | ro       | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                                                                                                                                                                                                                                                                 |  |  |  |  |

| 1.1.1 | 1.1.1.5 PPI_STARTUP_RW_COMMON_DPHY_3 0x0C03               |     |     |         |                                                                                         |                                                                    |                                                                                                           |  |  |
|-------|-----------------------------------------------------------|-----|-----|---------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--|--|
| _     | PLL_START state address configuration access : read-write |     |     |         |                                                                                         |                                                                    |                                                                                                           |  |  |
| bits  | name                                                      | s/w | h/w | default |                                                                                         | description                                                        | 1                                                                                                         |  |  |
| 7:0   | PLL_START_addr                                            | rw  | ro  | 0x45    | quasi-static [7] stuck: if 1'b1 [6] bypass: if 1'btually exclusive w - [5] leaving_hibe | FSM will stop in 1, FSM will bypas ith stuck. rnate: if 1'b1, FSM. | T state. This field is this state. state. Must be mu-  I will run this state when state. Please check the |  |  |
| 15:8  | RESERVED_15_8                                             | ro  | ro  | 0x0     | Reserved for Futi                                                                       | ire use and actua                                                  | I reset value is 0xX                                                                                      |  |  |

| 1.1.1 | 1.1.1.6 PPI_STARTUP_RW_COMMON_DPHY_4 0x0C04                |     |     |         |                                  |                    |                                                         |  |
|-------|------------------------------------------------------------|-----|-----|---------|----------------------------------|--------------------|---------------------------------------------------------|--|
|       | HS_DCO_CAL state address configuration access : read-write |     |     |         |                                  |                    |                                                         |  |
| bits  | name                                                       | s/w | h/w | default |                                  | description        | 1                                                       |  |
| 7:0   | HS_DCO_CAL_addr                                            | rw  | ro  | 0x5     | quasi-static [7] stuck: if 1'b1, | FSM will stop in t | CAL state. This field is this state. State. Must be mu- |  |

|      |               |    |    |     | - [5] leaving_hibernate: if 1'b1, FSM will run this state when leaving hibernate [4:0] next_state: defines the next state. Please check the table for state codes. |
|------|---------------|----|----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8 | RESERVED_15_8 | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                                                                                              |

| 1.1.1. | 7 PPI_STARTUP_R                                            | _5 0x0C05 |     |         |                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|--------|------------------------------------------------------------|-----------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|        | OFFSET_CAL state address configuration access : read-write |           |     |         |                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| bits   | name                                                       | s/w       | h/w | default | description                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| 7:0    | OFFSET_CAL_addr                                            | rw        | ro  | 0x6     | Configures behavior of OFFSET_CAL state. This field is quasi-static.  - [7] stuck: if 1'b1, FSM will stop in this state.  - [6] bypass: if 1'b1, FSM will bypass this state. Must be mutually exclusive with stuck.  - [5] leaving_hibernate: if 1'b1, FSM will run this state when leaving hibernate.  - [4:0] next_state: defines the next state. Please check the table for state codes. |  |  |  |
| 15:8   | RESERVED_15_8                                              | ro        | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                                                                                                                                                                                                                                                                                       |  |  |  |

| 1.1.1 | .8 PPI_STARTUP_R                                           | _6  | Reg. | 0x0C06  |                                                                                                                                                      |                                                                                          |                                                                                      |  |  |
|-------|------------------------------------------------------------|-----|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--|--|
| _     | LP_DCO_CAL state address configuration access : read-write |     |      |         |                                                                                                                                                      |                                                                                          |                                                                                      |  |  |
| bits  | name                                                       | s/w | h/w  | default |                                                                                                                                                      | description                                                                              | า                                                                                    |  |  |
| 7:0   | LP_DCO_CAL_addr                                            | rw  | ro   | 0x7     | quasi-static [7] stuck: if 1'b1, - [6] bypass: if 1'b tually exclusive w - [5] leaving_hibe leaving hibernate [4:0] next_state: table for state code | FSM will stop in 1, FSM will bypas ith stuck. rnate: if 1'b1, FSM defines the next stee. | ss this state. Must be mu-<br>If will run this state when<br>state. Please check the |  |  |
| 15:8  | RESERVED_15_8                                              | ro  | ro   | 0x0     | Reserved for Futu                                                                                                                                    | ure use and actua                                                                        | I reset value is 0xX                                                                 |  |  |

| 1.1.1. | .9 PPI_STARTUP_R                                             | Reg. | 0x0C07 |         |                                                                                                                                                       |                                                                                             |                                                                                    |  |  |
|--------|--------------------------------------------------------------|------|--------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--|--|
|        | DPHY_DDL_CAL state address configuration access : read-write |      |        |         |                                                                                                                                                       |                                                                                             |                                                                                    |  |  |
| bits   | name                                                         | s/w  | h/w    | default |                                                                                                                                                       | description                                                                                 | 1                                                                                  |  |  |
| 7:0    | DPHY_DDL_CAL_ad dr                                           | rw   | ro     | 0x30    | quasi-static [7] stuck: if 1'b1, - [6] bypass: if 1'b tually exclusive w - [5] leaving_hibe leaving hibernate - [4:0] next_state: table for state coo | FSM will stop in a 1, FSM will bypas ith stuck. rnate: if 1'b1, FSM defines the next a des. | s this state. Must be mu-<br>I will run this state when<br>state. Please check the |  |  |
| 15:8   | RESERVED_15_8                                                | ro   | ro     | 0x0     | Reserved for Futu                                                                                                                                     | ire use and actua                                                                           | I reset value is 0xX                                                               |  |  |

| 1.1.1 | 1.1.1.10 PPI_STARTUP_RW_COMMON_DPHY_8 0x0C08                                                          |     |     |         |  |             |   |  |
|-------|-------------------------------------------------------------------------------------------------------|-----|-----|---------|--|-------------|---|--|
|       | CPHY_DDL_CAL state address configuration access : read-write                                          |     |     |         |  |             |   |  |
| bits  | name                                                                                                  | s/w | h/w | default |  | description | n |  |
| 7:0   | 7:0 CPHY_DDL_CAL_ad rw ro 0x10 Configures behavior of CPHY_DDL_CAL state. This field is quasi-static. |     |     |         |  |             |   |  |

|      |               |    |    |     | <ul> <li>[7] stuck: if 1'b1, FSM will stop in this state.</li> <li>[6] bypass: if 1'b1, FSM will bypass this state. Must be mutually exclusive with stuck.</li> <li>[5] leaving_hibernate: if 1'b1, FSM will run this state when leaving hibernate.</li> <li>[4:0] next_state: defines the next state. Please check the table for state codes.</li> </ul> |
|------|---------------|----|----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8 | RESERVED 15 8 | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                                                                                                                                                                                                                                                                                     |

| 1.1.1 | .11 PPI_STARTUP_I                                          | RW_C | <b>9</b> | Reg.    | 0x0C09                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                            |  |  |
|-------|------------------------------------------------------------|------|----------|---------|------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--|--|
|       | DESKEW_1P1 state address configuration access : read-write |      |          |         |                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                            |  |  |
| bits  | name                                                       | s/w  | h/w      | default |                                                                                                                        | description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1                                                                                                          |  |  |
| 7:0   | DESKEW_1P1_addr                                            | rw   | ro       | 0x50    | quasi-static [7] stuck: if 1'b1; - [6] bypass: if 1'b<br>tually exclusive w<br>- [5] leaving_hibe<br>leaving hibernate | , FSM will stop in the stuck.  The stuck of | IP1 state. This field is this state. state. Must be mu- I will run this state when state. Please check the |  |  |
| 15:8  | RESERVED_15_8                                              | ro   | ro       | 0x0     | Reserved for Futi                                                                                                      | ure use and actua                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | I reset value is 0xX                                                                                       |  |  |

| 1.1.1 | .12 PPI_STARTUP_F                                         | _A  | Reg. | 0x0C0A  |                                                                                                               |                                                                    |                                                                                                           |  |  |  |
|-------|-----------------------------------------------------------|-----|------|---------|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--|--|--|
|       | HIBERNATE state address configuration access : read-write |     |      |         |                                                                                                               |                                                                    |                                                                                                           |  |  |  |
| bits  | name                                                      | s/w | h/w  | default |                                                                                                               | description                                                        | า                                                                                                         |  |  |  |
| 7:0   | HIBERNATE_addr                                            | rw  | ro   | 0x21    | quasi-static [7] stuck: if 1'b1, - [6] bypass: if 1'b tually exclusive w - [5] leaving_hibe leaving hibernate | FSM will stop in 11, FSM will bypas ith stuck. rnate: if 1'b1, FSM | E state. This field is this state. State. Must be mu-  M will run this state when state. Please check the |  |  |  |
| 15:8  | RESERVED_15_8                                             | ro  | ro   | 0x0     | Reserved for Futu                                                                                             | ure use and actua                                                  | I reset value is 0xX                                                                                      |  |  |  |

| 1.1.1 | .14 PPI_STARTUP_I                                         | Reg. | 0x0C10 |         |                                                                                                                 |                                                                                      |                                                                                                                  |  |  |  |
|-------|-----------------------------------------------------------|------|--------|---------|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--|--|--|
| _     | PHY_READY state address configuration access : read-write |      |        |         |                                                                                                                 |                                                                                      |                                                                                                                  |  |  |  |
| bits  | name                                                      | s/w  | h/w    | default |                                                                                                                 | description                                                                          | 1                                                                                                                |  |  |  |
| 7:0   | PHY_READY_addr                                            | rw   | ro     | 0x2F    | quasi-static [7] stuck: if 1'b1, - [6] bypass: if 1'b tually exclusive w - [5] leaving_hibel leaving hibernate. | FSM will stop in a 1, FSM will bypas ith stuck. rnate: if 1'b1, FSM defines the next | OY state. This field is this state. ss this state. Must be muff will run this state when state. Please check the |  |  |  |
| 15:8  | RESERVED_15_8                                             | ro   | ro     | 0x0     | Reserved for Futu                                                                                               | ire use and actua                                                                    | I reset value is 0xX                                                                                             |  |  |  |

| 1.1.1.15 PPI_STARTUP_RW_COMMON_STARTUP_1_1        | Reg. | 0x0C11 |  |
|---------------------------------------------------|------|--------|--|
| PHY startup FSM configuration access : read-write |      |        |  |

Copyright 2020 Cruise LLC Page 30 of 193

| bits  | name           | s/w | h/w | default | description                                                                                                   |
|-------|----------------|-----|-----|---------|---------------------------------------------------------------------------------------------------------------|
| 11:0  | PHY_READY_DLY  | rw  | ro  | 0x96    | Delay of phy_ready signal from the hard macro to top. Measured in cfg_clk cycles. This field is quasi-static. |
| 15:12 | RESERVED_15_12 | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                         |

| 1.1.1.                                            | 1.1.1.16 PPI_STARTUP_RW_COMMON_STARTUP_1_2 0x0C12 |     |     |         |                                                                         |                      |  |  |  |  |
|---------------------------------------------------|---------------------------------------------------|-----|-----|---------|-------------------------------------------------------------------------|----------------------|--|--|--|--|
| PHY startup FSM configuration access : read-write |                                                   |     |     |         |                                                                         |                      |  |  |  |  |
| bits                                              | name                                              | s/w | h/w | default | description                                                             | า                    |  |  |  |  |
| 11:0                                              | TXCLKESC_SWAP_D<br>LY                             | rw  | ro  | 0x78    | Delay of txclkesc_swap signal from Measured in cfg_clk cycles. This fie | •                    |  |  |  |  |
| 15:12                                             | RESERVED_15_12                                    | ro  | ro  | 0x0     | Reserved for Future use and actua                                       | I reset value is 0xX |  |  |  |  |

| 1.1.1.                                                      | 1.1.1.18 PPI_CALIBCTRL_RW_COMMON_CALIBCTRL_2_0 0x0C20 |     |     |         |                                                                                       |  |  |  |  |
|-------------------------------------------------------------|-------------------------------------------------------|-----|-----|---------|---------------------------------------------------------------------------------------|--|--|--|--|
| Power on lane calibration configuration access : read-write |                                                       |     |     |         |                                                                                       |  |  |  |  |
| bits                                                        | name                                                  | s/w | h/w | default | description                                                                           |  |  |  |  |
| 4:0                                                         | LANE_CALIB_OFFS<br>ETCAL_LAST                         | rw  | ro  | 0x4     | Indicator of last lane to calibrate (lane4 down to lane0) This field is quasi-static. |  |  |  |  |
| 9:5                                                         | LANE_CALIB_OFFS<br>ETCAL_EN                           | rw  | ro  | 0x7     | Calibration enable for all lanes (lane4 down to lane0) This field is quasi-static.    |  |  |  |  |
| 10                                                          | OFFSETCAL_RECAL IBRATION_EN                           | rw  | ro  | 0x0     | Enable to manually allow offset recalibration. Active high.                           |  |  |  |  |
| 11                                                          | TERMCAL_RECALIB RATION_EN                             | rw  | ro  | 0x0     | Enable to manually allow terminal recalibration. Active high.                         |  |  |  |  |
| 15:12                                                       | RESERVED_15_12                                        | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                 |  |  |  |  |

| 1.1.1 | 1.1.1.19 PPI_CALIBCTRL_R_COMMON_CALIBCTRL_2_1 0x0C21 |     |     |         |                                       |                                |  |  |  |  |
|-------|------------------------------------------------------|-----|-----|---------|---------------------------------------|--------------------------------|--|--|--|--|
|       | DDL calibration observability access: read-only      |     |     |         |                                       |                                |  |  |  |  |
| bits  | name                                                 | s/w | h/w | default | descri                                | ption                          |  |  |  |  |
| 15:0  | DDL_COUNTER_TAR<br>GET_OBS_LSBs                      | ro  | ro  | 0x0     | 16 LSBs of the counter target of tion | calculated during DDL calibra- |  |  |  |  |

| 1.1.1 | 1.1.1.20 PPI_CALIBCTRL_R_COMMON_CALIBCTRL_2_2 0x0C22 |     |     |         |                                                                |  |  |  |  |  |
|-------|------------------------------------------------------|-----|-----|---------|----------------------------------------------------------------|--|--|--|--|--|
|       | DDL calibration observability access : read-only     |     |     |         |                                                                |  |  |  |  |  |
| bits  | name                                                 | s/w | h/w | default | description                                                    |  |  |  |  |  |
| 7:0   | DDL_COUNTER_TAR<br>GET_OBS_MSBs                      | ro  | ro  | 0x0     | 8 MSBs of the counter target calculated during DDL calibration |  |  |  |  |  |
| 15:8  | DDL_COUNTER_MUL<br>T_OBS_LSBs                        | ro  | ro  | 0x0     | 8 LSBs of the multiplication calculated during DDL calibration |  |  |  |  |  |

| 1.1.1 | 1.1.1.21 PPI_CALIBCTRL_R_COMMON_CALIBCTRL_2_3 0x0C23 |     |     |         |  |             |   |  |  |  |
|-------|------------------------------------------------------|-----|-----|---------|--|-------------|---|--|--|--|
|       | DDL calibration observability access : read-only     |     |     |         |  |             |   |  |  |  |
| bits  | name                                                 | s/w | h/w | default |  | description | n |  |  |  |
| 15:0  |                                                      |     |     |         |  |             |   |  |  |  |

| 1.1.1.22 PPI_CALIBCTRL_R_COMMON_CALIBCTRL_2_4 | Reg. | 0x0C24 |
|-----------------------------------------------|------|--------|
| DDL calibration observability                 |      |        |

Copyright 2020 Cruise LLC Page 31 of 193

| acces | ss : read-only          |     |     |         |                                                       |
|-------|-------------------------|-----|-----|---------|-------------------------------------------------------|
| bits  | name                    | s/w | h/w | default | description                                           |
| 12:0  | DDL_COUNTER_SUM<br>_OBS | ro  | ro  | 0x0     | Result of the sum calculated during DDL calibration   |
| 15:13 | RESERVED_15_13          | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX |

| 1.1.1 | .23 PPI_CALIBCTR                         | L_R_C | COMN | ION_CALI | BCTRL_2_5 0x0C25                                                                                                                                                                                                                                                                                                                                               |
|-------|------------------------------------------|-------|------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | calibration observability ss : read-only |       |      |          |                                                                                                                                                                                                                                                                                                                                                                |
| bits  | name                                     | s/w   | h/w  | default  | description                                                                                                                                                                                                                                                                                                                                                    |
| 3:0   | DDL_CAL_STATUS0                          | ro    | ro   | 0x0      | Status of Lane 0's DDL calibration - Bit 0: Signals that the calibration has finished, regardless of the result - Bit 1: Indicates an error in the calibration (Full bias range was swept with no convergence) - Bit 2: Indicates an error in the calibration (osc_clk was detected to be stuck) - Bit 3: Final result is outside of the set acceptable range. |
| 7:4   | DDL_CAL_STATUS1                          | ro    | ro   | 0x0      | Status of Lane 1's DDL calibration - Bit 0: Signals that the calibration has finished, regardless of the result - Bit 1: Indicates an error in the calibration (Full bias range was swept with no convergence) - Bit 2: Indicates an error in the calibration (osc_clk was detected to be stuck) - Bit 3: Final result is outside of the set acceptable range. |
| 15:8  | RESERVED_15_8                            | ro    | ro   | 0x0      | Reserved for Future use and actual reset value is 0xX                                                                                                                                                                                                                                                                                                          |

| 1.1.1.24 PPI_CALIBCTRL_RW_COMMON_BG_0 0x0C26 |                |     |     |         |                   |                     |                                                      |  |
|----------------------------------------------|----------------|-----|-----|---------|-------------------|---------------------|------------------------------------------------------|--|
| Bandgap configuration access: read-write     |                |     |     |         |                   |                     |                                                      |  |
| bits                                         | name           | s/w | h/w | default |                   | description         | n                                                    |  |
| 8:0                                          | BG_MAX_COUNTER | rw  | ro  | 0x8F    |                   | p to the next state | eginning of bandgap<br>e. Measured in config<br>tic. |  |
| 15:9                                         | RESERVED_15_9  | ro  | ro  | 0x0     | Reserved for Futu | re use and actua    | I reset value is 0xX                                 |  |

| 1.1.1.                                                     | 1.1.1.25 PPI_CALIBCTRL_RW_COMMON_CALIBCTRL_2_7 |     |     |         |                                                                                                                |                          |  |  |
|------------------------------------------------------------|------------------------------------------------|-----|-----|---------|----------------------------------------------------------------------------------------------------------------|--------------------------|--|--|
| Power on lane calibration configuration access: read-write |                                                |     |     |         |                                                                                                                |                          |  |  |
| bits                                                       | name                                           | s/w | h/w | default | description                                                                                                    | 1                        |  |  |
| 4:0                                                        | STATE_DONE_TIME<br>R_THRES                     | rw  | ro  | 0x8     | Sets the time to move to the next Fablocks to synchronize their flags apconfig clock cycles. This field is qua | propriately. Measured in |  |  |
| 15:5                                                       | RESERVED_15_5                                  | ro  | ro  | 0x0     | Reserved for Future use and actual                                                                             | reset value is 0xX       |  |  |

| 1.1.1.26 PPI_CALIBCTRL_RW_ADC_CFG_0 0x0C28 |                                                  |     |     |         |                                                       |  |  |  |
|--------------------------------------------|--------------------------------------------------|-----|-----|---------|-------------------------------------------------------|--|--|--|
|                                            | ADC configuration register 0 access : read-write |     |     |         |                                                       |  |  |  |
| bits                                       | name                                             | s/w | h/w | default | description                                           |  |  |  |
| 0                                          | ADC_ENB                                          | rw  | ro  | 0x0     | ADC enable (active high, edge triggered)              |  |  |  |
| 15:1                                       | RESERVED_15_1                                    | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX |  |  |  |

| 1.1.1.27 PPI_CALIBCTRL_RW_ADC_CFG_1 | Reg. | 0x0C29 |  |
|-------------------------------------|------|--------|--|
|-------------------------------------|------|--------|--|

Copyright 2020 Cruise LLC Page 32 of 193

|      | ADC configuration register 1 access : read-write |     |     |         |                            |  |  |  |
|------|--------------------------------------------------|-----|-----|---------|----------------------------|--|--|--|
| bits | name                                             | s/w | h/w | default | description                |  |  |  |
| 7:0  | ADC_WAIT_THRESH<br>_T1                           | rw  | ro  | 0x0     | ADC wait threshold timer 1 |  |  |  |
| 15:8 | ADC_WAIT_THRESH<br>_T2                           | rw  | ro  | 0x0     | ADC wait threshold timer 2 |  |  |  |

| 1.1.1.                                       | .28 PPI_CALIBCTRL | 0x0C2A |     |         |                                                                                                                              |  |  |
|----------------------------------------------|-------------------|--------|-----|---------|------------------------------------------------------------------------------------------------------------------------------|--|--|
| ADC outputs observability access : read-only |                   |        |     |         |                                                                                                                              |  |  |
| bits                                         | name              | s/w    | h/w | default | description                                                                                                                  |  |  |
| 9:0                                          | CB_ATB_SEL_DAC    | ro     | ro  | 0x0     | ADC output word calculated using SAR algorithm                                                                               |  |  |
| 10                                           | ADC_DONE          | ro     | ro  | 0x0     | ADC done flag. This flag is asserted at the end of ADC SAR operation and de-asserted with the rising edge of the adc enable. |  |  |
| 15:11                                        | RESERVED_15_11    | ro     | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                        |  |  |

| 1.1.1.29 PPI_CALIBCTRL_RW_COMMON_CALIBCTRL_2_1     |                 |     |     |         |                                         |                   |                             |  |
|----------------------------------------------------|-----------------|-----|-----|---------|-----------------------------------------|-------------------|-----------------------------|--|
| RX Equalization configurations access : read-write |                 |     |     |         |                                         |                   |                             |  |
| bits                                               | name            | s/w | h/w | default |                                         | description       | n                           |  |
| 10:0                                               | RXEQ_WAIT_TIME  | rw  | ro  | 0x2     | Time to wait after cles). This field is |                   | Setting. (In cfg_clk cy-    |  |
| 11                                                 | RXEQ_ENABLE_REG | rw  | ro  | 0x1     | Enable RX equali                        | zation algorithm. | This field is quasi-static. |  |
| 15:12                                              | RESERVED_15_12  | ro  | ro  | 0x0     | Reserved for Futu                       | ire use and actua | I reset value is 0xX        |  |

| 1.1.1.                                                       | 1.1.1.30 PPI_CALIBCTRL_R_COMMON_CALIBCTRL_2_6 0x0C2C |     |     |         |                                                                                                                                      |  |  |  |  |
|--------------------------------------------------------------|------------------------------------------------------|-----|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| RX Equalization calibration observability access : read-only |                                                      |     |     |         |                                                                                                                                      |  |  |  |  |
| bits                                                         | name                                                 | s/w | h/w | default | description                                                                                                                          |  |  |  |  |
| 1:0                                                          | RXEQ_STATUS                                          | ro  | ro  | 0x0     | Status of RX equalization calibration - Bit 0 : Signals the calibration has finished - Bit 1 : Indicates an error in the calibration |  |  |  |  |
| 15:2                                                         | RESERVED_15_2                                        | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                                |  |  |  |  |

| 1.1.1                                              | 1.1.1.31 PPI_CALIBCTRL_RW_COMMON_CALIBCTRL_2_2 0x0C2D |     |     |         |                                                                 |                   |                                             |  |
|----------------------------------------------------|-------------------------------------------------------|-----|-----|---------|-----------------------------------------------------------------|-------------------|---------------------------------------------|--|
| DDL calibration configurations access : read-write |                                                       |     |     |         |                                                                 |                   |                                             |  |
| bits                                               | name                                                  | s/w | h/w | default |                                                                 | description       | n                                           |  |
| 2:0                                                | DDL_CALS_DONE_D<br>LY                                 | rw  | ro  | 0x4     | Delay of ddl_cals<br>phy_calib[4:2] bet<br>cles). This field is | ore entering phy_ | ure stability of<br>_ready. (In cfg_clk cy- |  |
| 15:3                                               | RESERVED_15_3                                         | ro  | ro  | 0x0     | Reserved for Futu                                               | ire use and actua | I reset value is 0xX                        |  |

| 1.1.1                                          | 1.1.1.32 PPI_CALIBCTRL_RW_COMMON_CALIBCTRL_2_3 0x0C2E |     |     |         |                                                                                                             |  |  |  |  |
|------------------------------------------------|-------------------------------------------------------|-----|-----|---------|-------------------------------------------------------------------------------------------------------------|--|--|--|--|
| DDL VT Drift configurations access: read-write |                                                       |     |     |         |                                                                                                             |  |  |  |  |
| bits                                           | name                                                  | s/w | h/w | default | description                                                                                                 |  |  |  |  |
| 3:0                                            | DDL_VT_MIN_EQUA<br>L_READINGS                         | rw  | ro  | 0x8     | Minimum equal readings to make a decision in the algorithm (In cfg_clk cycles). This field is quasi-static. |  |  |  |  |
| 4                                              | DDL_VT_CAL_EN                                         | rw  | ro  | 0x1     | Enable DDL VT drift calibration. This field is quasi static.                                                |  |  |  |  |
| 15:5                                           | RESERVED_15_5                                         | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                       |  |  |  |  |

| 1.1.1                                                    | 1.1.1.33 PPI_CALIBCTRL_R_COMMON_CALIBCTRL_2_7 0x0C2F |     |     |         |                                                                                                                                                                                                                                                        |  |  |  |
|----------------------------------------------------------|------------------------------------------------------|-----|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| DDL VT drift calibration observability access: read-only |                                                      |     |     |         |                                                                                                                                                                                                                                                        |  |  |  |
| bits                                                     | name                                                 | s/w | h/w | default | description                                                                                                                                                                                                                                            |  |  |  |
| 3:0                                                      | DDL_VT_DRIFT_CA<br>L_STATUS                          | ro  | ro  | 0x0     | Status of DDL VT drift calibration - Bit 0: Lane 0 has successfully run the calibration - Bit 1: Lane 1 has successfully run the calibration - Bit 2: Lane 2 has successfully run the calibration - Bit 3: Lane 3 has successfully run the calibration |  |  |  |
| 15:4                                                     | RESERVED_15_4                                        | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                                                                                                                                                  |  |  |  |

| 1.1.1                                                       | .34 PPI_CALIBCTRL               | 0x0C30 |     |         |                                                                            |  |  |  |
|-------------------------------------------------------------|---------------------------------|--------|-----|---------|----------------------------------------------------------------------------|--|--|--|
| CPHY HS RX subsystem parameters control access : read-write |                                 |        |     |         |                                                                            |  |  |  |
| bits                                                        | name                            | s/w    | h/w | default | description                                                                |  |  |  |
| 0                                                           | HS_CDR_UPDATE_S<br>ETTINGS_REG  | rw     | ro  | 0x1     | Signal used to update the CDR calibration machine's settings (Active high) |  |  |  |
| 1                                                           | HS_CDR_FEEDBACK<br>_ENABLED_REG | rw     | ro  | 0x1     | Signal which indicates whether the feedback loop is enabled. (Active high) |  |  |  |
| 15:2                                                        | RESERVED_15_2                   | ro     | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                      |  |  |  |

| 1.1.1                                                                                            | .35 PPI_CALIBCTRI | Reg. OXO | 0C31 |  |  |  |  |
|--------------------------------------------------------------------------------------------------|-------------------|----------|------|--|--|--|--|
| CPHY HS RX subsystem parameters control access : read-write                                      |                   |          |      |  |  |  |  |
| bits name s/w h/w default description                                                            |                   |          |      |  |  |  |  |
| 15:0 HS_CDR_TIMEBASE rw ro 0x14 Timebase for the oscillation clock's tick count (cfg_clk cycles) |                   |          |      |  |  |  |  |

| 1.1.1                                                       | .36 PPI_CALIBCTRL | Reg. | 0x0C32 |         |  |            |   |  |
|-------------------------------------------------------------|-------------------|------|--------|---------|--|------------|---|--|
| CPHY HS RX subsystem parameters control access : read-write |                   |      |        |         |  |            |   |  |
| bits                                                        | name              | s/w  | h/w    | default |  | descriptio | n |  |
| 15:0                                                        |                   |      |        |         |  |            |   |  |

| 1.1.1                                                                                                           | .37 PPI_CALIBCTRL | Reg. | 0x0C33 |         |  |             |   |
|-----------------------------------------------------------------------------------------------------------------|-------------------|------|--------|---------|--|-------------|---|
| CPHY HS RX subsystem parameters control access : read-write                                                     |                   |      |        |         |  |             |   |
| bits                                                                                                            | name              | s/w  | h/w    | default |  | description | n |
| 15:0 HS_CDR_STUCK_TH rw ro 0x0 Minimum tick count not to flag a stuck condition (Osc_clk cycles). Quasi static. |                   |      |        |         |  |             |   |

| 1.1.1                                                       | 1.1.1.38 PPI_CALIBCTRL_RW_HS_RX_4 0x0C34 |                             |    |     |                                                                      |  |  |  |  |  |
|-------------------------------------------------------------|------------------------------------------|-----------------------------|----|-----|----------------------------------------------------------------------|--|--|--|--|--|
| CPHY HS RX subsystem parameters control access : read-write |                                          |                             |    |     |                                                                      |  |  |  |  |  |
| bits                                                        | name                                     | s/w h/w default description |    |     |                                                                      |  |  |  |  |  |
| 4:0                                                         | HS_CDR_COARSE_O<br>BS_SEL_REG            | rw                          | ro | 0x0 | Selector to define setting for which to read CDR cycle count results |  |  |  |  |  |
| 9:5                                                         | HS_CDR_COARSE_I<br>NIT_REG               | rw                          | ro | 0x0 | Define initial coarse value setting                                  |  |  |  |  |  |

| 14:10 | HS_CDR_COARSE_E<br>ND_REG | rw | ro | 0x1F | Define final coarse value setting                     |
|-------|---------------------------|----|----|------|-------------------------------------------------------|
| 15    | RESERVED_15_15            | ro | ro | 0x0  | Reserved for Future use and actual reset value is 0xX |

| 1.1.1                                                                                                  | .39 PPI_CALIBCTRI                                           | Reg. | 0x0C35 |         |             |   |  |  |
|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------|--------|---------|-------------|---|--|--|
|                                                                                                        | CPHY HS RX subsystem parameters control access : read-write |      |        |         |             |   |  |  |
| bits                                                                                                   | name                                                        | s/w  | h/w    | default | description | า |  |  |
| 15:0 HS_CDR_INIT_WAI rw ro 0x0 Counter target for initial CDR delay. (Cfg_clk cycles). Quantum static. |                                                             |      |        |         |             |   |  |  |

| 1.1.1                                                                                                    | 1.1.1.41 PPI_CALIBCTRL_R_COMMON_CALIBCTRL_4_0 0x0C40 |     |     |         |                                                                               |  |  |  |  |
|----------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----|-----|---------|-------------------------------------------------------------------------------|--|--|--|--|
| CDR calibration observability access: read-only                                                          |                                                      |     |     |         |                                                                               |  |  |  |  |
| bits                                                                                                     | name                                                 | s/w | h/w | default | description                                                                   |  |  |  |  |
| 0                                                                                                        | CDR_CAL_STATUS0                                      | ro  | ro  | 0x0     | Status of Trio 0's CDR calibration                                            |  |  |  |  |
| 1                                                                                                        | O_CDR_CALDONE0                                       | ro  | ro  | 0x0     | Signal of Trio 0 that flags the completion of a CDR calibration (Active high) |  |  |  |  |
| 2                                                                                                        | CDR_CAL_STATUS1                                      | ro  | ro  | 0x0     | Status of Trio 1's CDR calibration                                            |  |  |  |  |
| 3 O_CDR_CALDONE1 ro ro 0x0 Signal of Trio 1 that flags the completion of a CDR calibration (Active high) |                                                      |     |     |         |                                                                               |  |  |  |  |
| 15:4                                                                                                     | RESERVED_15_4                                        | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                         |  |  |  |  |

| 1.1.1 | 1.1.1.42 PPI_CALIBCTRL_R_COMMON_CALIBCTRL_4_1 0x0C41 |     |     |         |             |    |  |  |  |
|-------|------------------------------------------------------|-----|-----|---------|-------------|----|--|--|--|
|       | CDR calibration observability access : read-only     |     |     |         |             |    |  |  |  |
| bits  | name                                                 | s/w | h/w | default | description | on |  |  |  |
| 15:0  | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1              |     |     |         |             |    |  |  |  |

| 1.1.1 | 1.1.1.43 PPI_CALIBCTRL_R_COMMON_CALIBCTRL_4_2 0x0C42                                                     |     |     |         |         |     |  |  |  |
|-------|----------------------------------------------------------------------------------------------------------|-----|-----|---------|---------|-----|--|--|--|
|       | CDR calibration observability access: read-only                                                          |     |     |         |         |     |  |  |  |
| bits  | name                                                                                                     | s/w | h/w | default | descrip | ion |  |  |  |
| 15:0  | 15:0 CR_COARSE_VALUE ro ro 0x0 - CDR clock cycles measured for setting defined in cdr_coarse_obs_sel_reg |     |     |         |         |     |  |  |  |

| 1.1.1 | 1.1.1.44 PPI_CALIBCTRL_R_COMMON_CALIBCTRL_4_3 0x0C43 |     |     |         |             |   |  |  |  |
|-------|------------------------------------------------------|-----|-----|---------|-------------|---|--|--|--|
|       | CDR calibration observability access : read-only     |     |     |         |             |   |  |  |  |
| bits  | name                                                 | s/w | h/w | default | description | 1 |  |  |  |
| 15:0  | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1              |     |     |         |             |   |  |  |  |

| 1.1.1.45 PPI_CALIBCTRL_R_COMMON_CALIBCTRL_4_4 0x0C44 |                           |     |     |         |                                                                                                 |  |  |  |
|------------------------------------------------------|---------------------------|-----|-----|---------|-------------------------------------------------------------------------------------------------|--|--|--|
| CDR calibration observability access: read-only      |                           |     |     |         |                                                                                                 |  |  |  |
| bits                                                 | name                      | s/w | h/w | default | description                                                                                     |  |  |  |
| 15:0                                                 | CR_COARSE_VALUE<br>_OBS_1 | ro  | ro  | 0x0     | <ul> <li>CDR clock cycles measured for setting defined in<br/>cdr_coarse_obs_sel_reg</li> </ul> |  |  |  |

| 1.1.1.47 PPI_CALIBCTRL_RW_COMMON_ARBT_0 0x0C50              |                       |     |     |         |                    |                                                                                                      |                      |  |
|-------------------------------------------------------------|-----------------------|-----|-----|---------|--------------------|------------------------------------------------------------------------------------------------------|----------------------|--|
| PHY calib Arbitrator parameters control access : read-write |                       |     |     |         |                    |                                                                                                      |                      |  |
| bits                                                        | name                  | s/w | h/w | default | description        |                                                                                                      |                      |  |
| 7:0                                                         | ARBT_CAL_PRIOTI<br>TY | rw  | ro  | 0x0     |                    | Signal which indicates the priority of each PHY ready cali-<br>prations. This field is quasi-static. |                      |  |
| 15:8                                                        | RESERVED_15_8         | ro  | ro  | 0x0     | Reserved for Futur | e use and actua                                                                                      | I reset value is 0xX |  |

| 1.1.1                                                       | .48 PPI_CALIBCTR | BT_1 | eg. | 0x0C51  |                                                                                  |               |                      |  |
|-------------------------------------------------------------|------------------|------|-----|---------|----------------------------------------------------------------------------------|---------------|----------------------|--|
| PHY calib Arbitrator parameters control access : read-write |                  |      |     |         |                                                                                  |               |                      |  |
| bits                                                        | name             | s/w  | h/w | default |                                                                                  | description   | n                    |  |
| 7:0                                                         | ARBT_CAL_LOCK    | rw   | ro  | 0x0     | Signal which indicates lock property of each PHY ready cabrations (Active high). |               |                      |  |
| 15:8                                                        | RESERVED_15_8    | ro   | ro  | 0x0     | Reserved for Future                                                              | use and actua | I reset value is 0xX |  |

| 1.1.1.49 PPI_CALIBCTRL_RW_COMMON_ARBT_2 0x0C52              |                            |     |     |         |                                                                                                    |  |  |  |  |  |
|-------------------------------------------------------------|----------------------------|-----|-----|---------|----------------------------------------------------------------------------------------------------|--|--|--|--|--|
| PHY calib Arbitrator parameters control access : read-write |                            |     |     |         |                                                                                                    |  |  |  |  |  |
| bits                                                        | name                       | s/w | h/w | default | description                                                                                        |  |  |  |  |  |
| 3:0                                                         | ARBT_CALIB_READ<br>_DELTA  | rw  | ro  | 0x2     | Length of phy calib read pulse in the arbitrator (In cfg_clk cycles). This field is quasi-static.  |  |  |  |  |  |
| 7:4                                                         | ARBT_CALIB_WRIT<br>E_DELTA | rw  | ro  | 0x2     | Length of phy calib write pulse in the arbitrator (In cfg_clk cycles). This field is quasi-static. |  |  |  |  |  |
| 15:8                                                        | ARBT_CALIB_OP_D<br>ELTA    | rw  | ro  | 0x8     | Time between calib operations in the arbitrator (In cfg_clk cycles). This field is quasi-static.   |  |  |  |  |  |

| 1.1.1 | .51 PPI_RW_LPDCC                       | 0x0E00 |     |         |                                                                                  |
|-------|----------------------------------------|--------|-----|---------|----------------------------------------------------------------------------------|
|       | CO calibration control ss : read-write |        |     |         |                                                                                  |
| bits  | name                                   | s/w    | h/w | default | description                                                                      |
| 0     | LPCDCOCAL_I_MAN<br>_LPDCO_CLKEN        | rw     | ro  | 0x0     | o_lpdco_clk_en override value. Used for debug purposes.                          |
| 1     | LPCDCOCAL_I_MAN<br>_LPDCO_CLKEN_EN     | rw     | ro  | 0x0     | o_lpdco_clk_en override enable. Active high. Used for debug purposes.            |
| 2     | LPCDCOCAL_I_MAN<br>_LPDCOEN            | rw     | ro  | 0x0     | o_lpdco_en override value. Used for debug purposes.                              |
| 3     | LPCDCOCAL_I_MAN<br>_LPDCOEN_EN         | rw     | ro  | 0x0     | o_lpdco_en override enable. Active high. Used for debug purposes.                |
| 4     | LPCDCOCAL_I_MAN<br>_LPDCO_PON          | rw     | ro  | 0x0     | o_lpdco_pon override value. Used for debug purposes.                             |
| 5     | LPCDCOCAL_I_MAN<br>_LPDCO_PON_EN       | rw     | ro  | 0x0     | o_lpdco_pon override enable. Active high. Used for debug purposes.               |
| 6     | LPCDCOCAL_I_MAN<br>_FWORD_LATCH        | rw     | ro  | 0x0     | o_fword_latch override value. Used for debug purposes.                           |
| 13:7  | LPCDCOCAL_I_MAN<br>_FWORD              | rw     | ro  | 0x0     | o_fword override value. Used for debug purposes.                                 |
| 14    | LPCDCOCAL_I_MAN<br>_CAL_EN             | rw     | ro  | 0x0     | o_fword and o_fword_latch override enable. Active high. Used for debug purposes. |
| 15    | LPCDCOCAL_I_MAN<br>_TRIGGER            | rw     | ro  | 0x0     | Enable for triggering new LPDCO calibration. Active on rising edge.              |

| 1.1.1.52 PPI_RW_LPDCOCAL_TIMEBASE | Reg. | 0x0E01 |  |
|-----------------------------------|------|--------|--|
|                                   |      |        |  |

|       | LP-DCO calibration control access : read-write |     |     |         |                                                                                    |  |  |  |  |  |
|-------|------------------------------------------------|-----|-----|---------|------------------------------------------------------------------------------------|--|--|--|--|--|
| bits  | name                                           | s/w | h/w | default | description                                                                        |  |  |  |  |  |
| 9:0   | LPCDCOCAL_TIMEB<br>ASE                         | rw  | ro  | 0x0     | Timebase configuration required to measure LPDCO clock. Defined in cfg_clk cycles. |  |  |  |  |  |
| 15:10 | RESERVED_15_10                                 | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                              |  |  |  |  |  |

| 1.1.1                                                                                | .53 PPI_RW_LPDCC | Reg. | 0x0E02 |         |                                                                                                         |             |   |  |  |  |
|--------------------------------------------------------------------------------------|------------------|------|--------|---------|---------------------------------------------------------------------------------------------------------|-------------|---|--|--|--|
| LP-DCO calibration control access : read-write                                       |                  |      |        |         |                                                                                                         |             |   |  |  |  |
| bits                                                                                 | name             | s/w  | h/w    | default |                                                                                                         | description | n |  |  |  |
| 10:0                                                                                 | LPCDCOCAL_NREF   | rw   | ro     | 0x0     | Sets LPDCO calibration target: number of expected LPDC0 clock ticks observed within measurement window. |             |   |  |  |  |
| 15:11 RESERVED_15_11 ro ro 0x0 Reserved for Future use and actual reset value is 0xX |                  |      |        |         |                                                                                                         |             |   |  |  |  |

| 1.1.1                                          | 1.1.1.54 PPI_RW_LPDCOCAL_NREF_RANGE 0x0E03                                         |     |     |         |                                                                         |             |   |  |  |  |  |
|------------------------------------------------|------------------------------------------------------------------------------------|-----|-----|---------|-------------------------------------------------------------------------|-------------|---|--|--|--|--|
| LP-DCO calibration control access : read-write |                                                                                    |     |     |         |                                                                         |             |   |  |  |  |  |
| bits                                           | name                                                                               | s/w | h/w | default |                                                                         | description | n |  |  |  |  |
| 4:0                                            | LPCDCOCAL_NREF_<br>RANGE                                                           | rw  | ro  | 0x0     | Range around LPCDCOCAL_NREF where calibration is considered successful. |             |   |  |  |  |  |
| 15:5                                           | 15:5 RESERVED_15_5 ro ro 0x0 Reserved for Future use and actual reset value is 0xX |     |     |         |                                                                         |             |   |  |  |  |  |

| 1.1.1                                          | 1.1.1.55 PPI_RW_LPDCOCAL_NREF_TRIGGER_MAN 0x0E04 |    |    |     |                                                                                              |                   |                      |  |  |  |  |
|------------------------------------------------|--------------------------------------------------|----|----|-----|----------------------------------------------------------------------------------------------|-------------------|----------------------|--|--|--|--|
| LP-DCO calibration control access : read-write |                                                  |    |    |     |                                                                                              |                   |                      |  |  |  |  |
| bits                                           | ts name s/w h/w default description              |    |    |     |                                                                                              |                   |                      |  |  |  |  |
| 0                                              | LPDCOCAL_CMU_RE<br>F_TRIGGER_OVR_V<br>AL         | rw | ro | 0x0 | LP-DCO clock measurement unit trigger override value. Used for debug purposes.               |                   |                      |  |  |  |  |
| 1                                              | LPDCOCAL_CMU_RE<br>F_TRIGGER_OVR_E<br>N          | rw | ro | 0x0 | LP-DCO clock measurement unit trigger override enable. Active high. Used for debug purposes. |                   |                      |  |  |  |  |
| 15:2                                           | RESERVED_15_2                                    | ro | ro | 0x0 | Reserved for Futu                                                                            | ire use and actua | I reset value is 0xX |  |  |  |  |

| 1.1.1                                          | .1.1.56 PPI_RW_LPDCOCAL_TWAIT_CONFIG |     |     |         |                                                                                                                                                                    |  |  |  |  |  |  |
|------------------------------------------------|--------------------------------------|-----|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| LP-DCO calibration control access : read-write |                                      |     |     |         |                                                                                                                                                                    |  |  |  |  |  |  |
| bits                                           | name                                 | s/w | h/w | default | description                                                                                                                                                        |  |  |  |  |  |  |
| 8:0                                            | LPCDCOCAL_TWAIT<br>_COARSE           | rw  | ro  | 0xC8    | Counter (in cfg_clk cycles) which controls the settling time after changing the coarse setting before performing the next measurement. This field is quasi-static. |  |  |  |  |  |  |
| 15:9                                           | LPCDCOCAL_TWAIT<br>_PON              | rw  | ro  | 0x0     | Counter (in cfg_clk cycles) which controls the settling time between enabling the analog circuitry and starting the calibration. This field is quasi-static.       |  |  |  |  |  |  |

| 1.1.1                                          | I.1.1.57 PPI_RW_LPDCOCAL_VT_CONFIG 0x0E06 |     |     |         |                                                                                                                                                                  |  |  |  |  |  |  |
|------------------------------------------------|-------------------------------------------|-----|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| LP-DCO calibration control access : read-write |                                           |     |     |         |                                                                                                                                                                  |  |  |  |  |  |  |
| bits                                           | name                                      | s/w | h/w | default | description                                                                                                                                                      |  |  |  |  |  |  |
| 0                                              | LPCDCOCAL_VT_TR<br>ACKING_EN              | rw  | ro  | 0x0     | Enables VT tracking mode where calibration machine will keep monitoring LP-DCO's frequency and adjusting to variations. Active high. This field is quasi-static. |  |  |  |  |  |  |

| 1    | LPCDCOCAL_USE_I<br>DEAL_NREF | rw | ro | 0x1  | Selects which reference target to use in VT tracking mode. This field is quasi-static.  - 1'b0: VT tracking mode uses LPCDCOCAL_NREF as reference target.  - 1'b1: VT tracking mode uses the result from the power on calibration as reference target.  |
|------|------------------------------|----|----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6:2  | LPCDCOCAL_VT_NR<br>EF_RANGE  | rw | ro | 0x0  | Defines the tolerance which VT tracking mode still considers to be good. Setting will only be updated if measured LP-DCO frequency deviates from interval [NREF - LPCDCOCAL_VT_NREF_RANGE; NREF + LPCDCOCAL_VT_NREF_RANGE]. This field is quasi-static. |
| 15:7 | LPCDCOCAL_TWAIT<br>_FINE     | rw | ro | 0xC8 | Counter (in cfg_clk cycles) which controls the settling time after changing the fine setting before performing the next measurement. This field is quasi-static.                                                                                        |

| 1.1.1 | .58 PPI_R_LPDCOC                                    |     | Reg. | 0x0E07  |                                                                                                                                                                                                   |                    |                             |  |  |  |  |
|-------|-----------------------------------------------------|-----|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------|--|--|--|--|
|       | LP-DCO calibration observability access : read-only |     |      |         |                                                                                                                                                                                                   |                    |                             |  |  |  |  |
| bits  | name                                                | s/w | h/w  | default |                                                                                                                                                                                                   | description        | n                           |  |  |  |  |
| 10:0  | LPDCOCAL_N_MEAS                                     | ro  | ro   | 0x0     | dco_clk counter r                                                                                                                                                                                 | esult of last meas | urement.                    |  |  |  |  |
| 12:11 | LPDCOCAL_ERROR_<br>RB                               | ro  | ro   | 0x0     | Power-on calibration error.  - Bit 1 asserts - None of the coarse curves can be select (hard error).  - Bit 0 asserts - None of the coarse curves can be select within target range (soft error). |                    |                             |  |  |  |  |
| 13    | LPDCOCAL_CAL_DO<br>NE                               | ro  | ro   | 0x0     | Power-on calibrat                                                                                                                                                                                 | tion has successfo | ully finished. Active high. |  |  |  |  |
| 14    | LPDCOCAL_N_MEAS<br>_DONE                            | ro  | ro   | 0x0     | LPDCO machine                                                                                                                                                                                     | CMU indication the | nat measurement is ready    |  |  |  |  |
| 15    | LPDCOCAL_ERROR_<br>VT_RB                            | ro  | ro   | 0x0     | VT drift calibration max/min nfine con                                                                                                                                                            |                    | nen correction reached      |  |  |  |  |

| 1.1.1.                                         | I.1.1.59 PPI_RW_LPDCOCAL_COARSE_CFG 0x0E08 |    |    |      |                                                                                                               |  |  |  |  |  |
|------------------------------------------------|--------------------------------------------|----|----|------|---------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| LP-DCO calibration control access : read-write |                                            |    |    |      |                                                                                                               |  |  |  |  |  |
| bits                                           | ts name s/w h/w default description        |    |    |      |                                                                                                               |  |  |  |  |  |
| 1:0                                            | NCOARSE_START                              | rw | ro | 0x1  | Selects the first coarse curve to be used in the sweep. This field is quasi-static.                           |  |  |  |  |  |
| 3:2                                            | NCOARSE_DIAG                               | rw | ro | 0x1  | Selects which coarse curve data is to be observed after LPDCO calibration is completed. Used for debug.       |  |  |  |  |  |
| 8:4                                            | SCALE_REF                                  | rw | ro | 0x10 | Sets the reference point to be used to find the best match from the coarse curves This field is quasi-static. |  |  |  |  |  |
| 15:9                                           | RESERVED_15_9                              | ro | ro | 0x0  | Reserved for Future use and actual reset value is 0xX                                                         |  |  |  |  |  |

| 1.1.1.                                              | 1.1.1.60 PPI_R_LPDCOCAL_DEBUG_COARSE_RB 0x0E09 |     |     |         |                                                                              |                   |                      |  |  |  |  |
|-----------------------------------------------------|------------------------------------------------|-----|-----|---------|------------------------------------------------------------------------------|-------------------|----------------------|--|--|--|--|
| LP-DCO calibration observability access : read-only |                                                |     |     |         |                                                                              |                   |                      |  |  |  |  |
| bits                                                | name                                           | s/w | h/w | default | description                                                                  |                   |                      |  |  |  |  |
| 1:0                                                 | LPDCOCAL_CAL_BO UND_STATUS                     | ro  | ro  | 0x0     | Indication of the quality of the calibration result relatively to the target |                   |                      |  |  |  |  |
| 5:2                                                 | LPDCOCAL_CAL_CO<br>ARSE_HIT                    | ro  | ro  | 0x0     | Indicates in which coarse curves calibration hit the target                  |                   |                      |  |  |  |  |
| 9:6                                                 | LPDCOCAL_PON_ST<br>ATE                         | ro  | ro  | 0x0     | State of LPDCO                                                               | oon machine       |                      |  |  |  |  |
| 15:10                                               | RESERVED_15_10                                 | ro  | ro  | 0x0     | Reserved for Futi                                                            | ure use and actua | I reset value is 0xX |  |  |  |  |

Copyright 2020 Cruise LLC Page 38 of 193

| 1.1.1<br>PPI_ | .61<br>R_LPDCOCAL_DEB                               | Reg. | 0x0E0A |         |                    |                    |                          |  |  |  |  |
|---------------|-----------------------------------------------------|------|--------|---------|--------------------|--------------------|--------------------------|--|--|--|--|
|               | LP-DCO calibration observability access : read-only |      |        |         |                    |                    |                          |  |  |  |  |
| bits          | name                                                | s/w  | h/w    | default |                    | description        | 1                        |  |  |  |  |
| 10:0          | LPDCOCAL_STORED<br>_MEAS_0                          | ro   | ro     | 0x0     | Indicates the last | measurement of t   | he selected coarse curve |  |  |  |  |
| 15:11         | RESERVED_15_11                                      | ro   | ro     | 0x0     | Reserved for Futu  | ire use and actual | reset value is 0xX       |  |  |  |  |

| 1.1.1.<br>PPI_I | .62<br>R_LPDCOCAL_DEB                               | Reg. | 0x0E0B |         |                         |                   |                      |  |  |  |  |
|-----------------|-----------------------------------------------------|------|--------|---------|-------------------------|-------------------|----------------------|--|--|--|--|
|                 | LP-DCO calibration observability access : read-only |      |        |         |                         |                   |                      |  |  |  |  |
| bits            | name                                                | s/w  | h/w    | default |                         | description       | 1                    |  |  |  |  |
| 10:0            | LPDCOCAL_STORED _MEAS_1                             | ro   | ro     | 0x0     | Indicates the N-1 curve | measurement of t  | the selected coarse  |  |  |  |  |
| 15:11           | RESERVED_15_11                                      | ro   | ro     | 0x0     | Reserved for Futu       | ire use and actua | I reset value is 0xX |  |  |  |  |

| 1.1.1                                              | 1.1.1.63 PPI_R_LPDCOCAL_DEBUG_COARSE_FWORD_RB |     |     |         |                                                            |                            |  |  |  |  |
|----------------------------------------------------|-----------------------------------------------|-----|-----|---------|------------------------------------------------------------|----------------------------|--|--|--|--|
| LP-DCO calibration observability access: read-only |                                               |     |     |         |                                                            |                            |  |  |  |  |
| bits                                               | name                                          | s/w | h/w | default | description                                                | n                          |  |  |  |  |
| 7:0                                                | LPDCOCAL_STORED _FWORD_0                      | ro  | ro  | 0x0     | Flag indication of the last point (N) lected coarse curve  | of calibration for the se- |  |  |  |  |
| 15:8                                               | LPDCOCAL_STORED<br>_FWORD_1                   | ro  | ro  | 0x0     | Flag indication of the last point (N-selected coarse curve | 1) of calibration for the  |  |  |  |  |

| 1.1.1.<br>PPI_I | .64<br>R_LPDCOCAL_DEB                              | Reg. | 0x0E0D |         |                    |                  |                       |  |  |  |
|-----------------|----------------------------------------------------|------|--------|---------|--------------------|------------------|-----------------------|--|--|--|
|                 | LP-DCO calibration observability access: read-only |      |        |         |                    |                  |                       |  |  |  |
| bits            | name                                               | s/w  | h/w    | default |                    | description      | า                     |  |  |  |
| 11:0            | LPDCOCAL_MEAS_C<br>URR_ERROR                       | ro   | ro     | 0x0     | Error value observ | ed along the con | secutive measurements |  |  |  |
| 15:12           | RESERVED_15_12                                     | ro   | ro     | 0x0     | Reserved for Futu  | re use and actua | I reset value is 0xX  |  |  |  |

| 1.1.1.65 PPI_R_LPDCOCAL_DEBUG_MEASURE_LAST_ERROR  0x0E0E |                                                     |     |     |         |                                               |                        |  |  |  |  |  |
|----------------------------------------------------------|-----------------------------------------------------|-----|-----|---------|-----------------------------------------------|------------------------|--|--|--|--|--|
|                                                          | LP-DCO calibration observability access : read-only |     |     |         |                                               |                        |  |  |  |  |  |
| bits                                                     | name                                                | s/w | h/w | default | descripti                                     | on                     |  |  |  |  |  |
| 11:0                                                     | LPDCOCAL_LAST_M<br>EAS_ERROR                        | ro  | ro  | 0x800   | Saved error value observed along<br>surements | g the consecutive mea- |  |  |  |  |  |
| 14:12                                                    | LPDCOCAL_VT_STA<br>TE                               | ro  | ro  | 0x0     | State of VT drift machine                     |                        |  |  |  |  |  |
| 15                                                       | RESERVED_15_15                                      | ro  | ro  | 0x0     | Reserved for Future use and actu              | ıal reset value is 0xX |  |  |  |  |  |

| 1.1.1. | .66 PPI_R_LPDCOC                                    | Reg. | 0x0E0F |         |                    |                  |                          |  |  |  |
|--------|-----------------------------------------------------|------|--------|---------|--------------------|------------------|--------------------------|--|--|--|
|        | LP-DCO calibration observability access : read-only |      |        |         |                    |                  |                          |  |  |  |
| bits   | name                                                | s/w  | h/w    | default |                    | description      | n                        |  |  |  |
| 0      | LPDCOCAL_N_WITH IN_RANGE_VT                         | ro   | ro     | 0x0     | VTdrift machine in | dicating that we | are within defined range |  |  |  |

| 1     | LPDCOCAL_N_BELO<br>W_RANGE_VT | ro | ro | 0x0 | VTdrift machine indicating that we are below defined range |
|-------|-------------------------------|----|----|-----|------------------------------------------------------------|
| 2     | LPDCOCAL_N_ABOV<br>E_RANGE_VT | ro | ro | 0x0 | VTdrift machine indicating that we are above defined range |
| 13:3  | LPDCOCAL_MEAS_A<br>DJ_P0_VT   | ro | ro | 0x0 | Measured DCO values during VT drift adjustment             |
| 15:14 | RESERVED_15_14                | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX      |

| 1.1.1 | .67 PPI_RW_LB_TIN                                              | Reg. | 0x0E10 |         |                                                                      |                     |  |  |  |
|-------|----------------------------------------------------------------|------|--------|---------|----------------------------------------------------------------------|---------------------|--|--|--|
| _     | High speed loopback timebase configuration access : read-write |      |        |         |                                                                      |                     |  |  |  |
| bits  | name                                                           | s/w  | h/w    | default | description                                                          | n                   |  |  |  |
| 15:0  | LOOPBACK_TIMEBA<br>SE                                          | rw   | ro     | 0x180   | Timebase configuration required to clock. Defined in cfg_clk cycles. | measure HS loopback |  |  |  |

| 1.1.1                                                      | .68 PPI_RW_LB_ST | Reg. | 0x0E11 |         |                                      |                  |                       |  |  |
|------------------------------------------------------------|------------------|------|--------|---------|--------------------------------------|------------------|-----------------------|--|--|
| High speed loopack measurement trigger access : read-write |                  |      |        |         |                                      |                  |                       |  |  |
| bits                                                       | name             | s/w  | h/w    | default |                                      | description      | n                     |  |  |
| 0                                                          | LB_START_CMU     | rw   | ro     | 0x0     | Trigger to start hig<br>Active high. | h speed loopbac  | k clock measurement.  |  |  |
| 15:1                                                       | RESERVED_15_1    | ro   | ro     | 0x0     | Reserved for Futu                    | re use and actua | Il reset value is 0xX |  |  |

| 1.1.1 | .69 PPI_R_LBPULSE                                          | Reg. | 0x0E12 |         |                                        |             |                           |  |  |  |
|-------|------------------------------------------------------------|------|--------|---------|----------------------------------------|-------------|---------------------------|--|--|--|
| _     | High speed loopback measurement results access : read-only |      |        |         |                                        |             |                           |  |  |  |
| bits  | name                                                       | s/w  | h/w    | default |                                        | description | n                         |  |  |  |
| 15:0  | LB_PULSE_COUNTE<br>R                                       | ro   | ro     | 0x0     | Measured ticks of<br>in timebase windo | • .         | back clock observed with- |  |  |  |

| 1.1.1                                                   | .70 PPI_R_LB_STAF | Reg. | 0x0E13 |         |                                        |                  |                       |  |  |
|---------------------------------------------------------|-------------------|------|--------|---------|----------------------------------------|------------------|-----------------------|--|--|
| High speed loopback measurement flag access : read-only |                   |      |        |         |                                        |                  |                       |  |  |
| bits                                                    | name              | s/w  | h/w    | default |                                        | descriptio       | n                     |  |  |
| 0                                                       | LB_STOP_CMU       | ro   | ro     | 0x0     | High speed loopba<br>completed. Active |                  | g that measurement is |  |  |
| 15:1                                                    | RESERVED_15_1     | ro   | ro     | 0x0     | Reserved for Futu                      | re use and actua | Il reset value is 0xX |  |  |

| 1.1.1 | .71 PPI_RW_LB_DP                                | Reg. 0x0E14 |     |         |                                                                                                                                                                  |  |  |  |  |  |  |
|-------|-------------------------------------------------|-------------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|       | DPHY loopback burst control access : read-write |             |     |         |                                                                                                                                                                  |  |  |  |  |  |  |
| bits  | name                                            | s/w         | h/w | default | description                                                                                                                                                      |  |  |  |  |  |  |
| 0     | LBERT_DPHY_TXRE<br>QUESTHS_CLK                  | rw          | ro  | 0x0     | Initiates the HS-TX entry on the clock lane. Used for loop-<br>back purposes. Must be set to zero in mission mode. Active<br>high.                               |  |  |  |  |  |  |
| 1     | LBERT_DPHY_TXRE<br>QUESTHS_DATA                 | rw          | ro  | 0x0     | Initiates the HS-TX entry on the data lane. All lanes enter HS at the same time. Used for loopback purposes. Must be set to zero in mission mode. Active high.   |  |  |  |  |  |  |
| 2     | LBERT_DPHY_TXDA<br>TATRANSFERENHS_<br>DATA      | rw          | ro  | 0x0     | Initiates the HS-TX payload packing. Triggered on all lanes at the same time. Used for loopback purposes. Must be set to zero in mission mode. Active high.      |  |  |  |  |  |  |
| 3     | LBERT_DPHY_TXSK<br>EWCALHS_DATA                 | rw          | ro  | 0x0     | Initiates the HS-TX deskew training sequence. All lanes enter HS at the same time. Used for loopback purposes. Must be set to zero in mission mode. Active high. |  |  |  |  |  |  |

Copyright 2020 Cruise LLC Page 40 of 193

| 4    | LBERT_DPHY_TXAL<br>TERNATECALHS_DA<br>TA | rw | ro | 0x0 | Initiates the HS-TX alternate calibration training sequence.<br>All lanes enter HS at the same time. Used for loopback purposes. Must be set to zero in mission mode. Active high. |
|------|------------------------------------------|----|----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:5 | RESERVED 15 5                            | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                                                                                                              |

| 1.1.1 | .72 PPI_RW_LB_CP                                | HY_B | URS | T_START | 0x0E15                                                                                                                                                         |  |  |  |  |  |
|-------|-------------------------------------------------|------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|       | CPHY loopback burst control access : read-write |      |     |         |                                                                                                                                                                |  |  |  |  |  |
| bits  | name                                            | s/w  | h/w | default | description                                                                                                                                                    |  |  |  |  |  |
| 0     | LBERT_CPHY_TXRE<br>QUESTHS_DATA                 | rw   | ro  | 0x0     | Initiates the HS-TX entry on the data lane. All lanes enter HS at the same time. Used for loopback purposes. Must be set to zero in mission mode. Active high. |  |  |  |  |  |
| 1     | LBERT_CPHY_TXDA<br>TATRANSFERENHS_<br>DATA      | rw   | ro  | 0x0     | Initiates the HS-TX payload packing. Triggered on all lanes at the same time. Used for loopback purposes. Must be set to zero in mission mode. Active high.    |  |  |  |  |  |
| 15:2  | RESERVED_15_2                                   | ro   | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                                                          |  |  |  |  |  |

| 1.1.1                                              | .74 PPI_RW_DDLCA           | 0x0E20      |     |         |                                                                            |  |  |  |
|----------------------------------------------------|----------------------------|-------------|-----|---------|----------------------------------------------------------------------------|--|--|--|
| DDL calibration configurations access : read-write |                            |             |     |         |                                                                            |  |  |  |
| bits                                               | name                       | description |     |         |                                                                            |  |  |  |
|                                                    | Harrio                     | s/w         | h/w | default | description                                                                |  |  |  |
|                                                    | DDLCAL_TIMEBASE<br>_TARGET | rw          | ro  | 0x14    | Timebase for oscillation clock measurement (cfg_clk cycles). Quasi static. |  |  |  |

| 1.1.1.                                                                                      | .75 PPI_RW_DDLCA     | 0x0E21 |     |         |                                                          |  |  |  |
|---------------------------------------------------------------------------------------------|----------------------|--------|-----|---------|----------------------------------------------------------|--|--|--|
| DDL calibration configurations access : read-write                                          |                      |        |     |         |                                                          |  |  |  |
| bits                                                                                        | name                 | s/w    | h/w | default | description                                              |  |  |  |
| 10:0                                                                                        | DDLCAL_MAX_PHAS<br>E | rw     | ro  | 0x40    | Maximum phase setting for DDL calibration. Quasi static. |  |  |  |
| 14:11 DDLCAL_INC_PHAS rw ro 0x6 DDL calibration phase setting increment value. Quas E_VALUE |                      |        |     |         |                                                          |  |  |  |
| 15                                                                                          | RESERVED_15_15       | ro     | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX    |  |  |  |

| 1.1.1                                              | .76 PPI_RW_DDLCA           | Reg. 0x0E22 |     |                                                                                                                           |                                                                      |  |  |
|----------------------------------------------------|----------------------------|-------------|-----|---------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--|--|
| DDL calibration configurations access : read-write |                            |             |     |                                                                                                                           |                                                                      |  |  |
| bits                                               | name                       | s/w         | h/w | default                                                                                                                   | description                                                          |  |  |
| 7:0                                                | DDLCAL_ENABLE_W<br>AIT     | rw          | ro  | Time to wait before counting the oscillation clock's ticks after applying a phase setting (cfg_clk cycles). Quasi static. |                                                                      |  |  |
| 8                                                  | DDLCAL_DDL_DLL             | rw          | ro  | 0x1                                                                                                                       | Select DDL or DLL calibration.                                       |  |  |
| 9                                                  | DDLCAL_UPDATE_S<br>ETTINGS | rw          | ro  | 0x1                                                                                                                       | Flag to update the machine's settings.                               |  |  |
| 11:10                                              | DDLCAL_TUNE_MOD<br>E       | rw          | ro  | 0x2                                                                                                                       | Select phase setting to use during DDL calibration.                  |  |  |
| 15:12                                              | DDLCAL_WAIT                | rw          | ro  | 0x4                                                                                                                       | Wait time between DDL calibrations (in cfg_clk cycles) Quasi static. |  |  |

| 1.1.1.77 | 7 PPI_RW_DDLCA                     | Reg.      | 0x0E23  |             |   |
|----------|------------------------------------|-----------|---------|-------------|---|
|          | ibration configurations read-write |           |         |             |   |
| bits     | name                               | s/w h/w d | default | description | ı |

| 11:0  | DDLCAL_COUNTER_ | rw | ro | 0x47 | Target number of ticks for the oscillation clock (cfg_clk cy- |
|-------|-----------------|----|----|------|---------------------------------------------------------------|
|       | REF             |    |    |      | cles). Quasi static.                                          |
| 15:12 | RESERVED_15_12  | ro | ro | 0x0  | Reserved for Future use and actual reset value is 0xX         |

| 1.1.1.                                             | .78 PPI_RW_DDLCA                                                                                                              | 0x0E24 |     |         |                                                       |  |  |
|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------|-----|---------|-------------------------------------------------------|--|--|
| DDL calibration configurations access : read-write |                                                                                                                               |        |     |         |                                                       |  |  |
| bits                                               | name                                                                                                                          | s/w    | h/w | default | description                                           |  |  |
| 11:0                                               | DDLCAL_STUCK_TH rw ro 0x2 Minimum number of oscillation clock ticks not to flag stuccondition (cfg_clk cycles). Quasi static. |        |     |         |                                                       |  |  |
| 15:12                                              | RESERVED_15_12                                                                                                                | ro     | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX |  |  |

| 1.1.1.79 PPI_RW_DDLCAL_CFG_5 0x0E25                                                                                                                                                       |                                       |    |    |     |                                                                |                                          |                         |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----|----|-----|----------------------------------------------------------------|------------------------------------------|-------------------------|--|--|
| DDL calibration configurations access : read-write                                                                                                                                        |                                       |    |    |     |                                                                |                                          |                         |  |  |
| bits                                                                                                                                                                                      | bits name s/w h/w default description |    |    |     |                                                                |                                          |                         |  |  |
| 3:0                                                                                                                                                                                       | DDLCAL_DDL_COAR<br>SE_BANK            | rw | ro | 0x0 | Number of used coarse delay cells. Quasi static.               |                                          |                         |  |  |
| 10:4                                                                                                                                                                                      | DDLCAL_DLL_FBK                        | rw | ro | 0x7 | Coarse delay out                                               | out used as outpu                        | t of DLL. Quasi static. |  |  |
| 11                                                                                                                                                                                        | HSRX_CDPHY_SEL_<br>FAST               | rw | ro | 0x0 | Coarse delay valu<br>- 1'b0 : Bigger de<br>- 1'b1 : Smaller de | lay                                      | tatic.                  |  |  |
| 12                                                                                                                                                                                        | DDLCAL_DDL_MANU<br>AL_CAL             | rw | ro | 0x0 | Override for the a (ddl_coarse_bank)                           | utomatic DDL cal<br>k, dll_fbk). Quasi s | 9                       |  |  |
| 14:13 DDLCAL_BIAS_CRI rw ro 0x0 Bias selection criteria. Quasi static 2'b00 : Closest value to DDLCAL_TARGET_BIAS-2'b01 : Maximum bias setting value - 2'b01 : Minimum bias setting value |                                       |    |    |     | _TARGET_BIAS<br>ie                                             |                                          |                         |  |  |
| 15                                                                                                                                                                                        | RESERVED_15_15                        | ro | ro | 0x0 | Reserved for Futu                                              | ure use and actua                        | I reset value is 0xX    |  |  |

| 1.1.1.                                             | .80 PPI_RW_DDLCA                      | Reg.      | 0x0E26 |         |                                |             |                              |  |
|----------------------------------------------------|---------------------------------------|-----------|--------|---------|--------------------------------|-------------|------------------------------|--|
| DDL calibration configurations access : read-write |                                       |           |        |         |                                |             |                              |  |
| hite                                               | bits name s/w h/w default description |           |        |         |                                |             |                              |  |
| DILS                                               | name                                  | S/W       | n/w    | default |                                | description | n                            |  |
|                                                    | DDLCAL_MAX_DIFF                       | s/w<br>rw | ro     | 0x64    | Maximum differer Quasi static. |             | n<br>t not to flag an error. |  |

| 1.1.1.                                             | .81 PPI_RW_DDLCA       | 0x0E27 |     |         |                                                                                                  |  |  |  |  |
|----------------------------------------------------|------------------------|--------|-----|---------|--------------------------------------------------------------------------------------------------|--|--|--|--|
| DDL calibration configurations access : read-write |                        |        |     |         |                                                                                                  |  |  |  |  |
| bits                                               | name                   | s/w    | h/w | default | description                                                                                      |  |  |  |  |
| 6:0                                                | DDLCAL_START_DE<br>LAY | rw     | ro  | 0x32    | Counter threshold for initial delay before DDL calibration start. (cfg_clk cycles). Quasi static |  |  |  |  |
| 12:7                                               | DDLCAL_DECR_WAI<br>T   | rw     | ro  | 0xA     | Counter threshold for ddl_en deassertion (cfg_clk cycles). Quasi static.                         |  |  |  |  |
| 15:13                                              | RESERVED_15_13         | ro     | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                            |  |  |  |  |

| 1.1.1 | 1.1.1.82 PPI_RW_DDLCAL_CFG_8 0x0E28                |     |     |         |  |             |   |  |  |  |
|-------|----------------------------------------------------|-----|-----|---------|--|-------------|---|--|--|--|
|       | DDL calibration configurations access : read-write |     |     |         |  |             |   |  |  |  |
| bits  | name                                               | s/w | h/w | default |  | description | n |  |  |  |
| 7:0   |                                                    |     |     |         |  |             |   |  |  |  |

| 13:8  | DDLCAL_CLEAR_CO | rw | ro | 0x20 | Counter threshold for the reset of the oscillation counter of |
|-------|-----------------|----|----|------|---------------------------------------------------------------|
|       | UNT_THRESH      |    |    |      | the DDL calibration. (cfg_clk cycles). Quasi static.          |
| 15:14 | RESERVED_15_14  | ro | ro | 0x0  | Reserved for Future use and actual reset value is 0xX         |

| 1.1.1.                                             | .83 PPI_RW_DDLCA       | Reg.                | 0x0E29             |                     |                      |                    |                      |  |
|----------------------------------------------------|------------------------|---------------------|--------------------|---------------------|----------------------|--------------------|----------------------|--|
| DDL calibration configurations access : read-write |                        |                     |                    |                     |                      |                    |                      |  |
| bits                                               | name                   | s/w                 | h/w                | default             |                      | description        |                      |  |
| 10:0                                               | DDLCAL_INIT_PHA<br>SE  | rw                  | ro                 | 0x3F                | Initial phase settir | ng for DDL calibra | ation. Quasi static. |  |
| 15:11                                              | DDLCAL_TARGET_B<br>IAS | Target bias setting | g for DDL calibrat | tion. Quasi static. |                      |                    |                      |  |

| 1.1.1.                                          | .84 PPI_R_DDLCAL | Reg. | 0x0E2A |         |                            |                  |                        |  |
|-------------------------------------------------|------------------|------|--------|---------|----------------------------|------------------|------------------------|--|
| DDL calibration observability access: read-only |                  |      |        |         |                            |                  |                        |  |
| bits                                            | name             | s/w  | h/w    | default |                            | description      | n                      |  |
| 11:0                                            | DDLCAL_COUNTER0  | ro   | ro     | 0x0     | Value of the tick c poses. | ount for phase = | For observability pur- |  |
| 15:12                                           | RESERVED_15_12   | ro   | ro     | 0x0     | Reserved for Futu          | re use and actua | Il reset value is 0xX  |  |

| 1.1.1                                           | .85 PPI_R_DDLCAL | 0x0E2B |     |         |                                                                    |  |  |  |  |
|-------------------------------------------------|------------------|--------|-----|---------|--------------------------------------------------------------------|--|--|--|--|
| DDL calibration observability access: read-only |                  |        |     |         |                                                                    |  |  |  |  |
| bits                                            | name             | s/w    | h/w | default | description                                                        |  |  |  |  |
| 11:0                                            | DDLCAL_COUNTERX  | ro     | ro  | 0x0     | Value of the tick count for phase = X. For observability purposes. |  |  |  |  |
| 15:12                                           | RESERVED_15_12   | ro     | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX              |  |  |  |  |

| 1.1.1.                                             | .86 PPI_RW_CDRCA       | 0x0E2C |     |         |                                                                                                  |  |  |  |
|----------------------------------------------------|------------------------|--------|-----|---------|--------------------------------------------------------------------------------------------------|--|--|--|
| DDL calibration configurations access : read-write |                        |        |     |         |                                                                                                  |  |  |  |
| bits                                               | name                   | s/w    | h/w | default | description                                                                                      |  |  |  |
| 6:0                                                | CDRCAL_START_DE<br>LAY | rw     | ro  | 0x32    | Counter threshold for initial delay before CDR calibration start. (cfg_clk cycles). Quasi static |  |  |  |
| 10:7                                               | CDRCAL_WAIT            | rw     | ro  | 0x4     | Wait time between CDR calibrations (in cfg_clk cycles) Quasi static.                             |  |  |  |
| 15:11                                              | RESERVED_15_11         | ro     | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                            |  |  |  |

| 1.1.1                                              | .87 PPI_RW_RXEQ_ | Reg. | 0x0E2D |         |                   |                   |                            |  |
|----------------------------------------------------|------------------|------|--------|---------|-------------------|-------------------|----------------------------|--|
| RX Equalization configurations access : read-write |                  |      |        |         |                   |                   |                            |  |
| bits                                               | name             | s/w  | h/w    | default |                   | description       | n                          |  |
| 2:0                                                | RXEQ_INIT_LANE   | rw   | ro     | 0x0     | Selects which lan | e to calibrate RX | Equalization. Quasi static |  |
| 15:3                                               | RESERVED_15_3    | ro   | ro     | 0x0     | Reserved for Futu | ire use and actua | Il reset value is 0xX      |  |

| 1.1.1.89    | PPI_RW_PAR                     | Reg.    | 0x0E30 |             |   |  |
|-------------|--------------------------------|---------|--------|-------------|---|--|
| Parity test | set and clear con<br>ead-write | ntrol   |        |             |   |  |
| bits        | name                           | s/w h/w |        | description | n |  |

| 0    | CR_PARITY_TESTC<br>LEAR | rw | ro | 0x0 | Parity error clear. Active high. In the presence of a parity error, output asserts and remains asserted until CR_PARITY_TESTCLEAR is asserted. |
|------|-------------------------|----|----|-----|------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | CR_PARITY_TESTS<br>ET   | rw | ro | 0x0 | Parity error set. Active high. Set to force parity error to assert.                                                                            |
| 15:2 | RESERVED_15_2           | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                                                                          |

| 1.1.1                                                         | .90 PPI_RW_START          | Reg. | 0x0E31 |         |                   |                  |                       |  |
|---------------------------------------------------------------|---------------------------|------|--------|---------|-------------------|------------------|-----------------------|--|
| Override control for state in startup FSM access : read-write |                           |      |        |         |                   |                  |                       |  |
| bits                                                          | name                      | s/w  | h/w    | default |                   | description      | n                     |  |
| 4:0                                                           | STARTUP_STATE_O<br>VR_VAL | rw   | ro     | 0x0     | Startup FMS state | override value   |                       |  |
| 15:5                                                          | RESERVED_15_5             | ro   | ro     | 0x0     | Reserved for Futu | re use and actua | Il reset value is 0xX |  |

| 1.1.1.                                                        | .91 PPI_RW_START         | Reg. | 0x0E32 |         |                                                                                                      |                                                                   |                      |  |
|---------------------------------------------------------------|--------------------------|------|--------|---------|------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|----------------------|--|
| Override control for state in startup FSM access : read-write |                          |      |        |         |                                                                                                      |                                                                   |                      |  |
| bits                                                          | name                     | s/w  | h/w    | default |                                                                                                      | description                                                       | 1                    |  |
| 0                                                             | STARTUP_STATE_O<br>VR_EN | rw   | ro     | 0x0     | Startup FMS state                                                                                    | e override enable                                                 |                      |  |
| 2:1                                                           | TXCLKESC_DRV_CF<br>G     | rw   | ro     | 0x0     | Escape clock driv<br>- 2'b00: Swap fror<br>- 2'b01: Permane<br>- 2'b10: Permane<br>- 2'b11: Reserved | m cfg_clk_div to to<br>ntly driven with cf<br>ntly driven with tx |                      |  |
| 15:3                                                          | RESERVED_15_3            | ro   | ro     | 0x0     | Reserved for Futu                                                                                    | ire use and actua                                                 | I reset value is 0xX |  |

| 1.1.1                                       | .92 PPI_RW_DTB_S      | 0x0E33 |     |         |                                                       |  |  |  |
|---------------------------------------------|-----------------------|--------|-----|---------|-------------------------------------------------------|--|--|--|
| Selector control for DTB access: read-write |                       |        |     |         |                                                       |  |  |  |
| bits                                        | name                  | s/w    | h/w | default | description                                           |  |  |  |
| 7:0                                         | DTB_SELECT_ADDR       | rw     | ro  | 0x0     | DTB selector address for soft macro signals           |  |  |  |
| 8                                           | DTB_SOURCE_SELE<br>CT | rw     | ro  | 0x0     | DTB source selector : soft or hard macro              |  |  |  |
| 15:9                                        | RESERVED_15_9         | ro     | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX |  |  |  |

| 1.1.1                                    | .94 PPI_RW_DPHY_        | Reg. | 0x0E35              |              |  |             |   |  |
|------------------------------------------|-------------------------|------|---------------------|--------------|--|-------------|---|--|
| DPHY spare registers access : read-write |                         |      |                     |              |  |             |   |  |
| bits                                     | name                    | s/w  | h/w                 | default      |  | description | n |  |
| 15:0                                     | DPHY_CLK_LANE_S<br>PARE | rw   | Spare registers for | r future use |  |             |   |  |

| 1.1.1                                            | .95 PPI_RW_COMM        | ON_C | FG  |             | 0x0E36                                                                                                                                                      |  |  |
|--------------------------------------------------|------------------------|------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Common system configurations access : read-write |                        |      |     |             |                                                                                                                                                             |  |  |
| bits                                             | name                   | s/w  | h/w | description |                                                                                                                                                             |  |  |
| 1:0                                              | CFG_CLK_DIV_FAC<br>TOR | rw   | ro  | 0x2         | Selects cfg_clk division factor for txclkesc assignment. Quasi-static 2'b00 : No division - 2'b01 : Factor of 2 - 2'b10 : Factor of 4 - 2'b10 : Factor of 8 |  |  |

Copyright 2020 Cruise LLC Page 44 of 193

| 2    | DPHY_HS_IDLE_EN | rw | ro | 0x0 | Enables support of DPHY HS-idle. Active high. Quasi-static.                                                                                              |
|------|-----------------|----|----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3    | GEN2_SEL        | rw | ro | 0x0 | Controls the A2D interface width. Used to support higher data rates, up to DPHY 6.5Gbps and CPHY 6.5Gsps. Please check "Startup Sequence". Quasi static. |
| 15:4 | RESERVED_15_4   | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                                                                                    |

| 1.1.1 | .97 PPI_RW_TERM                                                          | Reg. | 0x0E40 |         |                   |                   |                       |  |
|-------|--------------------------------------------------------------------------|------|--------|---------|-------------------|-------------------|-----------------------|--|
|       | Termination calibration configurations access: read-write                |      |        |         |                   |                   |                       |  |
| bits  | name                                                                     | s/w  | h/w    | default |                   | description       | n                     |  |
| 6:0   | 0 TERMCAL_TIMER rw ro 0x13 Period of atb_clk measured in cfg_clk cycles. |      |        |         |                   |                   |                       |  |
| 15:7  | RESERVED_15_7                                                            | ro   | ro     | 0x0     | Reserved for Futu | ire use and actua | Il reset value is 0xX |  |

| 1.1.1                                                   | .98 PPI_R_TERMCA        | 0x0E41 |     |         |                                                              |  |  |  |
|---------------------------------------------------------|-------------------------|--------|-----|---------|--------------------------------------------------------------|--|--|--|
| Termination calibration observability access: read-only |                         |        |     |         |                                                              |  |  |  |
| bits                                                    | name                    | s/w    | h/w | default | description                                                  |  |  |  |
| 0                                                       | TERMCAL_COMP_UN CHANGED | ro     | ro  | 0x0     | Termination calibration error. Active high.                  |  |  |  |
| 1                                                       | TERMCAL_CAL_ERR<br>OR   | ro     | ro  | 0x0     | Termination calibration multi-toggle detection. Active high. |  |  |  |
| 2                                                       | TERMCAL_CALDONE         | ro     | ro  | 0x0     | Termination calibration done flag. Active high.              |  |  |  |
| 15:3                                                    | RESERVED_15_3           | ro     | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX        |  |  |  |

| 1.1.1 | .99 PPI_RW_TERMO                                           |     | Reg. | 0x0E42  |                                       |                           |                           |  |  |
|-------|------------------------------------------------------------|-----|------|---------|---------------------------------------|---------------------------|---------------------------|--|--|
|       | Termination calibration controllability access: read-write |     |      |         |                                       |                           |                           |  |  |
| bits  | name                                                       | s/w | h/w  | default |                                       | description               | า                         |  |  |
| 0     | TERMCAL_CALDONE _PULSE_OVR_VAL                             | rw  | ro   | 0x0     | termcal_caldone_<br>poses.            | pulse override va         | lue. Used for debug pur-  |  |  |
| 1     | TERMCAL_CALDONE _PULSE_OVR_EN                              | rw  | ro   | 0x0     | termcal_caldone_<br>for debug purpose | -                         | able. Active high. Used   |  |  |
| 2     | TERMCAL_CALDONE<br>_OVR_VAL                                | rw  | ro   | 0x0     | termcal_caldone                       | override value. Us        | sed for debug purposes.   |  |  |
| 3     | TERMCAL_CALDONE<br>_OVR_EN                                 | rw  | ro   | 0x0     | termcal_caldone of bug purposes.      | override enable. <i>F</i> | Active high. Used for de- |  |  |
| 15:4  | RESERVED_15_4                                              | ro  | ro   | 0x0     | Reserved for Futu                     | ire use and actua         | I reset value is 0xX      |  |  |

| 1.1.1.                                                | .101 PPI_RW_OFFS          | ETCA | 0x0E50 |         |                                                                                                                                                                                                                                     |  |  |  |
|-------------------------------------------------------|---------------------------|------|--------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Offset calibration configurations access : read-write |                           |      |        |         |                                                                                                                                                                                                                                     |  |  |  |
| bits                                                  | name                      | s/w  | h/w    | default | description                                                                                                                                                                                                                         |  |  |  |
| 4:0                                                   | OFFSETCAL_WAIT_<br>THRESH | rw   | ro     | 0x4     | Wait threshold of 200ns from the time that the offsetcal setting is changed to the time that the DAC output is sampled. Configured in cfg_clk cycles.                                                                               |  |  |  |
| 5                                                     | OFFSETCAL_CALIB<br>_MODE  | rw   | ro     | 0x0     | Defines the offset calibration mode 1'b0: Outputs default setting when no transition is detected on pre-amplifier 1'b1: Outputs max or min setting depending on the inital state of the pre-amplifier if no transition is detected. |  |  |  |
| 15:6                                                  | RESERVED_15_6             | ro   | ro     | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                                                                                                                               |  |  |  |

| 1.1.1.102 PPI_R_OFFSETCAL_DEBUG_LANE0 | Reg. | 0x0E51 |
|---------------------------------------|------|--------|
| Offset calibration observability      |      |        |

Copyright 2020 Cruise LLC Page 45 of 193

| acces | access : read-only         |     |     |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|-------|----------------------------|-----|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| bits  | name                       | s/w | h/w | default | description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| 3:0   | OFFSETCAL_ERRCA<br>L_RIGHT | ro  | ro  | 0x0     | Offset calibration error output from dclk lane rigth. Active high.  - 4'b1xxx: Calibration error - An error has been detected  - 4'b1001: Calibration error - Lines did not toggle  - 4'b1010: Calibration error - One off the lines didn't toggle  - 4'b1011: Calibration error - Lines toggle during ramp up/down but not during ramp down/up  - 4'b0000: Calibration ok - Lines have toggled for different calibration words  - 4'b0001: Calibration ok - Lines have toggled for the same calibration word |  |  |  |  |
| 7:4   | OFFSETCAL_ERRCA<br>L_LEFT  | ro  | ro  | 0x0     | Offset calibration error output from dclk lane left. Active high.  - 4'b1xxx: Calibration error - An error has been detected - 4'b1001: Calibration error - Lines did not toggle - 4'b1010: Calibration error - One off the lines didn't toggle - 4'b1011: Calibration error - Lines toggle during ramp up/down but not during ramp down/up - 4'b0000: Calibration ok - Lines have toggled for different calibration words - 4'b0001: Calibration ok - Lines have toggled for the same calibration word       |  |  |  |  |
| 15:8  | RESERVED_15_8              | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |

| 1.1.1.                                             | 103 PPI_R_OFFSET           | CAL | DEB | UG_LANE1 |                                                                                                                                             | Reg.                                                                                                                                                 | 0x0E52                                             |  |
|----------------------------------------------------|----------------------------|-----|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|--|
| Offset calibration observability access: read-only |                            |     |     |          |                                                                                                                                             |                                                                                                                                                      |                                                    |  |
| bits                                               | name                       | s/w | h/w | default  |                                                                                                                                             | description                                                                                                                                          | ı                                                  |  |
| 3:0                                                | OFFSETCAL_ERRCA<br>L_RIGHT | ro  | ro  | 0x0      | high 4'b1xxx : Calibra - 4'b1001 : Calibra - 4'b1010 : Calibra - 4'b1011 : Calibra down but not durir - 4'b0000 : Calibra calibration words | ation error - An errotation error - Lines<br>ation error - One cation error - Lines<br>ation error - Lines<br>ng ramp down/up<br>ation ok - Lines ha | off the lines didn't toggle toggle during ramp up/ |  |
| 7:4                                                | OFFSETCAL_ERRCA<br>L_LEFT  | ro  | ro  | 0x0      | high 4'b1xxx : Calibra - 4'b1001 : Calibra - 4'b1010 : Calibra - 4'b1011 : Calibra down but not durir - 4'b0000 : Calibra calibration words | ation error - An error<br>ation error - Lines<br>ation error - One o<br>ation error - Lines<br>ng ramp down/up<br>ation ok - Lines ha                | off the lines didn't toggle toggle during ramp up/ |  |
| 15:8                                               | RESERVED_15_8              | ro  | ro  | 0x0      | Reserved for Futu                                                                                                                           | ire use and actua                                                                                                                                    | I reset value is 0xX                               |  |

| 1.1.1 | I.1.1.104 PPI_R_OFFSETCAL_DEBUG_LANE2 0x0E53        |     |     |         |                                                                                                                                                                                                                                                    |  |  |  |  |
|-------|-----------------------------------------------------|-----|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|       | Offset calibration observability access : read-only |     |     |         |                                                                                                                                                                                                                                                    |  |  |  |  |
| bits  | name                                                | s/w | h/w | default | description                                                                                                                                                                                                                                        |  |  |  |  |
| 3:0   | OFFSETCAL_ERRCA<br>L_RIGHT                          | ro  | ro  | 0x0     | Offset calibration error output from dclk lane rigth. Active high.  - 4'b1xxx: Calibration error - An error has been detected  - 4'b1001: Calibration error - Lines did not toggle  - 4'b1010: Calibration error - One off the lines didn't toggle |  |  |  |  |

|      |                           |    |    |     | <ul> <li>- 4'b1011: Calibration error - Lines toggle during ramp up/down but not during ramp down/up</li> <li>- 4'b0000: Calibration ok - Lines have toggled for different calibration words</li> <li>- 4'b0001: Calibration ok - Lines have toggled for the same calibration word</li> </ul>                                                                                                                                                                                                           |
|------|---------------------------|----|----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4  | OFFSETCAL_ERRCA<br>L_LEFT | ro | ro | 0x0 | Offset calibration error output from dclk lane left. Active high.  - 4'b1xxx: Calibration error - An error has been detected - 4'b1001: Calibration error - Lines did not toggle - 4'b1010: Calibration error - One off the lines didn't toggle - 4'b1011: Calibration error - Lines toggle during ramp up/down but not during ramp down/up - 4'b0000: Calibration ok - Lines have toggled for different calibration words - 4'b0001: Calibration ok - Lines have toggled for the same calibration word |
| 15:8 | RESERVED_15_8             | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

| 1.1.1 | .106 PPI_RW_OFFS                                | Reg. | 0x0E56 |         |                                          |             |                                       |
|-------|-------------------------------------------------|------|--------|---------|------------------------------------------|-------------|---------------------------------------|
|       | t calibration configurations<br>ss : read-write |      |        |         |                                          |             |                                       |
| bits  | name                                            | s/w  | h/w    | default |                                          | description | n                                     |
| 7:0   | OFFSETCAL_WRD_2                                 | rw   | ro     | 0x0     | Defines the offset<br>tected on input ar |             | when no transition is deput bit[1]=0. |
| 15:8  | OFFSETCAL_WRD_1                                 | rw   | ro     | 0xFF    | Defines the offset<br>tected on input ar |             | when no transition is deput bit[1]=1. |

| 1.1.1 | .108 PPI_RW_HSDC                               | Reg. | 0x0E80 |         |                      |                       |                              |  |  |
|-------|------------------------------------------------|------|--------|---------|----------------------|-----------------------|------------------------------|--|--|
|       | HS-DCO calibration control access : read-write |      |        |         |                      |                       |                              |  |  |
| bits  | name                                           | s/w  | h/w    | default |                      | description           | n                            |  |  |
| 9:0   | HSDCOCAL_SELDAC<br>_INIT_POINT                 | rw   | ro     | 0x100   | Configure sel_dadic. | c initial point value | e. This field is quasi-stat- |  |  |
| 10    | HSDCOCAL_UPDATE _SETTINGS                      | rw   | ro     | 0x0     | Flag to update the   | e machine's settin    | gs. Active high.             |  |  |
| 11    | HSDCOCAL_BYPASS<br>_FWORD                      | rw   | ro     | 0x0     | Flag to bypass f_    | word calibration.     | Active high.                 |  |  |
| 12    | HSDCOCAL_ENABLE<br>_OVR_VAL                    | rw   | ro     | 0x0     | calibctrl o_hsdcoo   | cal_cal_en overric    | de value.                    |  |  |
| 15:13 | RESERVED_15_13                                 | ro   | ro     | 0x0     | Reserved for Futu    | ure use and actua     | I reset value is 0xX         |  |  |

| 1.1.1.                                         | .109 PPI_RW_HSDC         | 0x0E81 |     |         |                                                                                                                                                                                |  |  |
|------------------------------------------------|--------------------------|--------|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| HS-DCO calibration control access : read-write |                          |        |     |         |                                                                                                                                                                                |  |  |
| bits                                           | name                     | s/w    | h/w | default | description                                                                                                                                                                    |  |  |
| 7:0                                            | HSDCOCAL_WAIT_S<br>ELDAC | rw     | ro  | 0x1     | Counter (in cfg_clk cycles) which controls the settling time between changing sel_dac configuration and trigger new DCO clock measure. This field is quasi-static.             |  |  |
| 15:8                                           | HSDCOCAL_WAIT_P<br>ON    | rw     | ro  | 0x1     | Counter (in cfg_clk cycles) which controls the settling time between powering on the analog circuitry (pon) and starting the calibration (enable). This field is quasi-static. |  |  |

| 1.1.1.110         | PPI_RW_HSDC                   | Reg.    | 0x0E82  |  |             |   |
|-------------------|-------------------------------|---------|---------|--|-------------|---|
| HS-DCO access : r | calibration control ead-write |         |         |  |             |   |
| bits              | name                          | s/w h/w | default |  | description | n |

| 7:0  | HSDCOCAL_ENABLE<br>_DLY                 | rw | ro | 0x1  | Counter (in cfg_clk cycles) which controls the settling time between tune_clkdig_en deassertion and AFE enable deassertion. This field is quasi-static. |
|------|-----------------------------------------|----|----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8 | HSDCOCAL_TUNE_C<br>LKDIG_ENABLE_DL<br>Y | rw | ro | 0xC7 | Counter (in cfg_clk cycles) which controls the settling time between AFE enable and tune_clkdig_en. This field is quasi-static.                         |

| 1.1.1.                                         | .111 PPI_RW_HSDC                | 0x0E83 |     |         |                                                                                                                                                        |  |  |
|------------------------------------------------|---------------------------------|--------|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| HS-DCO calibration control access : read-write |                                 |        |     |         |                                                                                                                                                        |  |  |
| bits                                           | name                            | s/w    | h/w | default | description                                                                                                                                            |  |  |
| 7:0                                            | HSDCOCAL_FWORD_<br>DISABLE_TIME | rw     | ro  | 0x1     | Counter (in cfg_clk cycles) which controls the settling time between enable deassertion and changing f_word configuration. This field is quasi-static. |  |  |
| 15:8                                           | HSDCOCAL_FWORD_<br>ENABLE_TIME  | rw     | ro  | 0x1     | Counter (in cfg_clk cycles) which controls the settling time between changing f_word configuration and enable assertion. This field is quasi-static.   |  |  |

| 1.1.1.                                         | .112 PPI_RW_HSDC | Reg. | 0x0E84 |         |  |                  |                                                 |  |
|------------------------------------------------|------------------|------|--------|---------|--|------------------|-------------------------------------------------|--|
| HS-DCO calibration control access : read-write |                  |      |        |         |  |                  |                                                 |  |
| bits                                           | name             | s/w  | h/w    | default |  | description      |                                                 |  |
| 15:0                                           | HSDCOCAL_N_REF   | rw   | ro     | 0x0     |  | served within me | mber of expected HSD-<br>asurement window. This |  |

| 1.1.1                                          | .113 PPI_RW_HSDC             | 0x0E85 |     |         |                                                                                          |  |  |
|------------------------------------------------|------------------------------|--------|-----|---------|------------------------------------------------------------------------------------------|--|--|
| HS-DCO calibration control access : read-write |                              |        |     |         |                                                                                          |  |  |
| bits                                           | name                         | s/w    | h/w | default | description                                                                              |  |  |
| 0                                              | HSDCOCAL_ENABLE _OVR_EN      | rw     | ro  | 0x0     | calibctrl o_hsdcocal_cal_en override enable. Active high.                                |  |  |
| 8:1                                            | HSDCOCAL_TIMEBA<br>SE_TARGET | rw     | ro  | 0x13    | Timebase for oscillation clock measurement (cfg_clk cycles). This field is quasi-static. |  |  |
| 15:9                                           | RESERVED_15_9                | ro     | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                    |  |  |

| 1.1.1.                                         | 114 PPI_RW_HSDC              | Reg. | 0x0E86 |         |                      |                   |                              |
|------------------------------------------------|------------------------------|------|--------|---------|----------------------|-------------------|------------------------------|
| HS-DCO calibration control access : read-write |                              |      |        |         |                      |                   |                              |
| bits                                           | name                         | s/w  | h/w    | default |                      | description       | n                            |
| 9:0                                            | HSDCOCAL_SELDAC<br>_UP_LIMIT | rw   | ro     | 0x1FF   | Configure sel_dadic. | upper limit value | e. This field is quasi-stat- |
| 15:10                                          | RESERVED_15_10               | ro   | ro     | 0x0     | Reserved for Futu    | re use and actua  | Il reset value is 0xX        |

| 1.1.1                                          | .115 PPI_RW_HSDC            | Reg. | 0x0E87 |         |                   |                   |                                |  |
|------------------------------------------------|-----------------------------|------|--------|---------|-------------------|-------------------|--------------------------------|--|
| HS-DCO calibration control access : read-write |                             |      |        |         |                   |                   |                                |  |
| bits                                           | name                        | s/w  | h/w    | default |                   | description       | n                              |  |
| 9:0                                            | HSDCOCAL_SELDAC _DOWN_LIMIT | rw   | ro     | 0x0     | Configure sel_dad | lower limit value | e. This field is quasi-static. |  |
| 15:10                                          | RESERVED_15_10              | ro   | ro     | 0x0     | Reserved for Futu | re use and actua  | Il reset value is 0xX          |  |

Copyright 2020 Cruise LLC Page 48 of 193

| 1.1.1 | .116 PPI_RW_HSDC                               | OCAI | Reg. |         | 0x0E88 |             |   |  |
|-------|------------------------------------------------|------|------|---------|--------|-------------|---|--|
| _     | HS-DCO calibration control access : read-write |      |      |         |        |             |   |  |
|       |                                                |      |      |         |        |             |   |  |
| bits  | name                                           | s/w  | h/w  | default |        | description | า |  |

| 1.1.1                                               | .117 PPI_R_HSDCO | 0x0E89 |     |         |                                                              |  |  |  |
|-----------------------------------------------------|------------------|--------|-----|---------|--------------------------------------------------------------|--|--|--|
| HS-DCO calibration observability access : read-only |                  |        |     |         |                                                              |  |  |  |
| bits                                                | name             | s/w    | h/w | default | description                                                  |  |  |  |
| 3:0                                                 | HSDCOCAL_STATE   | ro     | ro  | 0x0     | Power-on FSM current state.                                  |  |  |  |
| 6:4                                                 | HSDCOCAL_ERROR   | ro     | ro  | 0x0     | Power-on calibration error. Target frequency not reached.    |  |  |  |
| 7                                                   | HSDCOCAL_DONE    | ro     | ro  | 0x0     | Power-on calibration has successfully finished. Active high. |  |  |  |
| 15:8                                                | RESERVED_15_8    | ro     | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX        |  |  |  |

| 1.1.1<br>COR                                             | .119<br>E_DIG_IOCTRL_RW           | _OVR_0 |     |         |                                                                |  |  |  |
|----------------------------------------------------------|-----------------------------------|--------|-----|---------|----------------------------------------------------------------|--|--|--|
| Digital hard macro interface override access: read-write |                                   |        |     |         |                                                                |  |  |  |
| bits                                                     | name                              | s/w    | h/w | default | description                                                    |  |  |  |
| 0                                                        | O_RXACTIVEHS_D0<br>_OVR_VAL       | rw     | ro  | 0x0     | o_rxactivehs_d0_ override value. Used for debug purposes.      |  |  |  |
| 1                                                        | O_RXSYNCHS_D0_O<br>VR_VAL         | rw     | ro  | 0x0     | o_rxsynchs_d0_ override value. Used for debug purposes.        |  |  |  |
| 3:2                                                      | O_RXVALIDHS_D0_<br>OVR_VAL        | rw     | ro  | 0x0     | o_rxvalidhs_d0_ override value. Used for debug purposes.       |  |  |  |
| 4                                                        | O_RXSKEWCALHS_D<br>0_OVR_VAL      | rw     | ro  | 0x0     | o_rxskewcalhs_d0_ override value. Used for debug purposes.     |  |  |  |
| 5                                                        | O_RXWORDCLKHS_D<br>0_OVR_VAL      | rw     | ro  | 0x0     | o_rxwordclkhs_d0_ override value. Used for debug purposes.     |  |  |  |
| 6                                                        | O_RXALTERNATECA<br>LHS_D0_OVR_VAL | rw     | ro  | 0x0     | o_rxalternatecalhs_d0 override value. Used for debug purposes. |  |  |  |
| 15:7                                                     | RESERVED_15_7                     | ro     | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX          |  |  |  |

|      | 1.1.1.120 Ox1001  CORE_DIG_IOCTRL_RW_DPHY_PPI_LANE0_OVR_1 |     |     |         |                  |                   |                        |  |  |
|------|-----------------------------------------------------------|-----|-----|---------|------------------|-------------------|------------------------|--|--|
| _    | Digital hard macro interface override access : read-write |     |     |         |                  |                   |                        |  |  |
| bits | name                                                      | s/w | h/w | default |                  | description       | n                      |  |  |
| 15:0 | O_RXDATAHS_D0_O<br>VR_VAL                                 | rw  | ro  | 0x0     | o_rxdatahs_d0 ov | erride value. Use | ed for debug purposes. |  |  |

| 1.1.1<br>COR | .121<br>E_DIG_IOCTRL_RW                        | _OVR_2 |     |         |                                                                         |
|--------------|------------------------------------------------|--------|-----|---------|-------------------------------------------------------------------------|
| _            | al hard macro interface ove<br>ss : read-write | erride |     |         |                                                                         |
| bits         | name                                           | s/w    | h/w | default | description                                                             |
| 0            | O_RXACTIVEHS_D0<br>_OVR_EN                     | rw     | ro  | 0x0     | o_rxactivehs_d0 override enable. Active high. Used for debug purposes.  |
| 1            | O_RXSYNCHS_D0_O<br>VR_EN                       | rw     | ro  | 0x0     | o_rxsynchs_d0 override enable. Active high. Used for debug purposes.    |
| 2            | O_RXVALIDHS_D0_<br>OVR_EN                      | rw     | ro  | 0x0     | o_rxvalidhs_d0 override enable. Active high. Used for debug purposes.   |
| 3            | O_RXSKEWCALHS_D<br>0_OVR_EN                    | rw     | ro  | 0x0     | o_rxskewcalhs_d0 override enable. Active high. Used for debug purposes. |

| 4     | O_RXWORDCLKHS_D<br>0_OVR_EN        | rw | ro | 0x0 | o_rxwordclkhs_d0 override enable. Active high. Used for debug purposes.        |
|-------|------------------------------------|----|----|-----|--------------------------------------------------------------------------------|
| 5     | O_RXDATAHS_D0_O<br>VR_EN           | rw | ro | 0x0 | o_rxdatahs_d0 override enable. Active high. Used for debug purposes.           |
| 6     | I_TXREQUESTHS_D<br>0_OVR_EN        | rw | ro | 0x0 | i_txrequesths_d0 override enable. Active high. Used for debug purposes.        |
| 7     | I_TXDATATRANSFE<br>RENHS_D0_OVR_EN | rw | ro | 0x0 | i_txdatatransferenhs_d0 override enable. Active high. Used for debug purposes. |
| 8     | O_TXREADYHS_D0_<br>OVR_EN          | rw | ro | 0x0 | o_txreadyhs_d0 override enable. Active high. Used for debug purposes.          |
| 9     | O_TXWORDCLKHS_D<br>0_OVR_EN        | rw | ro | 0x0 | o_txwordclkhs_d0 override enable. Active high. Used for debug purposes.        |
| 10    | I_TXDATAHS_D0_O<br>VR_EN           | rw | ro | 0x0 | i_txdatahs_d0 override enable. Active high. Used for debug purposes.           |
| 11    | O_RXALTERNATECA<br>LHS_D0_OVR_EN   | rw | ro | 0x0 | o_rxalternatecalhs_d0 override enable. Active high. Used for debug purposes.   |
| 15:12 | RESERVED_15_12                     | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                          |

|      | 1.1.1.122 Ox1003  CORE_DIG_IOCTRL_RW_DPHY_PPI_LANE0_OVR_3 |     |     |         |                                                            |  |  |  |  |  |  |
|------|-----------------------------------------------------------|-----|-----|---------|------------------------------------------------------------|--|--|--|--|--|--|
| _    | Digital hard macro interface override access : read-write |     |     |         |                                                            |  |  |  |  |  |  |
| bits | name                                                      | s/w | h/w | default | description                                                |  |  |  |  |  |  |
| 0    | O_RXCLKESC_D0_O<br>VR_VAL                                 | rw  | ro  | 0x0     | o_rxclkesc_d0 override value. Used for debug purposes.     |  |  |  |  |  |  |
| 1    | O_RXLPDTESC_D0_<br>OVR_VAL                                | rw  | ro  | 0x0     | o_rxlpdtesc_d0 override value. Used for debug purposes.    |  |  |  |  |  |  |
| 2    | O_RXULPSESC_D0_<br>OVR_VAL                                | rw  | ro  | 0x0     | o_rxulpsesc_d0 override value. Used for debug purposes.    |  |  |  |  |  |  |
| 3    | O_RXVALIDESC_D0<br>_OVR_VAL                               | rw  | ro  | 0x0     | o_rxvalidesc_d0 override value. Used for debug purposes.   |  |  |  |  |  |  |
| 7:4  | O_RXTRIGGERESC_<br>D0_OVR_VAL                             | rw  | ro  | 0x0     | o_rxtriggeresc_d0 override value. Used for debug purposes. |  |  |  |  |  |  |
| 15:8 | O_RXDATAESC_D0_<br>OVR_VAL                                | rw  | ro  | 0x0     | o_rxdataesc_d0 override value. Used for debug purposes.    |  |  |  |  |  |  |

|                                                           | 1.1.1.123 Ox1004  CORE_DIG_IOCTRL_RW_DPHY_PPI_LANE0_OVR_4 |     |     |         |                                                                          |  |  |  |  |  |
|-----------------------------------------------------------|-----------------------------------------------------------|-----|-----|---------|--------------------------------------------------------------------------|--|--|--|--|--|
| Digital hard macro interface override access : read-write |                                                           |     |     |         |                                                                          |  |  |  |  |  |
| bits                                                      | name                                                      | s/w | h/w | default | description                                                              |  |  |  |  |  |
| 0                                                         | O_RXCLKESC_D0_O<br>VR_EN                                  | rw  | ro  | 0x0     | o_rxclkesc_d0 override enable. Active high. Used for debug purposes.     |  |  |  |  |  |
| 1                                                         | O_RXLPDTESC_D0_<br>OVR_EN                                 | rw  | ro  | 0x0     | o_rxlpdtesc_d0 override enable. Active high. Used for debug purposes.    |  |  |  |  |  |
| 2                                                         | O_RXULPSESC_D0_<br>OVR_EN                                 | rw  | ro  | 0x0     | o_rxulpsesc_d0 override enable. Active high. Used for debug purposes.    |  |  |  |  |  |
| 3                                                         | O_RXVALIDESC_D0<br>_OVR_EN                                | rw  | ro  | 0x0     | o_rxvalidesc_d0 override enable. Active high. Used for debug purposes.   |  |  |  |  |  |
| 4                                                         | O_RXTRIGGERESC_<br>D0_OVR_EN                              | rw  | ro  | 0x0     | o_rxtriggeresc_d0 override enable. Active high. Used for debug purposes. |  |  |  |  |  |
| 5                                                         | O_RXDATAESC_D0_<br>OVR_EN                                 | rw  | ro  | 0x0     | o_rxdataesc_d0 override enable. Active high. Used for debug purposes.    |  |  |  |  |  |
| 15:6                                                      | RESERVED_15_6                                             | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                    |  |  |  |  |  |

| 1.1.1.124<br>CORE_D |                                | RW_DPHY_PPI_LANE0_OVR_ | Reg.  | 0x1005 |  |
|---------------------|--------------------------------|------------------------|-------|--------|--|
| access : re         | d macro interface<br>ead-write | override               |       |        |  |
| bits                | name                           | s/w h/w default        | descr | iption |  |

| 15:0 | I_TXDATAHS_D0_O | rw | ro | 0x0 | i_txdatahs_d0 override value. Used for debug purposes. |  |
|------|-----------------|----|----|-----|--------------------------------------------------------|--|
|      | VR_VAL          |    |    |     |                                                        |  |

| 1.1.1.<br>COR                                            | .125<br>E_DIG_IOCTRL_RW                 | OVR_6 |     |         |                                                                  |  |  |  |  |
|----------------------------------------------------------|-----------------------------------------|-------|-----|---------|------------------------------------------------------------------|--|--|--|--|
| Digital hard macro interface override access: read-write |                                         |       |     |         |                                                                  |  |  |  |  |
| bits                                                     | name                                    | s/w   | h/w | default | description                                                      |  |  |  |  |
| 0                                                        | I_TXREQUESTHS_D<br>0_OVR_VAL            | rw    | ro  | 0x0     | i_txrequesths_d0 override value. Used for debug purposes.        |  |  |  |  |
| 1                                                        | I_TXDATATRANSFE<br>RENHS_D0_OVR_VA<br>L | rw    | ro  | 0x0     | i_txdatatransferenhs_d0 override value. Used for debug purposes. |  |  |  |  |
| 2                                                        | O_TXREADYHS_D0_<br>OVR_VAL              | rw    | ro  | 0x0     | o_txreadyhs_d0 override value. Used for debug purposes.          |  |  |  |  |
| 3                                                        | O_TXWORDCLKHS_D<br>0_OVR_VAL            | rw    | ro  | 0x0     | o_txwordclkhs_d0 override value. Used for debug purposes.        |  |  |  |  |
| 4                                                        | I_TXSKEWCALHS_D<br>0_OVR_VAL            | rw    | ro  | 0x0     | i_txskewcalhs_d0 override value. Used for debug purposes.        |  |  |  |  |
| 15:5                                                     | RESERVED_15_5                           | ro    | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX            |  |  |  |  |

| 1.1.1<br>COR                                              | .126<br>E_DIG_IOCTRL_RW          | _DPH | ·Y_Ρ | PI_LANE0 | _OVR_7                            | Reg.               | 0x1007                      |  |  |
|-----------------------------------------------------------|----------------------------------|------|------|----------|-----------------------------------|--------------------|-----------------------------|--|--|
| Digital hard macro interface override access : read-write |                                  |      |      |          |                                   |                    |                             |  |  |
| bits                                                      | name                             | s/w  | h/w  | default  |                                   | description        | n                           |  |  |
| 0                                                         | I_TXREQUESTESC_<br>D0_OVR_VAL    | rw   | ro   | 0x0      | i_txrequestesc_d<br>es.           | 0 override value.  | Used for debug purpos-      |  |  |
| 1                                                         | I_TXLPDTESC_D0_<br>OVR_VAL       | rw   | ro   | 0x0      | i_txlpdtesc_d0 ov                 | verride value. Use | ed for debug purposes.      |  |  |
| 2                                                         | I_TXULPSEXIT_D0<br>_OVR_VAL      | rw   | ro   | 0x0      | i_txulpsexit_d0 o                 | verride value. Us  | ed for debug purposes.      |  |  |
| 3                                                         | I_TXULPSESC_D0_<br>OVR_VAL       | rw   | ro   | 0x0      | i_txulpsesc_d0 o                  | verride value. Use | ed for debug purposes.      |  |  |
| 4                                                         | I_TXVALIDESC_D0<br>_OVR_VAL      | rw   | ro   | 0x0      | i_txvalidesc_d0 c                 | verride value. Us  | ed for debug purposes.      |  |  |
| 5                                                         | O_TXREADYESC_D0<br>_OVR_VAL      | rw   | ro   | 0x0      | o_txreadyesc_d0                   | override value. U  | Jsed for debug purposes.    |  |  |
| 9:6                                                       | I_TXTRIGGERESC_<br>D0_OVR_VAL    | rw   | ro   | 0x0      | i_txtriggeresc_d0                 | override value. U  | Jsed for debug purposes.    |  |  |
| 10                                                        | I_TXDATAESC_D0_<br>OVR_EN        | rw   | ro   | 0x0      | i_txdataesc_d0 o bug purposes.    | verride enable. A  | ctive high. Used for de-    |  |  |
| 11                                                        | I_TXALTERNATECA<br>LHS_D0_OVR_EN | rw   | ro   | 0x0      | i_txalternatecalhadebug purposes. | s_d0 override ena  | able. Active high. Used for |  |  |
| 12                                                        | I_TXSKEWCALHS_D<br>0_OVR_EN      | rw   | ro   | 0x0      | i_txskewcalhs_dobug purposes.     | override enable    | . Active high. Used for de- |  |  |
| 15:13                                                     | RESERVED_15_13                   | ro   | ro   | 0x0      | Reserved for Fut                  | ure use and actua  | al reset value is 0xX       |  |  |

| 1.1.1<br>COR | .127<br>E_DIG_IOCTRL_RW                                   | Reg. | 0x1008 |         |                                      |                    |                           |  |  |  |
|--------------|-----------------------------------------------------------|------|--------|---------|--------------------------------------|--------------------|---------------------------|--|--|--|
| acces        | Digital hard macro interface override access : read-write |      |        |         |                                      |                    |                           |  |  |  |
| bits         | name                                                      | s/w  | h/w    | default |                                      | description        | n                         |  |  |  |
| 0            | I_TXREQUESTESC_<br>D0_OVR_EN                              | rw   | ro     | 0x0     | i_txrequestesc_d(<br>debug purposes. | ) override enable  | . Active high. Used for   |  |  |  |
| 1            | I_TXLPDTESC_D0_<br>OVR_EN                                 | rw   | ro     | 0x0     | i_txlpdtesc_d0 ov purposes.          | erride enable. Ac  | tive high. Used for debug |  |  |  |
| 2            | I_TXULPSEXIT_D0<br>_OVR_EN                                | rw   | ro     | 0x0     | i_txulpsexit_d0ov<br>purposes.       | erride enable. Act | tive high. Used for debug |  |  |  |

| 3    | I_TXULPSESC_D0_<br>OVR_EN         | rw | ro | 0x0 | i_txulpsesc_d0override enable. Active high. Used for debug purposes.    |
|------|-----------------------------------|----|----|-----|-------------------------------------------------------------------------|
| 4    | I_TXVALIDESC_D0<br>_OVR_EN        | rw | ro | 0x0 | i_txvalidesc_d0 override enable. Active high. Used for debug purposes.  |
| 5    | O_TXREADYESC_D0<br>_OVR_EN        | rw | ro | 0x0 | o_txreadyesc_d0override enable. Active high. Used for debug purposes.   |
| 6    | I_TXTRIGGERESC_<br>D0_OVR_EN      | rw | ro | 0x0 | i_txtriggeresc_d0override enable. Active high. Used for debug purposes. |
| 14:7 | I_TXDATAESC_D0_<br>OVR_VAL        | rw | ro | 0x0 | i_txdataesc_d0 override value. Used for debug purposes.                 |
| 15   | I_TXALTERNATECA<br>LHS_D0_OVR_VAL | rw | ro | 0x0 | i_txalternatecalhs_d0 override value. Used for debug purposes.          |

| 1.1.1<br>COR | .128<br>E_DIG_IOCTRL_RW                       | /_DPH  | ·Υ_Ρ | PI_LANE0 | OVR_9 0x1009                                                   |
|--------------|-----------------------------------------------|--------|------|----------|----------------------------------------------------------------|
| _            | al hard macro interface ov<br>ss : read-write | erride |      |          |                                                                |
| bits         | name                                          | s/w    | h/w  | default  | description                                                    |
| 0            | I_ENABLE_D0_OVR<br>_VAL                       | rw     | ro   | 0x0      | i_enable_d0 override value. Used for debug purposes.           |
| 1            | O_STOPSTATE_D0_<br>OVR_VAL                    | rw     | ro   | 0x0      | o_stopstate_d0 override value. Used for debug purposes.        |
| 2            | O_ULPSACTIVENOT<br>_D0_OVR_VAL                | rw     | ro   | 0x0      | o_ulpsactivenot_d0 override value. Used for debug purposes.    |
| 3            | I_TURNREQUEST_D<br>0_OVR_VAL                  | rw     | ro   | 0x0      | i_turnrequest_d0 override value. Used for debug purposes.      |
| 4            | I_TURNDISABLE_D<br>0_OVR_VAL                  | rw     | ro   | 0x0      | i_turndisable_d0 override value. Used for debug purposes.      |
| 5            | O_DIRECTION_D0_<br>OVR_VAL                    | rw     | ro   | 0x0      | o_direction_d0 override value. Used for debug purposes.        |
| 6            | I_FORCERXMODE_D<br>0_OVR_VAL                  | rw     | ro   | 0x0      | i_forcerxmode_d0 override value. Used for debug purposes.      |
| 7            | I_FORCETXSTOPMO<br>DE_D0_OVR_VAL              | rw     | ro   | 0x0      | i_forcetxstopmode_d0 override value. Used for debug purposes.  |
| 8            | O_ERRESC_D0_OVR<br>_VAL                       | rw     | ro   | 0x0      | o_erresc_d0 override value. Used for debug purposes.           |
| 9            | O_ERRSYNCESC_D0<br>_OVR_VAL                   | rw     | ro   | 0x0      | o_errsyncesc_d0 override value. Used for debug purposes.       |
| 10           | O_ERRCONTROL_D0<br>_OVR_VAL                   | rw     | ro   | 0x0      | o_errcontrol_d0 override value. Used for debug purposes.       |
| 11           | O_ERRCONTENTION<br>LP0_D0_OVR_VAL             | rw     | ro   | 0x0      | o_errcontentionlp0_d0 override value. Used for debug purposes. |
| 12           | O_ERRCONTENTION<br>LP1_D0_OVR_VAL             | rw     | ro   | 0x0      | o_errcontentionlp1_d0 override value. Used for debug purposes. |
| 13           | O_ERRSOTHS_D0_O<br>VR_VAL                     | rw     | ro   | 0x0      | o_errsoths_d0 override value. Used for debug purposes.         |
| 14           | O_ERRSOTSYNCHS_<br>D0_OVR_VAL                 | rw     | ro   | 0x0      | o_errsotsynchs_d0 override value. Used for debug purposes.     |
| 15           | RESERVED_15_15                                | ro     | ro   | 0x0      | Reserved for Future use and actual reset value is 0xX          |

|       | 1.1.1.129 Ox100A  CORE_DIG_IOCTRL_RW_DPHY_PPI_LANE0_OVR_10 |     |     |         |                                      |                     |                          |  |  |  |
|-------|------------------------------------------------------------|-----|-----|---------|--------------------------------------|---------------------|--------------------------|--|--|--|
| acces | Digital hard macro interface override access : read-write  |     |     |         |                                      |                     |                          |  |  |  |
| bits  | name                                                       | s/w | h/w | default |                                      | description         |                          |  |  |  |
| 0     | I_ENABLE_D0_OVR<br>_EN                                     | rw  | ro  | 0x0     | i_enable_d0 overs<br>purposes.       | ride enable. Active | e high. Used for debug   |  |  |  |
| 1     | O_STOPSTATE_D0_<br>OVR_EN                                  | rw  | ro  | 0x0     | o_stopstate_d0 or bug purposes.      | erride enable. Ad   | ctive high. Used for de- |  |  |  |
| 2     | O_ULPSACTIVENOT<br>_D0_OVR_EN                              | rw  | ro  | 0x0     | o_ulpsactivenot_c<br>debug purposes. | 10 override enable  | e. Active high. Used for |  |  |  |

| 3  | I_TURNREQUEST_D<br>0_OVR_EN      | rw | ro | 0x0 | i_turnrequest_d0 override enable. Active high. Used for debug purposes.      |
|----|----------------------------------|----|----|-----|------------------------------------------------------------------------------|
| 4  | I_TURNDISABLE_D<br>0_OVR_EN      | rw | ro | 0x0 | i_turndisable_d0 override enable. Active high. Used for debug purposes.      |
| 5  | O_DIRECTION_D0_<br>OVR_EN        | rw | ro | 0x0 | o_direction_d0 override enable. Active high. Used for debug purposes.        |
| 6  | I_FORCERXMODE_D<br>0_OVR_EN      | rw | ro | 0x0 | i_forcerxmode_d0 override enable. Active high. Used for debug purposes.      |
| 7  | I_FORCETXSTOPMO<br>DE_D0_OVR_EN  | rw | ro | 0x0 | i_forcetxstopmode_d0 override enable. Active high. Used for debug purposes.  |
| 8  | O_ERRESC_D0_OVR<br>_EN           | rw | ro | 0x0 | o_erresc_d0 override enable. Active high. Used for debug purposes.           |
| 9  | O_ERRSYNCESC_D0<br>_OVR_EN       | rw | ro | 0x0 | o_errsyncesc_d0 override enable. Active high. Used for debug purposes.       |
| 10 | O_ERRCONTROL_D0<br>_OVR_EN       | rw | ro | 0x0 | o_errcontrol_d0 override enable. Active high. Used for debug purposes.       |
| 11 | O_ERRCONTENTION LP0_D0_OVR_EN    | rw | ro | 0x0 | o_errcontentionlp0_d0 override enable. Active high. Used for debug purposes. |
| 12 | O_ERRCONTENTION<br>LP1_D0_OVR_EN | rw | ro | 0x0 | o_errcontentionlp1_d0 override enable. Active high. Used for debug purposes. |
| 13 | O_ERRSOTHS_D0_O<br>VR_EN         | rw | ro | 0x0 | o_errsoths_d0 override enable. Active high. Used for debug purposes.         |
| 14 | O_ERRSOTSYNCHS_<br>D0_OVR_EN     | rw | ro | 0x0 | o_errsotsynchs_d0 override enable. Active high. Used for debug purposes.     |
| 15 | RESERVED_15_15                   | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                        |

| 1.1.1<br>COR | .131<br>E_DIG_IOCTRL_R_[                      | OPHY    | _PPI | _LANE0_C | OVR_0                                                                                                     | Reg.              | 0x1010                      |  |  |
|--------------|-----------------------------------------------|---------|------|----------|-----------------------------------------------------------------------------------------------------------|-------------------|-----------------------------|--|--|
| _            | al hard macro interface obs<br>ss : read-only | servabi | lity |          |                                                                                                           |                   |                             |  |  |
| bits         | name                                          | s/w     | h/w  | default  |                                                                                                           | description       |                             |  |  |
| 0            | O_RXACTIVEHS_D0                               | ro      | rw   | 0x0      | o_rxactivehs_d0 override multiplexer output. Used for debug purposes. (volatile) volatile : true          |                   |                             |  |  |
| 1            | O_RXSYNCHS_D0                                 | ro      | rw   | 0x0      | o_rxsynchs_d0 override multiplexer output. Used for debug<br>purposes. (volatile)<br>volatile : true      |                   |                             |  |  |
| 3:2          | O_RXVALIDHS_D0                                | ro      | rw   | 0x0      | o_rxvalidhs_d0 override multiplexer output. Used for debug<br>purposes. (volatile)<br>volatile : true     |                   |                             |  |  |
| 4            | O_RXSKEWCALHS_D<br>0                          | ro      | rw   | 0x0      | o_rxskewcalhs_d0 override multiplexer output. Used for de bug purposes. (volatile)                        |                   |                             |  |  |
| 5            | O_RXWORDCLKHS_D<br>0                          | ro      | rw   | 0x0      | o_rxwordclkhs_d0 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true |                   |                             |  |  |
| 6            | O_RXALTERNATECA<br>LHS_D0                     | ro      | rw   | 0x0      | o_rxalternatecalhi<br>debug purposes.<br>volatile : true                                                  |                   | Iltiplexer output. Used for |  |  |
| 15:7         | RESERVED_15_7                                 | ro      | ro   | 0x0      | Reserved for Futu                                                                                         | ire use and actua | al reset value is 0xX       |  |  |

| 1.1.1<br>COR | .132<br>E_DIG_IOCTRL_R_                      | DPHY    | _PPI | _LANE0_C | )VR_1                                                                                                | Reg.        | 0x1011 |  |
|--------------|----------------------------------------------|---------|------|----------|------------------------------------------------------------------------------------------------------|-------------|--------|--|
| _            | al hard macro interface ob<br>ss : read-only | servabi | lity |          |                                                                                                      |             |        |  |
| bits         | name                                         | s/w     | h/w  | default  |                                                                                                      | description | n      |  |
| 15:0         | O_RXDATAHS_D0                                | ro      | rw   | 0x0      | o_rxdatahs_d0 override multiplexer output. Used for debug<br>purposes. (volatile)<br>volatile : true |             |        |  |

| 1.1.1<br>COR                                                  | .133<br>E_DIG_IOCTRL_R_I | Reg. | 0x1012 |         |                                                           |             |                          |  |
|---------------------------------------------------------------|--------------------------|------|--------|---------|-----------------------------------------------------------|-------------|--------------------------|--|
| Digital hard macro interface observability access : read-only |                          |      |        |         |                                                           |             |                          |  |
| bits                                                          | name                     | s/w  | h/w    | default |                                                           | description | า                        |  |
| 15:0                                                          | I_TXDATAHS_D0_I<br>NT    | ro   | rw     | 0x0     | i_txdatahs_d0_int<br>bug purposes. (vo<br>volatile : true |             | xer output. Used for de- |  |

| 1.1.1<br>COR | .134<br>E DIG IOCTRL R I        | DPHY | PPI | LANEO C | 0x1013                                                                                                       |  |  |  |  |
|--------------|---------------------------------|------|-----|---------|--------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Digita       | al hard macro interface obs     |      |     |         |                                                                                                              |  |  |  |  |
| bits         | name                            | s/w  | h/w | default | description                                                                                                  |  |  |  |  |
| 0            | I_TXREQUESTESC_<br>D0_INT       | ro   | rw  | 0x0     | i_txrequestesc_d0_int override multiplexer output. Used for debug purposes. (volatile) volatile : true       |  |  |  |  |
| 1            | I_TXLPDTESC_D0_<br>INT          | ro   | rw  | 0x0     | i_txlpdtesc_d0_int override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true  |  |  |  |  |
| 2            | I_TXULPSEXIT_D0<br>_INT         | ro   | rw  | 0x0     | i_txulpsexit_d0_int override multiplexer output. Used for debug purposes. (volatile) volatile: true          |  |  |  |  |
| 3            | I_TXULPSESC_D0_<br>INT          | ro   | rw  | 0x0     | i_txulpsesc_d0_int override multiplexer output. Used for debug purposes. (volatile) volatile: true           |  |  |  |  |
| 4            | I_TXVALIDESC_D0<br>_INT         | ro   | rw  | 0x0     | i_txvalidesc_d0_int override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true |  |  |  |  |
| 5            | O_TXREADYESC_D0                 | ro   | rw  | 0x0     | o_txreadyesc_d0 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true     |  |  |  |  |
| 9:6          | I_TXTRIGGERESC_<br>D0_INT       | ro   | rw  | 0x0     | i_txtriggeresc_d0_int override multiplexer output. Used for debug purposes. (volatile) volatile: true        |  |  |  |  |
| 10           | I_TXALTERNATECA<br>LHS_D0_INT   | ro   | rw  | 0x0     | i_txalternatecalhs_d0_int override multiplexer output. Used for debug purposes. (volatile) volatile: true    |  |  |  |  |
| 11           | I_TXSKEWCALHS_D<br>0_INT        | ro   | rw  | 0x0     | i_txskewcalhs_d0_int override multiplexer output. Used for debug purposes. (volatile) volatile : true        |  |  |  |  |
| 12           | I_TXREQUESTHS_D<br>0_INT        | ro   | rw  | 0x0     | i_txrequesths_d0_int override multiplexer output. Used for debug purposes. (volatile) volatile: true         |  |  |  |  |
| 13           | I_TXDATATRANSFE<br>RENHS_D0_INT | ro   | rw  | 0x0     | i_txdatatransferenhs_d0_int override multiplexer output. Used for debug purposes. (volatile) volatile: true  |  |  |  |  |
| 14           | O_TXREADYHS_D0                  | ro   | rw  | 0x0     | o_txreadyhs_d0 override multiplexer output. Used for debug purposes. (volatile) volatile : true              |  |  |  |  |
| 15           | O_TXWORDCLKHS_D<br>0            | ro   | rw  | 0x0     | o_txwordclkhs_d0 override multiplexer output. Used for debug purposes. (volatile) volatile : true            |  |  |  |  |

| 1.1.1<br>COR | .135<br>E_DIG_IOCTRL_R_I                      | Reg.    | 0x1014 |         |                                                                                                    |             |   |
|--------------|-----------------------------------------------|---------|--------|---------|----------------------------------------------------------------------------------------------------|-------------|---|
| _            | al hard macro interface obs<br>ss : read-only | servabi | ility  |         |                                                                                                    |             |   |
| bits         | name                                          | s/w     | h/w    | default |                                                                                                    | description | า |
| 7:0          | I_TXDATAESC_D0_<br>INT                        | ro      | rw     | 0x0     | i_txdataesc_d0_int override multiplexer output. Used for obug purposes. (volatile) volatile : true |             |   |

| 1.1.1<br>COR | .136<br>E_DIG_IOCTRL_R_I                     | DPHY    | _PPI | _LANE0_C | 0x1015                                                                                                     |  |  |  |
|--------------|----------------------------------------------|---------|------|----------|------------------------------------------------------------------------------------------------------------|--|--|--|
| _            | al hard macro interface ob<br>ss : read-only | servabi | lity |          |                                                                                                            |  |  |  |
| bits         | name                                         | s/w     | h/w  | default  | description                                                                                                |  |  |  |
| 0            | O_RXCLKESC_D0                                | ro      | rw   | 0x0      | o_rxclkesc_d0 override multiplexer output. Used for debug purposes. (volatile) volatile : true             |  |  |  |
| 1            | O_RXLPDTESC_D0                               | ro      | rw   | 0x0      | o_rxlpdtesc_d0 override multiplexer output. Used for debug<br>purposes. (volatile)<br>volatile : true      |  |  |  |
| 2            | O_RXULPSESC_D0                               | ro      | rw   | 0x0      | o_rxulpsesc_d0 override multiplexer output. Used for debug<br>purposes. (volatile)<br>volatile : true      |  |  |  |
| 3            | O_RXVALIDESC_D0                              | ro      | rw   | 0x0      | o_rxvalidesc_d0 override multiplexer output. Used for deb purposes. (volatile) volatile : true             |  |  |  |
| 7:4          | O_RXTRIGGERESC_<br>D0                        | ro      | rw   | 0x0      | o_rxtriggeresc_d0 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true |  |  |  |
| 15:8         | O_RXDATAESC_D0                               | ro      | rw   | 0x0      | o_rxdataesc_d0 override multiplexer output. Used for debug<br>purposes. (volatile)<br>volatile : true      |  |  |  |

|      | I.137<br>RE_DIG_IOCTRL_R_I                     | DPHY    | _PPI  | _LANE0_C | 0x1016                                                                                                   |  |  |  |  |
|------|------------------------------------------------|---------|-------|----------|----------------------------------------------------------------------------------------------------------|--|--|--|--|
| _    | tal hard macro interface ob<br>ess : read-only | servabi | ility |          |                                                                                                          |  |  |  |  |
| bits |                                                | s/w     | h/w   | default  | description                                                                                              |  |  |  |  |
| 0    | I_ENABLE_D0_INT                                | ro      | rw    | 0x0      | i_enable_d0_int override multiplexer output. Used for debu<br>purposes. (volatile)<br>volatile : true    |  |  |  |  |
| 1    | O_STOPSTATE_D0                                 | ro      | rw    | 0x0      | o_stopstate_d0 override multiplexer output. Used for debug purposes. (volatile) volatile : true          |  |  |  |  |
| 2    | O_ULPSACTIVENOT<br>_D0                         | ro      | rw    | 0x0      | o_ulpsactivenot_d0 override multiplexer output. Used for debug purposes. (volatile) volatile : true      |  |  |  |  |
| 3    | I_TURNREQUEST_D<br>0_INT                       | ro      | rw    | 0x0      | i_turnrequest_d0_int override multiplexer output. Used for debug purposes. (volatile) volatile: true     |  |  |  |  |
| 4    | I_TURNDISABLE_D<br>0_INT                       | ro      | rw    | 0x0      | i_turndisable_d0_int override multiplexer output. Used for debug purposes. (volatile) volatile : true    |  |  |  |  |
| 5    | O_DIRECTION_D0                                 | ro      | rw    | 0x0      | o_direction_d0 override multiplexer output. Used for debug purposes. (volatile) volatile : true          |  |  |  |  |
| 6    | I_FORCERXMODE_D<br>0_INT                       | ro      | rw    | 0x0      | i_forcerxmode_d0_int override multiplexer output. Used for debug purposes. (volatile) volatile : true    |  |  |  |  |
| 7    | I_FORCETXSTOPMO<br>DE_D0_INT                   | ro      | rw    | 0x0      | i_forcetxstopmode_d0_int override multiplexer output. Used for debug purposes. (volatile) volatile: true |  |  |  |  |
| 8    | O_ERRESC_D0                                    | ro      | rw    | 0x0      | o_erresc_d0 override multiplexer output. Used for debug purposes. (volatile) volatile : true             |  |  |  |  |
| 9    | O_ERRSYNCESC_D0                                | ro      | rw    | 0x0      | o_errsyncesc_d0 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true |  |  |  |  |
| 10   | O_ERRCONTROL_D0                                | ro      | rw    | 0x0      | o_errcontrol_d0 override multiplexer output. Used for debug purposes. (volatile)                         |  |  |  |  |

Copyright 2020 Cruise LLC Page 55 of 193

|    |                           |    |    |     | volatile : true                                                                                            |
|----|---------------------------|----|----|-----|------------------------------------------------------------------------------------------------------------|
| 11 | O_ERRCONTENTION<br>LP0_D0 | ro | rw | 0x0 | o_errcontentionlp0_d0 override multiplexer output. Used for debug purposes. (volatile) volatile : true     |
| 12 | O_ERRCONTENTION<br>LP1_D0 | ro | rw | 0x0 | o_errcontentionlp1_d0 override multiplexer output. Used for debug purposes. (volatile) volatile : true     |
| 13 | O_ERRSOTHS_D0             | ro | rw | 0x0 | o_errsoths_d0 override multiplexer output. Used for debug purposes. (volatile) volatile : true             |
| 14 | O_ERRSOTSYNCHS_<br>D0     | ro | rw | 0x0 | o_errsotsynchs_d0 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true |
| 15 | RESERVED_15_15            | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                                      |

| 1.1.1<br>COR | .139<br>E_DIG_IOCTRL_RW                        | _CPF   | łY_Pi | PI_LANE0_ | OVR_0            | Reg.              | 0x1020                |
|--------------|------------------------------------------------|--------|-------|-----------|------------------|-------------------|-----------------------|
| _            | al hard macro interface ove<br>ss : read-write | erride |       |           |                  |                   |                       |
| bits         | name                                           | s/w    | h/w   | default   |                  | description       | 1                     |
| 15:0         | O_RXDATAHS_C0_O<br>VR_VAL                      | rw     | ro    | 0x0       | o_rxdatahs_c0 ov | erride value. Use | d for debug purposes. |

| 1.1.1<br>COR | .140<br>E_DIG_IOCTRL_RW                        | _CPF   | IY_PI | PI_LANE0_ | OVR_1            | Reg.              | 0x1021                |  |  |
|--------------|------------------------------------------------|--------|-------|-----------|------------------|-------------------|-----------------------|--|--|
| _            | al hard macro interface ove<br>ss : read-write | erride |       |           |                  |                   |                       |  |  |
| bits         | name                                           | s/w    | h/w   | default   | description      |                   |                       |  |  |
| 15:0         | O_RXDATAHS_C0_O<br>VR_VAL                      | rw     | ro    | 0x0       | o_rxdatahs_c0 ov | erride value. Use | d for debug purposes. |  |  |

| 1.1.1 | .141                                           |        |      |          | Reg. 0x1022                                                   |  |  |  |  |
|-------|------------------------------------------------|--------|------|----------|---------------------------------------------------------------|--|--|--|--|
| COR   | E_DIG_IOCTRL_RW                                | _CPH   | HY_P | PI_LANE0 | _OVR_2                                                        |  |  |  |  |
| _     | al hard macro interface ove<br>ss : read-write | erride |      |          |                                                               |  |  |  |  |
| bits  | name                                           | s/w    | h/w  | default  | description                                                   |  |  |  |  |
| 0     | O_RXACTIVEHS_C0<br>_OVR_VAL                    | rw     | ro   | 0x0      | o_rxactivehs_c0 override value. Used for debug purposes.      |  |  |  |  |
| 2:1   | O_RXSYNCHS_C0_O<br>VR_VAL                      | rw     | ro   | 0x0      | o_rxsynchs_c0 override value. Used for debug purposes.        |  |  |  |  |
| 4:3   | O_RXVALIDHS_C0_<br>OVR_VAL                     | rw     | ro   | 0x0      | o_rxvalidhs_c0 override value. Used for debug purposes.       |  |  |  |  |
| 6:5   | O_RXINVALIDCODE<br>HS_C0_OVR_VAL               | rw     | ro   | 0x0      | o_rxinvalidcodehs_c0 override value. Used for debug purposes. |  |  |  |  |
| 7     | O_RXWORDCLKHS_C<br>0_OVR_VAL                   | rw     | ro   | 0x0      | o_rxwordclkhs_c0 override value. Used for debug purposes.     |  |  |  |  |
| 10:8  | O_RXSYNCTYPEHS0<br>_C0_OVR_VAL                 | rw     | ro   | 0x0      | o_rxsynctypehs0_c0 override value. Used for debug purposes.   |  |  |  |  |
| 13:11 | O_RXSYNCTYPEHS1<br>_C0_OVR_VAL                 | rw     | ro   | 0x0      | o_rxsynctypehs1_c0 override value. Used for debug purposes.   |  |  |  |  |
| 15:14 | O_RXALPVALIDHS_<br>C0_OVR_VAL                  | rw     | ro   | 0x0      | o_rxalpvalidhs_c0 override value. Used for debug purposes.    |  |  |  |  |

| 1.1.1.142                                                 | Reg. | 0x1023 |  |
|-----------------------------------------------------------|------|--------|--|
| CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE0_OVR_3                   |      |        |  |
| Digital hard macro interface override access : read-write |      |        |  |

| bits | name                            | s/w | h/w | default | description                                                                 |
|------|---------------------------------|-----|-----|---------|-----------------------------------------------------------------------------|
| 0    | O_RXALPVALIDHS_<br>C0_OVR_EN    | rw  | ro  | 0x0     | o_rxalpvalidhs_c0 override enable. Active high. Used for debug purposes.    |
| 4:1  | O_RXALPCODE0_C0<br>_OVR_VAL     | rw  | ro  | 0x0     | o_rxalpcode0_c0 override value. Used for debug purposes.                    |
| 8:5  | O_RXALPCODE1_C0<br>_OVR_VAL     | rw  | ro  | 0x0     | o_rxalpcode1_c0 override value. Used for debug purposes.                    |
| 9    | O_RXALPNIBBLE0_<br>C0_OVR_EN    | rw  | ro  | 0x0     | o_rxalpnibble0_c0 override enable. Active high. Used for debug purposes.    |
| 10   | O_RXALPNIBBLE1_<br>C0_OVR_EN    | rw  | ro  | 0x0     | o_rxalpnibble1_c0 override enable. Active high. Used for debug purposes.    |
| 11   | O_RXACTIVEHS_C0<br>_OVR_EN      | rw  | ro  | 0x0     | o_rxactivehs_c0 override enable. Active high. Used for debug purposes.      |
| 12   | O_RXSYNCHS_C0_O<br>VR_EN        | rw  | ro  | 0x0     | o_rxsynchs_c0 override enable. Active high. Used for debug purposes.        |
| 13   | O_RXVALIDHS_C0_<br>OVR_EN       | rw  | ro  | 0x0     | o_rxvalidhs_c0 override enable. Active high. Used for debug purposes.       |
| 14   | O_RXINVALIDCODE<br>HS_C0_OVR_EN | rw  | ro  | 0x0     | o_rxinvalidcodehs_c0 override enable. Active high. Used for debug purposes. |
| 15   | O_RXWORDCLKHS_C<br>0_OVR_EN     | rw  | ro  | 0x0     | o_rxwordclkhs_c0 override enable. Active high. Used for debug purposes.     |

| 1.1.1 |                                                 |        |     |         | 0x1024                                                                    |  |  |  |  |  |  |  |
|-------|-------------------------------------------------|--------|-----|---------|---------------------------------------------------------------------------|--|--|--|--|--|--|--|
|       | CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE0_OVR_4         |        |     |         |                                                                           |  |  |  |  |  |  |  |
| _     | ll hard macro interface oven<br>ss : read-write | erride |     |         |                                                                           |  |  |  |  |  |  |  |
| bits  | name                                            | s/w    | h/w | default | description                                                               |  |  |  |  |  |  |  |
| 0     | O_RXSYNCTYPEHS0<br>_C0_OVR_EN                   | rw     | ro  | 0x0     | o_rxsynctypehs0_c0 override enable. Active high. Used for debug purposes. |  |  |  |  |  |  |  |
| 1     | O_RXSYNCTYPEHS1<br>_C0_OVR_EN                   | rw     | ro  | 0x0     | o_rxsynctypehs1_c0 override enable. Active high. Used for debug purposes. |  |  |  |  |  |  |  |
| 2     | O_RXDATAHS_C0_O<br>VR_EN                        | rw     | ro  | 0x0     | o_rxdatahs_c0 override enable. Active high. Used for debug purposes.      |  |  |  |  |  |  |  |
| 6:3   | O_RXALPNIBBLE0_<br>C0_OVR_VAL                   | rw     | ro  | 0x0     | o_rxalpnibble0_c0 override value. Used for debug purposes.                |  |  |  |  |  |  |  |
| 10:7  | O_RXALPNIBBLE1_<br>C0_OVR_VAL                   | rw     | ro  | 0x0     | o_rxalpnibble1_c0 override value. Used for debug purposes.                |  |  |  |  |  |  |  |
| 11    | O_RXALPCODE0_C0<br>_OVR_EN                      | rw     | ro  | 0x0     | o_rxalpcode0_c0 override enable. Active high. Used for debug purposes.    |  |  |  |  |  |  |  |
| 12    | O_RXALPCODE1_C0<br>_OVR_EN                      | rw     | ro  | 0x0     | o_rxalpcode1_c0 override enable. Active high. Used for debug purposes.    |  |  |  |  |  |  |  |
| 15:13 | RESERVED_15_13                                  | ro     | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                     |  |  |  |  |  |  |  |

| 1.1.1<br>COR | .144<br>E_DIG_IOCTRL_RW                      | Reg.        | 0x1025    |                |                     |                                   |                          |
|--------------|----------------------------------------------|-------------|-----------|----------------|---------------------|-----------------------------------|--------------------------|
| _            | al hard macro interface over ss : read-write | doporintion | 2         |                |                     |                                   |                          |
| 2:0          | name<br>I_TXSYNCTYPEHS0<br>C0 OVR VAL        | s/w<br>rw   | h/w<br>ro | default<br>0x0 | i_txsynctypehs0_es. | descriptior<br>c0 override value. | Used for debug purpos-   |
| 5:3          | I_TXSYNCTYPEHS1<br>_C0_OVR_VAL               | rw          | ro        | 0x0            |                     | c0 override value.                | . Used for debug purpos- |
| 7:6          | I_TXSENDSYNCHS_<br>C0_OVR_VAL                | rw          | ro        | 0x0            | i_txsendsynchs_des. | 0 override value.                 | Used for debug purpos-   |
| 15:8         | RESERVED_15_8                                | ro          | ro        | 0x0            | Reserved for Futu   | ire use and actua                 | I reset value is 0xX     |

| 1.1.1.145 CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE0_OVR_6        | Reg. | 0x1026 |
|----------------------------------------------------------|------|--------|
| Digital hard macro interface override access: read-write |      |        |

| bits | name                      | s/w | h/w | default | description                                            |
|------|---------------------------|-----|-----|---------|--------------------------------------------------------|
| 15:0 | I_TXDATAHS_C0_O<br>VR_VAL | rw  | ro  | 0x0     | i_txdatahs_c0 override value. Used for debug purposes. |

| 1.1.1.146 CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE0_OVR_7  0x1027 |                                               |     |     |         |                   |                    |                       |  |  |
|-----------------------------------------------------------|-----------------------------------------------|-----|-----|---------|-------------------|--------------------|-----------------------|--|--|
|                                                           | al hard macro interface ov<br>ss : read-write |     |     |         |                   |                    |                       |  |  |
| bits                                                      | name                                          | s/w | h/w | default |                   | description        | ı                     |  |  |
| 15:0                                                      | I_TXDATAHS_C0_O<br>VR_VAL                     | rw  | ro  | 0x0     | i_txdatahs_c0 ove | erride value. Used | I for debug purposes. |  |  |

| 1.1.1<br>COR | .147<br>E_DIG_IOCTRL_RW                        | _CPH   | ·ΙΥ_ΡΙ | PI_LANE0 | _OVR_8                        | Reg.          | 0x1028                            |
|--------------|------------------------------------------------|--------|--------|----------|-------------------------------|---------------|-----------------------------------|
| _            | al hard macro interface ove<br>ss : read-write | erride |        |          |                               |               |                                   |
| bits         | name                                           | s/w    | h/w    | default  |                               | des           | scription                         |
| 0            | I_TXREQUESTESC_<br>C0_OVR_VAL                  | rw     | ro     | 0x0      | i_txrequestesc_c              | c0 override v | value. Used for debug purposes.   |
| 1            | I_TXLPDTESC_C0_<br>OVR_VAL                     | rw     | ro     | 0x0      | i_txlpdtesc_c0 o              | verride valu  | e. Used for debug purposes.       |
| 2            | I_TXULPSEXIT_C0<br>_OVR_VAL                    | rw     | ro     | 0x0      | i_txulpsexit_c0 c             | verride valu  | ue. Used for debug purposes.      |
| 3            | I_TXULPSESC_C0_<br>OVR_VAL                     | rw     | ro     | 0x0      | i_txulpsesc_c0 c              | verride valu  | ue. Used for debug purposes.      |
| 4            | I_TXVALIDESC_C0<br>_OVR_VAL                    | rw     | ro     | 0x0      | i_txvalidesc_c0               | override valu | ue. Used for debug purposes.      |
| 5            | O_TXREADYESC_C0<br>_OVR_VAL                    | rw     | ro     | 0x0      | o_txreadyesc_c0               | ) override va | alue. Used for debug purposes.    |
| 9:6          | I_TXTRIGGERESC_<br>C0_OVR_VAL                  | rw     | ro     | 0x0      | i_txtriggeresc_c(             | ) override va | alue. Used for debug purposes.    |
| 10           | I_TXDATAESC_C0_<br>OVR_EN                      | rw     | ro     | 0x0      | i_txdataesc_c0 c<br>purposes. | override ena  | able. Active high. Used for debug |
| 11           | I_TXREQUESTHS_C<br>0_OVR_VAL                   | rw     | ro     | 0x0      | i_txrequesths_c0              | ) override va | alue. Used for debug purposes.    |
| 12           | I_TXDATATRANSFE<br>RENHS_C0_OVR_VA<br>L        | rw     | ro     | 0x0      | i_txdatatransfere<br>poses.   | enhs_c0 ove   | erride value. Used for debug pur- |
| 13           | O_TXREADYHS_C0_<br>OVR_VAL                     | rw     | ro     | 0x0      | o_txreadyhs_c0                | override val  | lue. Used for debug purposes.     |
| 14           | O_TXWORDCLKHS_C<br>0_OVR_VAL                   | rw     | ro     | 0x0      | o_txwordclkhs_c               | 0 override v  | value. Used for debug purposes.   |
| 15           | RESERVED_15_15                                 | ro     | ro     | 0x0      | Reserved for Fu               | ture use and  | d actual reset value is 0xX       |

|      | .1.1.148 CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE0_OVR_9  0x1029 |        |     |         |                                                                          |  |  |  |  |  |  |
|------|----------------------------------------------------------|--------|-----|---------|--------------------------------------------------------------------------|--|--|--|--|--|--|
| _    | al hard macro interface ov<br>ss : read-write            | erride |     |         |                                                                          |  |  |  |  |  |  |
| bits | name                                                     | s/w    | h/w | default | description                                                              |  |  |  |  |  |  |
| 0    | I_TXREQUESTESC_<br>C0_OVR_EN                             | rw     | ro  | 0x0     | i_txrequestesc_c0 override enable. Active high. Used for debug purposes. |  |  |  |  |  |  |
| 1    | I_TXLPDTESC_C0_<br>OVR_EN                                | rw     | ro  | 0x0     | i_txlpdtesc_c0 override enable. Active high. Used for debug purposes.    |  |  |  |  |  |  |
| 2    | I_TXULPSEXIT_C0<br>_OVR_EN                               | rw     | ro  | 0x0     | i_txulpsexit_c0 override enable. Active high. Used for debug purposes.   |  |  |  |  |  |  |
| 3    | I_TXULPSESC_C0_<br>OVR_EN                                | rw     | ro  | 0x0     | i_txulpsesc_c0 override enable. Active high. Used for debug purposes.    |  |  |  |  |  |  |
| 4    | I_TXVALIDESC_C0<br>_OVR_EN                               | rw     | ro  | 0x0     | i_txvalidesc_c0 override enable. Active high. Used for debug purposes.   |  |  |  |  |  |  |

Copyright 2020 Cruise LLC Page 58 of 193

| 5    | O_TXREADYESC_C0<br>_OVR_EN   | rw | ro | 0x0 | o_txreadyesc_c0 override enable. Active high. Used for debug purposes.   |
|------|------------------------------|----|----|-----|--------------------------------------------------------------------------|
| 6    | I_TXTRIGGERESC_<br>C0_OVR_EN | rw | ro | 0x0 | i_txtriggeresc_c0 override enable. Active high. Used for debug purposes. |
| 14:7 | I_TXDATAESC_C0_<br>OVR_VAL   | rw | ro | 0x0 | i_txdataesc_c0 override value. Used for debug purposes.                  |
| 15   | RESERVED_15_15               | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                    |

| 1.1.1. | .149                                           |        |     |         | Reg. 0x102A                                                |  |  |  |  |  |  |  |
|--------|------------------------------------------------|--------|-----|---------|------------------------------------------------------------|--|--|--|--|--|--|--|
| COR    | CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE0_OVR_10       |        |     |         |                                                            |  |  |  |  |  |  |  |
| _      | ll hard macro interface ove<br>ss : read-write | erride |     |         |                                                            |  |  |  |  |  |  |  |
| bits   | name                                           | s/w    | h/w | default | description                                                |  |  |  |  |  |  |  |
| 0      | O_RXCLKESC_C0_O<br>VR_VAL                      | rw     | ro  | 0x0     | o_rxclkesc_c0 override value. Used for debug purposes.     |  |  |  |  |  |  |  |
| 1      | O_RXLPDTESC_C0_<br>OVR_VAL                     | rw     | ro  | 0x0     | o_rxlpdtesc_c0 override value. Used for debug purposes.    |  |  |  |  |  |  |  |
| 2      | O_RXULPSESC_C0_<br>OVR_VAL                     | rw     | ro  | 0x0     | o_rxulpsesc_c0 override value. Used for debug purposes.    |  |  |  |  |  |  |  |
| 3      | O_RXVALIDESC_C0<br>_OVR_VAL                    | rw     | ro  | 0x0     | o_rxvalidesc_c0 override value. Used for debug purposes.   |  |  |  |  |  |  |  |
| 7:4    | O_RXTRIGGERESC_<br>C0_OVR_VAL                  | rw     | ro  | 0x0     | o_rxtriggeresc_c0 override value. Used for debug purposes. |  |  |  |  |  |  |  |
| 15:8   | O_RXDATAESC_C0_<br>OVR_VAL                     | rw     | ro  | 0x0     | o_rxdataesc_c0 override value. Used for debug purposes.    |  |  |  |  |  |  |  |

| 1.1.1<br>COR | .150<br>E_DIG_IOCTRL_RW                        | _CPF   | IY_P | PI_LANE0 | 0x102B                                                                         |
|--------------|------------------------------------------------|--------|------|----------|--------------------------------------------------------------------------------|
| _            | al hard macro interface ove<br>ss : read-write | erride |      |          |                                                                                |
| bits         | name                                           | s/w    | h/w  | default  | description                                                                    |
| 0            | O_RXCLKESC_C0_O<br>VR_EN                       | rw     | ro   | 0x0      | o_rxclkesc_c0 override enable. Active high. Used for debug purposes.           |
| 1            | O_RXLPDTESC_C0_<br>OVR_EN                      | rw     | ro   | 0x0      | o_rxlpdtesc_c0 override enable. Active high. Used for debug purposes.          |
| 2            | O_RXULPSESC_C0_<br>OVR_EN                      | rw     | ro   | 0x0      | o_rxulpsesc_c0 override enable. Active high. Used for debug purposes.          |
| 3            | O_RXVALIDESC_C0<br>_OVR_EN                     | rw     | ro   | 0x0      | o_rxvalidesc_c0 override enable. Active high. Used for debug purposes.         |
| 4            | O_RXTRIGGERESC_<br>C0_OVR_EN                   | rw     | ro   | 0x0      | o_rxtriggeresc_c0 override enable. Active high. Used for debug purposes.       |
| 5            | O_RXDATAESC_C0_<br>OVR_EN                      | rw     | ro   | 0x0      | o_rxdataesc_c0 override enable. Active high. Used for debug purposes.          |
| 6            | I_TXREQUESTHS_C<br>0_OVR_EN                    | rw     | ro   | 0x0      | i_txrequesths_c0 override enable. Active high. Used for debug purposes.        |
| 7            | I_TXDATATRANSFE<br>RENHS_C0_OVR_EN             | rw     | ro   | 0x0      | i_txdatatransferenhs_c0 override enable. Active high. Used for debug purposes. |
| 8            | O_TXREADYHS_C0_<br>OVR_EN                      | rw     | ro   | 0x0      | o_txreadyhs_c0 override enable. Active high. Used for debug purposes.          |
| 9            | O_TXWORDCLKHS_C<br>0_OVR_EN                    | rw     | ro   | 0x0      | o_txwordclkhs_c0 override enable. Active high. Used for debug purposes.        |
| 10           | I_TXDATAHS_C0_O<br>VR_EN                       | rw     | ro   | 0x0      | i_txdatahs_c0 override enable. Active high. Used for debug purposes.           |
| 11           | I_TXSENDSYNCHS_<br>C0_OVR_EN                   | rw     | ro   | 0x0      | i_txsendsynchs_c0 override enable. Active high. Used for debug purposes.       |
| 12           | I_TXSYNCTYPEHS0<br>_C0_OVR_EN                  | rw     | ro   | 0x0      | i_txsynctypehs0_c0 override enable. Active high. Used for debug purposes.      |
| 13           | I_TXSYNCTYPEHS1<br>_C0_OVR_EN                  | rw     | ro   | 0x0      | i_txsynctypehs1_c0 override enable. Active high. Used for debug purposes.      |
| 15:14        | RESERVED_15_14                                 | ro     | ro   | 0x0      | Reserved for Future use and actual reset value is 0xX                          |

Copyright 2020 Cruise LLC Page 59 of 193

## 1.1.1.151 CORE\_DIG\_IOCTRL\_RW\_CPHY\_PPI\_LANE0\_OVR\_12

0x102C

Reg.

Digital hard macro interface override

access: read-write

|       | . rodd wiito                      |     |     |         |                                                                |
|-------|-----------------------------------|-----|-----|---------|----------------------------------------------------------------|
| bits  | name                              | s/w | h/w | default | description                                                    |
| 0     | I_ENABLE_C0_OVR<br>_VAL           | rw  | ro  | 0x0     | i_enable_c0 override value. Used for debug purposes.           |
| 1     | O_STOPSTATE_C0_<br>OVR_VAL        | rw  | ro  | 0x0     | o_stopstate_c0 override value. Used for debug purposes.        |
| 2     | O_ULPSACTIVENOT<br>_C0_OVR_VAL    | rw  | ro  | 0x0     | o_ulpsactivenot_c0 override value. Used for debug purposes.    |
| 3     | I_TURNREQUEST_C<br>0_OVR_VAL      | rw  | ro  | 0x0     | i_turnrequest_c0 override value. Used for debug purposes.      |
| 4     | I_TURNDISABLE_C<br>0_OVR_VAL      | rw  | ro  | 0x0     | i_turndisable_c0 override value. Used for debug purposes.      |
| 5     | O_DIRECTION_C0_<br>OVR_VAL        | rw  | ro  | 0x0     | o_direction_c0 override value. Used for debug purposes.        |
| 6     | I_FORCERXMODE_C<br>0_OVR_VAL      | rw  | ro  | 0x0     | i_forcerxmode_c0 override value. Used for debug purposes.      |
| 7     | I_FORCETXSTOPMO<br>DE_C0_OVR_VAL  | rw  | ro  | 0x0     | i_forcetxstopmode_c0 override value. Used for debug purposes.  |
| 8     | O_ERRESC_C0_OVR<br>_VAL           | rw  | ro  | 0x0     | o_erresc_c0 override value. Used for debug purposes.           |
| 9     | O_ERRSYNCESC_C0<br>_OVR_VAL       | rw  | ro  | 0x0     | o_errsyncesc_c0 override value. Used for debug purposes.       |
| 10    | O_ERRCONTROL_C0<br>_OVR_VAL       | rw  | ro  | 0x0     | o_errcontrol_c0 override value. Used for debug purposes.       |
| 11    | O_ERRCONTENTION<br>LP0_C0_OVR_VAL | rw  | ro  | 0x0     | o_errcontentionlp0_c0 override value. Used for debug purposes. |
| 12    | O_ERRCONTENTION<br>LP1_C0_OVR_VAL | rw  | ro  | 0x0     | o_errcontentionlp1_c0 override value. Used for debug purposes. |
| 13    | O_ERRSOTHS_C0_O<br>VR_VAL         | rw  | ro  | 0x0     | o_errsoths_c0 override value. Used for debug purposes.         |
| 15:14 | RESERVED_15_14                    | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX          |

## 1.1.1.152 CORE\_DIG\_IOCTRL\_RW\_CPHY\_PPI\_LANE0\_OVR\_13 Ox102D

Digital hard macro interface override

access : read-write

| hita | nomo                             | 0/11 | h/w | dofoult | doporintion                                                                  |
|------|----------------------------------|------|-----|---------|------------------------------------------------------------------------------|
| bits | name                             | s/w  | h/w | default | description                                                                  |
| 0    | I_ENABLE_C0_OVR<br>_EN           | rw   | ro  | 0x0     | i_enable_c0 override enable. Active high. Used for debug purposes.           |
| 1    | O_STOPSTATE_C0_<br>OVR_EN        | rw   | ro  | 0x0     | o_stopstate_c0 override enable. Active high. Used for debug purposes.        |
| 2    | O_ULPSACTIVENOT<br>_C0_OVR_EN    | rw   | ro  | 0x0     | o_ulpsactivenot_c0 override enable. Active high. Used for debug purposes.    |
| 3    | I_TURNREQUEST_C<br>0_OVR_EN      | rw   | ro  | 0x0     | i_turnrequest_c0 override enable. Active high. Used for debug purposes.      |
| 4    | I_TURNDISABLE_C<br>0_OVR_EN      | rw   | ro  | 0x0     | i_turndisable_c0 override enable. Active high. Used for debug purposes.      |
| 5    | O_DIRECTION_C0_<br>OVR_EN        | rw   | ro  | 0x0     | o_direction_c0 override enable. Active high. Used for debug purposes.        |
| 6    | I_FORCERXMODE_C<br>0_OVR_EN      | rw   | ro  | 0x0     | i_forcerxmode_c0 override enable. Active high. Used for debug purposes.      |
| 7    | I_FORCETXSTOPMO<br>DE_C0_OVR_EN  | rw   | ro  | 0x0     | i_forcetxstopmode_c0 override enable. Active high. Used for debug purposes.  |
| 8    | O_ERRESC_C0_OVR<br>_EN           | rw   | ro  | 0x0     | o_erresc_c0 override enable. Active high. Used for debug purposes.           |
| 9    | O_ERRSYNCESC_C0<br>_OVR_EN       | rw   | ro  | 0x0     | o_errsyncesc_c0 override enable. Active high. Used for debug purposes.       |
| 10   | O_ERRCONTROL_C0<br>_OVR_EN       | rw   | ro  | 0x0     | o_errcontrol_c0 override enable. Active high. Used for debug purposes.       |
| 11   | O_ERRCONTENTION<br>LP0_C0_OVR_EN | rw   | ro  | 0x0     | o_errcontentionlp0_c0 override enable. Active high. Used for debug purposes. |

| 12    | O_ERRCONTENTION<br>LP1_C0_OVR_EN | rw | ro | 0x0 | o_errcontentionlp1_c0 override enable. Active high. Used for debug purposes. |
|-------|----------------------------------|----|----|-----|------------------------------------------------------------------------------|
| 13    | O_ERRSOTHS_C0_O<br>VR_EN         | rw | ro | 0x0 | o_errsoths_c0 override enable. Active high. Used for debug purposes.         |
| 15:14 | RESERVED_15_14                   | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                        |

|       | .1.1.153 Ox102E<br>CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE0_OVR_14 |        |     |         |                                                                        |  |  |  |  |  |  |
|-------|-------------------------------------------------------------|--------|-----|---------|------------------------------------------------------------------------|--|--|--|--|--|--|
| _     | al hard macro interface ov<br>ss : read-write               | erride |     |         |                                                                        |  |  |  |  |  |  |
| bits  | name                                                        | s/w    | h/w | default | description                                                            |  |  |  |  |  |  |
| 0     | I_TXALPCODE0_C0<br>_OVR_EN                                  | rw     | ro  | 0x0     | i_txalpcode0_c0 override enable. Active high. Used for debug purposes. |  |  |  |  |  |  |
| 1     | I_TXALPCODE1_C0<br>_OVR_EN                                  | rw     | ro  | 0x0     | i_txalpcode1_c0 override enable. Active high. Used for debug purposes. |  |  |  |  |  |  |
| 3:2   | I_TXSENDALPHS_C<br>0_OVR_VAL                                | rw     | ro  | 0x0     | i_txsendalphs_c0 override value. Used for debug purposes.              |  |  |  |  |  |  |
| 7:4   | I_TXALPNIBBLE0_<br>C0_OVR_VAL                               | rw     | ro  | 0x0     | i_txalpnibble0_c0 override value. Used for debug purposes.             |  |  |  |  |  |  |
| 11:8  | I_TXALPNIBBLE1_<br>C0_OVR_VAL                               | rw     | ro  | 0x0     | i_txalpnibble1_c0 override value. Used for debug purposes.             |  |  |  |  |  |  |
| 14:12 | I_ALPWAKESTATE_<br>C0_OVR_VAL                               | rw     | ro  | 0x0     | i_alpwakestate_c0 override value. Used for debug purposes.             |  |  |  |  |  |  |
| 15    | RESERVED_15_15                                              | ro     | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                  |  |  |  |  |  |  |

|       | 1.1.1.154 Ox102F  CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE0_OVR_15 |     |     |         |                                                                          |  |  |  |  |  |  |
|-------|------------------------------------------------------------|-----|-----|---------|--------------------------------------------------------------------------|--|--|--|--|--|--|
| _     | Digital hard macro interface override access : read-write  |     |     |         |                                                                          |  |  |  |  |  |  |
| bits  | name                                                       | s/w | h/w | default | description                                                              |  |  |  |  |  |  |
| 0     | I_TXSENDALPHS_C<br>0_OVR_EN                                | rw  | ro  | 0x0     | i_txsendalphs_c0 override enable. Active high. Used for debug purposes.  |  |  |  |  |  |  |
| 1     | I_TXALPNIBBLE0_<br>C0_OVR_EN                               | rw  | ro  | 0x0     | i_txalpnibble0_c0 override enable. Active high. Used for debug purposes. |  |  |  |  |  |  |
| 2     | I_TXALPNIBBLE1_<br>C0_OVR_EN                               | rw  | ro  | 0x0     | i_txalpnibble1_c0 override enable. Active high. Used for debug purposes. |  |  |  |  |  |  |
| 3     | I_ALPWAKESTATE_<br>C0_OVR_EN                               | rw  | ro  | 0x0     | i_alpwakestate_c0 override enable. Active high. Used for debug purposes. |  |  |  |  |  |  |
| 7:4   | I_TXALPCODE0_C0<br>_OVR_VAL                                | rw  | ro  | 0x0     | i_txalpcode0_c0 override value. Used for debug purposes.                 |  |  |  |  |  |  |
| 11:8  | I_TXALPCODE1_C0<br>_OVR_VAL                                | rw  | ro  | 0x0     | i_txalpcode1_c0 override value. Used for debug purposes.                 |  |  |  |  |  |  |
| 15:12 | RESERVED_15_12                                             | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                    |  |  |  |  |  |  |

| 1.1.1.<br>COR | .155<br>E_DIG_IOCTRL_R_0                      | Reg. | 0x1030 |         |                                                            |             |                        |
|---------------|-----------------------------------------------|------|--------|---------|------------------------------------------------------------|-------------|------------------------|
| _             | Il hard macro interface obs<br>ss : read-only |      |        |         |                                                            |             |                        |
| bits          | name                                          | s/w  | h/w    | default |                                                            | description | n                      |
| 15:0          | O_RXDATAHS_C0                                 | ro   | rw     | 0x0     | o_rxdatahs_c0 ov<br>purposes. (volatile<br>volatile : true | •           | output. Used for debug |

| 1.1.1.156 CORE_DIG_IOCTRL_R_CPHY_PPI_LANE0_OVR_1             | Reg | 0x1031 |  |
|--------------------------------------------------------------|-----|--------|--|
| Digital hard macro interface observability access: read-only |     |        |  |

| bits | name          | s/w | h/w | default | description                                                                                    |
|------|---------------|-----|-----|---------|------------------------------------------------------------------------------------------------|
| 15:0 | O_RXDATAHS_C0 | ro  | rw  | 0x0     | o_rxdatahs_c0 override multiplexer output. Used for debug purposes. (volatile) volatile : true |

| 1.1.1.<br>COR | .157<br>E_DIG_IOCTRL_R_0                      | Reg. | 0x1032 |         |                                                            |             |                        |
|---------------|-----------------------------------------------|------|--------|---------|------------------------------------------------------------|-------------|------------------------|
| _             | Il hard macro interface obs<br>ss : read-only |      |        |         |                                                            |             |                        |
| bits          | name                                          | s/w  | h/w    | default |                                                            | description | า                      |
| 15:0          | O_RXDATAHS_C0                                 | ro   | rw     | 0x0     | o_rxdatahs_c0 ov<br>purposes. (volatile<br>volatile : true |             | output. Used for debug |

|       | 1.1.1.158  CORE_DIG_IOCTRL_R_CPHY_PPI_LANE0_OVR_3 |         |      |         |                                                                             |                                   |  |  |  |  |
|-------|---------------------------------------------------|---------|------|---------|-----------------------------------------------------------------------------|-----------------------------------|--|--|--|--|
| _     | al hard macro interface obs<br>ss : read-only     | servabi | lity |         |                                                                             |                                   |  |  |  |  |
| bits  | name                                              | s/w     | h/w  | default | des                                                                         | cription                          |  |  |  |  |
| 0     | O_RXACTIVEHS_C0                                   | ro      | rw   | 0x0     | o_rxactivehs_c0 override mu<br>purposes. (volatile)<br>volatile : true      | ultiplexer output. Used for debug |  |  |  |  |
| 2:1   | O_RXSYNCHS_C0                                     | ro      | rw   | 0x0     | o_rxsynchs_c0 override mul<br>purposes. (volatile)<br>volatile : true       | tiplexer output. Used for debug   |  |  |  |  |
| 4:3   | O_RXVALIDHS_C0                                    | ro      | rw   | 0x0     | o_rxvalidhs_c0 override mul<br>purposes. (volatile)<br>volatile : true      | tiplexer output. Used for debug   |  |  |  |  |
| 6:5   | O_RXINVALIDCODE<br>HS_C0                          | ro      | rw   | 0x0     | o_rxinvalidcodehs_c0 overridebug purposes. (volatile) volatile : true       | de multiplexer output. Used for   |  |  |  |  |
| 7     | O_RXWORDCLKHS_C<br>0                              | ro      | rw   | 0x0     | o_rxwordclkhs_c0 override r<br>bug purposes. (volatile)<br>volatile : true  | multiplexer output. Used for de-  |  |  |  |  |
| 10:8  | O_RXSYNCTYPEHS0<br>_C0                            | ro      | rw   | 0x0     | o_rxsynctypehs0_c0 overrid<br>debug purposes. (volatile)<br>volatile : true | e multiplexer output. Used for    |  |  |  |  |
| 13:11 | O_RXSYNCTYPEHS1<br>_C0                            | ro      | rw   | 0x0     | o_rxsynctypehs1_c0 overrid<br>debug purposes. (volatile)<br>volatile : true | e multiplexer output. Used for    |  |  |  |  |
| 15:14 | RESERVED_15_14                                    | ro      | ro   | 0x0     | Reserved for Future use and                                                 | d actual reset value is 0xX       |  |  |  |  |

|                                                              | .1.1.159 Ox1034 Ox1034 Ox1034 |     |     |         |                                                   |                  |                          |  |  |  |  |
|--------------------------------------------------------------|-------------------------------|-----|-----|---------|---------------------------------------------------|------------------|--------------------------|--|--|--|--|
| Digital hard macro interface observability access: read-only |                               |     |     |         |                                                   |                  |                          |  |  |  |  |
| bits                                                         | name                          | s/w | h/w | default |                                                   | description      | า                        |  |  |  |  |
| 3:0                                                          | O_RXALPCODE0_C0               | ro  | rw  | 0x0     | o_rxalpcode0_c0 obug purposes. (vovolatile : true | •                | ker output. Used for de- |  |  |  |  |
| 7:4                                                          | O_RXALPCODE1_C0               | ro  | rw  | 0x0     | o_rxalpcode1_c0 obug purposes. (vovolatile : true | •                | ker output. Used for de- |  |  |  |  |
| 15:8                                                         | RESERVED_15_8                 | ro  | ro  | 0x0     | Reserved for Futu                                 | re use and actua | I reset value is 0xX     |  |  |  |  |

| 1.1.1.160 CORE_DIG_IOCTRL_R_CPHY_PPI_LANE0_OVR_5 | Reg. | 0x1035 |
|--------------------------------------------------|------|--------|
| Digital hard macro interface observability       |      |        |

Copyright 2020 Cruise LLC Page 62 of 193

| acces | access: read-only          |     |     |         |                                                                                                       |  |  |  |
|-------|----------------------------|-----|-----|---------|-------------------------------------------------------------------------------------------------------|--|--|--|
| bits  | name                       | s/w | h/w | default | description                                                                                           |  |  |  |
| 2:0   | I_TXSYNCTYPEHS0<br>_C0_INT | ro  | rw  | 0x0     | i_txsynctypehs0_c0 override multiplexer output. Used for debug purposes. (volatile) volatile : true   |  |  |  |
| 5:3   | I_TXSYNCTYPEHS1<br>_C0_INT | ro  | rw  | 0x0     | i_txsynctypehs1_c0 override multiplexer output. Used for debug purposes. (volatile) volatile : true   |  |  |  |
| 13:6  | I_TXDATAESC_C0_<br>INT     | ro  | rw  | 0x0     | i_txdataesc_c0 override multiplexer output. Used for debug<br>purposes. (volatile)<br>volatile : true |  |  |  |
| 15:14 | RESERVED_15_14             | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                 |  |  |  |

|       | 1.1.1.161 Ox1036  CORE_DIG_IOCTRL_R_CPHY_PPI_LANE0_OVR_6     |     |     |         |                                                                                                           |  |  |  |  |  |  |
|-------|--------------------------------------------------------------|-----|-----|---------|-----------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| _     | Digital hard macro interface observability access: read-only |     |     |         |                                                                                                           |  |  |  |  |  |  |
| bits  | name                                                         | s/w | h/w | default | description                                                                                               |  |  |  |  |  |  |
| 1:0   | O_RXALPVALIDHS_<br>C0                                        | ro  | rw  | 0x0     | o_rxalpvalidhs_c0 override multiplexer output. Used for debug purposes. (volatile) volatile: true         |  |  |  |  |  |  |
| 5:2   | O_RXALPNIBBLE0_<br>C0                                        | ro  | rw  | 0x0     | o_rxalpnibble0_c0 override multiplexer output. Used for debug purposes. (volatile) volatile : true        |  |  |  |  |  |  |
| 9:6   | O_RXALPNIBBLE1_<br>C0                                        | ro  | rw  | 0x0     | o_rxalpnibble1_c0 override multiplexer output. Used for debug purposes. (volatile) volatile : true        |  |  |  |  |  |  |
| 11:10 | I_TXSENDSYNCHS_<br>C0_INT                                    | ro  | rw  | 0x0     | i_txsendsynchs_c0 override multiplexer output. Used for de<br>bug purposes. (volatile)<br>volatile : true |  |  |  |  |  |  |
| 15:12 | RESERVED_15_12                                               | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                     |  |  |  |  |  |  |

| 1.1.1<br>COR | .162<br>E_DIG_IOCTRL_R_0                                      | VR_7 | Reg. | 0x1037  |                                                                                                |             |   |  |  |  |  |
|--------------|---------------------------------------------------------------|------|------|---------|------------------------------------------------------------------------------------------------|-------------|---|--|--|--|--|
| _            | Digital hard macro interface observability access : read-only |      |      |         |                                                                                                |             |   |  |  |  |  |
| bits         | name                                                          | s/w  | h/w  | default |                                                                                                | description | า |  |  |  |  |
| 15:0         | I_TXDATAHS_C0_I<br>NT                                         | ro   | rw   | 0x0     | i_txdatahs_c0 override multiplexer output. Used for debug purposes. (volatile) volatile : true |             |   |  |  |  |  |

| 1.1.1.<br>COR | .163<br>E_DIG_IOCTRL_R_0                                      | VR_8 | Reg. | 0x1038  |                                                                                                      |             |   |  |  |  |
|---------------|---------------------------------------------------------------|------|------|---------|------------------------------------------------------------------------------------------------------|-------------|---|--|--|--|
| _             | Digital hard macro interface observability access : read-only |      |      |         |                                                                                                      |             |   |  |  |  |
| bits          | name                                                          | s/w  | h/w  | default |                                                                                                      | description | ı |  |  |  |
| 15:0          | I_TXDATAHS_C0_I<br>NT                                         | ro   | rw   | 0x0     | i_txdatahs_c0 override multiplexer output. Used for debug<br>purposes. (volatile)<br>volatile : true |             |   |  |  |  |

|      | .1.1.164  CORE_DIG_IOCTRL_R_CPHY_PPI_LANE0_OVR_9  0x1039                                                      |     |     |         |  |             |   |  |  |  |  |
|------|---------------------------------------------------------------------------------------------------------------|-----|-----|---------|--|-------------|---|--|--|--|--|
| _    | Digital hard macro interface observability access: read-only                                                  |     |     |         |  |             |   |  |  |  |  |
| bits | name                                                                                                          | s/w | h/w | default |  | description | 1 |  |  |  |  |
| 0    | I_TXREQUESTESC_ ro rw 0x0 i_txrequestesc_c0 override multiplexer output. Used for de bug purposes. (volatile) |     |     |         |  |             |   |  |  |  |  |

|       |                                 |    |    |     | volatile : true                                                                                                    |
|-------|---------------------------------|----|----|-----|--------------------------------------------------------------------------------------------------------------------|
| 1     | I_TXLPDTESC_C0_<br>INT          | ro | rw | 0x0 | <pre>i_txlpdtesc_c0 override multiplexer output. Used for debug<br/>purposes. (volatile)<br/>volatile : true</pre> |
| 2     | I_TXULPSEXIT_C0<br>_INT         | ro | rw | 0x0 | i_txulpsexit_c0 override multiplexer output. Used for debug<br>purposes. (volatile)<br>volatile : true             |
| 3     | I_TXULPSESC_C0_<br>INT          | ro | rw | 0x0 | i_txulpsesc_c0 override multiplexer output. Used for debug<br>purposes. (volatile)<br>volatile : true              |
| 4     | I_TXVALIDESC_C0<br>_INT         | ro | rw | 0x0 | i_txvalidesc_c0 override multiplexer output. Used for debug<br>purposes. (volatile)<br>volatile : true             |
| 5     | O_TXREADYESC_C0                 | ro | rw | 0x0 | o_txreadyesc_c0 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true           |
| 9:6   | I_TXTRIGGERESC_<br>C0_INT       | ro | rw | 0x0 | i_txtriggeresc_c0 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true         |
| 10    | I_TXREQUESTHS_C<br>0_INT        | ro | rw | 0x0 | i_txrequesths_c0 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true          |
| 11    | I_TXDATATRANSFE<br>RENHS_C0_INT | ro | rw | 0x0 | i_txdatatransferenhs_c0 override multiplexer output. Used for debug purposes. (volatile) volatile: true            |
| 12    | O_TXREADYHS_C0                  | ro | rw | 0x0 | o_txreadyhs_c0 override multiplexer output. Used for debug purposes. (volatile) volatile : true                    |
| 13    | O_TXWORDCLKHS_C<br>0            | ro | rw | 0x0 | o_txwordclkhs_c0 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true          |
| 15:14 | RESERVED_15_14                  | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                                              |

|      | .1.1.165 Ox103A Ox103A OX103A OX103A                          |     |     |         |                                                                                                            |  |  |  |  |  |  |  |
|------|---------------------------------------------------------------|-----|-----|---------|------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| _    | Digital hard macro interface observability access : read-only |     |     |         |                                                                                                            |  |  |  |  |  |  |  |
| bits | name                                                          | s/w | h/w | default | description                                                                                                |  |  |  |  |  |  |  |
| 0    | O_RXCLKESC_C0                                                 | ro  | rw  | 0x0     | o_rxclkesc_c0 override multiplexer output. Used for debug<br>purposes. (volatile)<br>volatile : true       |  |  |  |  |  |  |  |
| 1    | O_RXLPDTESC_C0                                                | ro  | rw  | 0x0     | o_rxlpdtesc_c0 override multiplexer output. Used for debug purposes. (volatile) volatile : true            |  |  |  |  |  |  |  |
| 2    | O_RXULPSESC_C0                                                | ro  | rw  | 0x0     | o_rxulpsesc_c0 override multiplexer output. Used for debug purposes. (volatile) volatile: true             |  |  |  |  |  |  |  |
| 3    | O_RXVALIDESC_C0                                               | ro  | rw  | 0x0     | o_rxvalidesc_c0 override multiplexer output. Used for debug<br>purposes. (volatile)<br>volatile : true     |  |  |  |  |  |  |  |
| 7:4  | O_RXTRIGGERESC_<br>C0                                         | ro  | rw  | 0x0     | o_rxtriggeresc_c0 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true |  |  |  |  |  |  |  |
| 15:8 | O_RXDATAESC_C0                                                | ro  | rw  | 0x0     | o_rxdataesc_c0 override multiplexer output. Used for debug<br>purposes. (volatile)<br>volatile : true      |  |  |  |  |  |  |  |

| 1.1.1.166<br>CORE_D                                          |      | R_CPHY_PPI_LANE0_OVI | R_11 | 0x103B   |  |  |  |  |
|--------------------------------------------------------------|------|----------------------|------|----------|--|--|--|--|
| Digital hard macro interface observability access: read-only |      |                      |      |          |  |  |  |  |
| bits                                                         | name | s/w h/w default      | desc | cription |  |  |  |  |

| 0     | I_ENABLE_C0_INT              | ro | rw | 0x0 | i_enable_c0 override multiplexer output. Used for debug purposes. (volatile) volatile : true                |
|-------|------------------------------|----|----|-----|-------------------------------------------------------------------------------------------------------------|
| 1     | O_STOPSTATE_C0               | ro | rw | 0x0 | o_stopstate_c0 override multiplexer output. Used for debug purposes. (volatile) volatile : true             |
| 2     | O_ULPSACTIVENOT<br>_C0       | ro | rw | 0x0 | o_ulpsactivenot_c0 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true |
| 3     | I_TURNREQUEST_C<br>0_INT     | ro | rw | 0x0 | i_turnrequest_c0 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true   |
| 4     | I_TURNDISABLE_C<br>0_INT     | ro | rw | 0x0 | i_turndisable_c0 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true   |
| 5     | O_DIRECTION_C0               | ro | rw | 0x0 | o_direction_c0 override multiplexer output. Used for debug purposes. (volatile) volatile: true              |
| 6     | I_FORCERXMODE_C<br>0_INT     | ro | rw | 0x0 | i_forcerxmode_c0 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true   |
| 7     | I_FORCETXSTOPMO<br>DE_C0_INT | ro | rw | 0x0 | i_forcetxstopmode_c0 override multiplexer output. Used for debug purposes. (volatile) volatile: true        |
| 8     | O_ERRESC_C0                  | ro | rw | 0x0 | o_erresc_c0 override multiplexer output. Used for debug purposes. (volatile) volatile : true                |
| 9     | O_ERRSYNCESC_C0              | ro | rw | 0x0 | o_errsyncesc_c0 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true    |
| 10    | O_ERRCONTROL_C0              | ro | rw | 0x0 | o_errcontrol_c0 override multiplexer output. Used for debug purposes. (volatile) volatile : true            |
| 11    | O_ERRCONTENTION<br>LP0_C0    | ro | rw | 0x0 | o_errcontentionlp0_c0 override multiplexer output. Used for debug purposes. (volatile) volatile: true       |
| 12    | O_ERRCONTENTION<br>LP1_C0    | ro | rw | 0x0 | o_errcontentionlp1_c0 override multiplexer output. Used for debug purposes. (volatile) volatile: true       |
| 13    | O_ERRSOTHS_C0                | ro | rw | 0x0 | o_errsoths_c0 override multiplexer output. Used for debug purposes. (volatile) volatile : true              |
| 15:14 | RESERVED_15_14               | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                                       |

| 1.1.1.<br>COR | .167<br>E_DIG_IOCTRL_R_0                                     | Reg. | 0x103C |         |                                                                                                |             |   |  |  |  |
|---------------|--------------------------------------------------------------|------|--------|---------|------------------------------------------------------------------------------------------------|-------------|---|--|--|--|
| _             | Digital hard macro interface observability access: read-only |      |        |         |                                                                                                |             |   |  |  |  |
| bits          | name                                                         | s/w  | h/w    | default |                                                                                                | description | ١ |  |  |  |
| 15:0          | O_RXDATAHS_C0                                                | ro   | rw     | 0x0     | o_rxdatahs_c0 override multiplexer output. Used for debug purposes. (volatile) volatile : true |             |   |  |  |  |

| 1.1.1<br>COR | .168<br>E_DIG_IOCTRL_R_                                      | Reg. | 0x103D |         |                                                                                                |             |   |  |  |  |
|--------------|--------------------------------------------------------------|------|--------|---------|------------------------------------------------------------------------------------------------|-------------|---|--|--|--|
| _            | Digital hard macro interface observability access: read-only |      |        |         |                                                                                                |             |   |  |  |  |
| bits         | name                                                         | s/w  | h/w    | default |                                                                                                | description | 1 |  |  |  |
| 15:0         | O_RXDATAHS_C0                                                | ro   | rw     | 0x0     | o_rxdatahs_c0 override multiplexer output. Used for debug purposes. (volatile) volatile : true |             |   |  |  |  |

| 1.1.1.<br>CORI | .169<br>E_DIG_IOCTRL_R_(                                      | СРНҮ | OVR_14 | Reg.    | 0x103E                                                                                                    |                   |                           |  |  |  |
|----------------|---------------------------------------------------------------|------|--------|---------|-----------------------------------------------------------------------------------------------------------|-------------------|---------------------------|--|--|--|
|                | Digital hard macro interface observability access : read-only |      |        |         |                                                                                                           |                   |                           |  |  |  |
| bits           | name                                                          | s/w  | h/w    | default |                                                                                                           | description       | n                         |  |  |  |
| 1:0            | I_TXSENDALPHS_C<br>0_INT                                      | ro   | rw     | 0x0     | i_txsendalphs_c0 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true |                   |                           |  |  |  |
| 5:2            | I_TXALPCODE0_C0<br>_INT                                       | ro   | rw     | 0x0     | i_txalpcode0_c0 override multiplexer output. Used for debug purposes. (volatile) volatile : true          |                   |                           |  |  |  |
| 9:6            | I_TXALPCODE1_C0<br>_INT                                       | ro   | rw     | 0x0     | i_txalpcode1_c0 override multiplexer output. Used for debu<br>purposes. (volatile)<br>volatile : true     |                   |                           |  |  |  |
| 12:10          | I_ALPWAKESTATE_<br>C0_INT                                     | ro   | rw     | 0x0     | i_alpwakestate_c<br>bug purposes. (vo<br>volatile : true                                                  |                   | exer output. Used for de- |  |  |  |
| 15:13          | RESERVED_15_13                                                | ro   | ro     | 0x0     | Reserved for Futu                                                                                         | ure use and actua | I reset value is 0xX      |  |  |  |

|      | .1.1.170 Ox103F  CORE_DIG_IOCTRL_R_CPHY_PPI_LANE0_OVR_15      |     |     |         |                                                                                                            |                                                                                    |                      |  |  |  |  |
|------|---------------------------------------------------------------|-----|-----|---------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|----------------------|--|--|--|--|
| _    | Digital hard macro interface observability access : read-only |     |     |         |                                                                                                            |                                                                                    |                      |  |  |  |  |
| bits | name                                                          | s/w | h/w | default |                                                                                                            | description                                                                        |                      |  |  |  |  |
| 3:0  | I_TXALPNIBBLE0_<br>C0_INT                                     | ro  | rw  | 0x0     | · ·                                                                                                        | i_txalpnibble0_c0 override multiplexer output. Used for debug purposes. (volatile) |                      |  |  |  |  |
| 7:4  | I_TXALPNIBBLE1_<br>C0_INT                                     | ro  | rw  | 0x0     | i_txalpnibble1_c0 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true |                                                                                    |                      |  |  |  |  |
| 15:8 | RESERVED_15_8                                                 | ro  | ro  | 0x0     | Reserved for Futu                                                                                          | ire use and actua                                                                  | I reset value is 0xX |  |  |  |  |

| 1.1.1                                           | I.1.1.171 CORE_DIG_IOCTRL_RW_AFE_LANE0_CTRL_0 0x1040 |     |     |         |                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|-------------------------------------------------|------------------------------------------------------|-----|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Analog macro lane 0 control access : read-write |                                                      |     |     |         |                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| bits                                            | name                                                 | s/w | h/w | default | description                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 10:0                                            | OA_LANE0_SPARE_<br>IN                                | rw  | ro  | 0x0     | Lane 0 input spare bus (bits[10:9] independent current programmability 0-100% 1-75% 2-150% 3-125%; bit[8] vt drift compensation bypass; bit[7] dcc programmability 0-filter bandwidth 100% 1-filter bandwidth 200%; bits[6:0] spare bus ) This signal is quasi-static. |  |  |  |  |  |
| 11                                              | OA_LANE0_SHORT_<br>LB_EN                             | rw  | ro  | 0x0     | oa_lane0_short_lb_en bit configuration. This signal is quasistatic. Please check table for more details.                                                                                                                                                               |  |  |  |  |  |
| 12                                              | OA_LANE0_HSTX_L<br>OWCAP_EN_OVR_EN                   | rw  | ro  | 0x0     | oa_lane0_hstx_lowcap_en override enable. Active high. Used for debug purposes.                                                                                                                                                                                         |  |  |  |  |  |
| 15:13                                           | RESERVED_15_13                                       | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                                                                                                                                                                  |  |  |  |  |  |

| 1.1.1 | 1.1.1.172 CORE_DIG_IOCTRL_RW_AFE_LANE0_CTRL_1 0x1041 |     |     |         |                                                                      |  |  |  |  |  |
|-------|------------------------------------------------------|-----|-----|---------|----------------------------------------------------------------------|--|--|--|--|--|
|       | Analog macro lane 0 control access : read-write      |     |     |         |                                                                      |  |  |  |  |  |
| bits  | name                                                 | s/w | h/w | default | description                                                          |  |  |  |  |  |
| 4:0   | OA_LANE0_HSRX_D<br>PHY_DDL_BIAS_OV<br>R_VAL          | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_ddl_bias override value. Used for debug purposes. |  |  |  |  |  |
| 11:5  | OA_LANE0_HSRX_D<br>PHY_DLL_FBK_OVR                   | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_dll_fbk override value. Used for debug purposes.  |  |  |  |  |  |

| _VAL                 |    |    |     |                                                       |
|----------------------|----|----|-----|-------------------------------------------------------|
| 15:12 RESERVED_15_12 | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX |

| 1.1.1.                                          | .173 CORE_DIG_IO                                           | CTRL | _RW_ | _AFE_LAN | E0_CTRL_2 Reg. 0x1042                                                                                                                                                                                                                                                                   |  |  |  |  |
|-------------------------------------------------|------------------------------------------------------------|------|------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Analog macro lane 0 control access : read-write |                                                            |      |      |          |                                                                                                                                                                                                                                                                                         |  |  |  |  |
| bits                                            | name                                                       | s/w  | h/w  | default  | description                                                                                                                                                                                                                                                                             |  |  |  |  |
|                                                 | OA_LANE0_SEL_LA<br>NE_CFG                                  | rw   | ro   | 0x0      | Lane 0 D-PHY/C-PHY configuration. 1'b0: D-PHY data lane (when phy_mode is 1'b0); C-PHY slave lane (when phy_mode is 1'b1). 1'b1: D-PHY clock lane (when phy_mode is 1'b0); C-PHY master lane (when phy_mode is 1'b1). This signal is quasi-static. Please check table for more details. |  |  |  |  |
|                                                 | OA_LANE0_HSRX_C<br>PHY_CDR_FBK_FAS<br>T_LOCK_EN_OVR_E<br>N | rw   | ro   | 0x0      | oa_lane0_hsrx_cphy_cdr_fbk_fast_lock_en override enable. Active high. Used for debug purposes.                                                                                                                                                                                          |  |  |  |  |
| 2                                               | OA_LANE0_HSRX_T<br>ERM_EN200OHMS                           | rw   | ro   | 0x0      | Lane 0 HS-RX termination value. Please check table for more details.                                                                                                                                                                                                                    |  |  |  |  |
| 3                                               | OA_LANE0_HSRX_D<br>PHY_DDL_PON_OVR<br>_VAL                 | rw   | ro   | 0x0      | oa_lane0_hsrx_dphy_ddl_pon override value. Used for debug purposes.                                                                                                                                                                                                                     |  |  |  |  |
| 5:4                                             | OA_LANE0_HSTX_L<br>OWCAP_EN_OVR_VA<br>L                    | rw   | ro   | 0x0      | oa_lane0_hstx_lowcap_en override value. Used for debug purposes.                                                                                                                                                                                                                        |  |  |  |  |
| 6                                               | OA_LANE0_HSTX_D<br>IV_EN_OVR_VAL                           | rw   | ro   | 0x0      | oa_lane0_hstx_div_en override value. Used for debug purposes.                                                                                                                                                                                                                           |  |  |  |  |
| 7                                               | OA_LANE0_HSTX_D<br>ATA_BC_OVR_EN                           | rw   | ro   | 0x0      | oa_lane0_hstx_data_ca override enable. Active high. Used for debug purposes.                                                                                                                                                                                                            |  |  |  |  |
| 8                                               | OA_LANE0_HSTX_D<br>ATA_CA_OVR_EN                           | rw   | ro   | 0x0      | oa_lane0_hstx_data_ca override enable. Active high. Used for debug purposes.                                                                                                                                                                                                            |  |  |  |  |
|                                                 | OA_LANE0_HSTX_T<br>ERM_EN_OVR_VAL                          | rw   | ro   | 0x0      | oa_lane0_hstx_term_en override value. Used for debug purposes.                                                                                                                                                                                                                          |  |  |  |  |
|                                                 | OA_LANE0_HSRX_D<br>PHY_DDL_EN_OVR_<br>EN                   | rw   | ro   | 0x0      | oa_lane0_hsrx_dphy_ddl_en override enable. Active high. Used for debug purposes.                                                                                                                                                                                                        |  |  |  |  |
| 12                                              | OA_LANE0_HSRX_C<br>DPHY_SEL_FAST_O<br>VR_EN                | rw   | ro   | 0x0      | oa_lane0_hsrx_cdphy_sel_fast override enable. Active high. Used for debug purposes.                                                                                                                                                                                                     |  |  |  |  |
| 15:13                                           | RESERVED_15_13                                             | ro   | ro   | 0x0      | Reserved for Future use and actual reset value is 0xX                                                                                                                                                                                                                                   |  |  |  |  |

| 1.1.1.174 CORE_DIG_IOCTRL_RW_AFE_LANE0_CTRL_3 0x1043 |                                    |     |     |         |                                                                                                                                                                                                                   |  |  |  |  |
|------------------------------------------------------|------------------------------------|-----|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Analog macro lane 0 control access : read-write      |                                    |     |     |         |                                                                                                                                                                                                                   |  |  |  |  |
| bits                                                 | name                               | s/w | h/w | default | description                                                                                                                                                                                                       |  |  |  |  |
| 1:0                                                  | OA_LANE0_HSTX_P<br>ON_OVR_VAL      | rw  | ro  | 0x0     | oa_lane0_hstx_pon override value. Used for debug purposes.                                                                                                                                                        |  |  |  |  |
| 3:2                                                  | OA_LANE0_HSTX_B<br>OOST_EN_OVR_VAL | rw  | ro  | 0x0     | oa_lane0_hstx_boost_en override value. Used for debug purposes.                                                                                                                                                   |  |  |  |  |
| 4                                                    | OA_LANE0_HSTX_S<br>EL_PHASE0       | rw  | ro  | 0x1     | Lane 0 HS-TX clock phase selection. 1'b0: 90 (for D-PHY clock lane configuration). 1'b1: 0 (for both C-PHY and D-PHY data lane configurations). This signal is quasi-static. Please check table for more details. |  |  |  |  |
| 7:5                                                  | OA_LANE0_HSTX_E<br>QA              | rw  | ro  | 0x0     | Lane 0 HS-TX de-emphasis word (upper-half). This signal is quasi-static. Please check table for more details.                                                                                                     |  |  |  |  |
| 8                                                    | OA_LANE0_HSTX_S<br>EL_CLKLB        | rw  | ro  | 0x1     | Lane 0 HS-TX clock source. 1'b0: External PLL clock. 1'b1: Common block internal DCO clock. This signal is quasi-static.                                                                                          |  |  |  |  |
| 9                                                    | OA_LANE0_LPTX_D<br>IN_DN_OVR_VAL   | rw  | ro  | 0x0     | oa_lane0_lptx_din_dn override value. Used for debug purposes.                                                                                                                                                     |  |  |  |  |
| 10                                                   | OA_LANE0_LPTX_D<br>IN_DP_OVR_VAL   | rw  | ro  | 0x0     | oa_lane0_lptx_din_dp override value. Used for debug purposes.                                                                                                                                                     |  |  |  |  |

Copyright 2020 Cruise LLC Page 67 of 193

| 11    | OA_LANE0_HSRX_D<br>PHY_DDL_DCC_EN_<br>OVR_VAL               | rw | ro | 0x0 | oa_lane0_hsrx_dphy_ddl_dcc_en override value. Used for debug purposes.           |
|-------|-------------------------------------------------------------|----|----|-----|----------------------------------------------------------------------------------|
| 12    | OA_LANE0_HSRX_D<br>PHY_DDL_EN_OVR_<br>VAL                   | rw | ro | 0x0 | oa_lane0_hsrx_dphy_ddl_en override value. Used for debug purposes.               |
| 13    | OA_LANE0_HSRX_C<br>PHY_CDR_FBK_FAS<br>T_LOCK_EN_OVR_V<br>AL | rw | ro | 0x0 | oa_lane0_hsrx_cphy_cdr_fbk_fast_lock_en override value. Used for debug purposes. |
| 15:14 | RESERVED_15_14                                              | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                            |

| 1.1.1                                           | 1.1.1.175 CORE_DIG_IOCTRL_RW_AFE_LANE0_CTRL_4 0x1044 |     |     |         |                                                                                                               |  |  |  |  |
|-------------------------------------------------|------------------------------------------------------|-----|-----|---------|---------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Analog macro lane 0 control access : read-write |                                                      |     |     |         |                                                                                                               |  |  |  |  |
| bits                                            | name                                                 | s/w | h/w | default | description                                                                                                   |  |  |  |  |
| 0                                               | OA_LANE0_HSTX_P<br>ON_OVR_EN                         | rw  | ro  | 0x0     | oa_lane0_hstx_pon override enable. Active high. Used for debug purposes.                                      |  |  |  |  |
| 1                                               | OA_LANE0_HSTX_B<br>OOST_EN_OVR_EN                    | rw  | ro  | 0x0     | oa_lane0_hstx_boost_en override enable. Active high. Used for debug purposes.                                 |  |  |  |  |
| 4:2                                             | OA_LANE0_HSTX_E<br>QB                                | rw  | ro  | 0x0     | Lane 0 HS-TX de-emphasis word (lower-half). This signal is quasi-static. Please check table for more details. |  |  |  |  |
| 5                                               | OA_LANE0_HSTX_C<br>LK_OBS_EN                         | rw  | ro  | 0x0     | Lane 0 HS clock pattern driven in the lines (debug feature). Active high. This signal is quasi-static.        |  |  |  |  |
| 6                                               | OA_LANE0_LPTX_D<br>IN_DN_OVR_EN                      | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_ddl_dcc_en override enable. Active high. Used for debug purposes.                          |  |  |  |  |
| 7                                               | OA_LANE0_LPTX_D<br>IN_DP_OVR_EN                      | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_ddl_dcc_en override enable. Active high. Used for debug purposes.                          |  |  |  |  |
| 9:8                                             | OA_LANE0_LPTX_S<br>R_BYPASS_EN                       | rw  | ro  | 0x0     | oa_lane0_lptx_sr_bypass_en override enable. Active high. Used for debug purposes.                             |  |  |  |  |
| 10                                              | OA_LANE0_HSTX_T<br>ERM_EN_OVR_EN                     | rw  | ro  | 0x0     | oa_lane0_hstx_term_en override enable. Active high. Used for debug purposes.                                  |  |  |  |  |
| 11                                              | OA_LANE0_HSRX_D<br>PHY_DDL_DCC_EN_<br>OVR_EN         | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_ddl_dcc_en override enable. Active high. Used for debug purposes.                          |  |  |  |  |
| 15:12                                           | RESERVED_15_12                                       | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                         |  |  |  |  |

| 1.1.1                                           | 1.1.1.176 CORE_DIG_IOCTRL_RW_AFE_LANE0_CTRL_5 0x1045 |     |     |         |  |             |   |  |  |  |
|-------------------------------------------------|------------------------------------------------------|-----|-----|---------|--|-------------|---|--|--|--|
| Analog macro lane 0 control access : read-write |                                                      |     |     |         |  |             |   |  |  |  |
|                                                 |                                                      |     |     |         |  |             |   |  |  |  |
| bits                                            | name                                                 | s/w | h/w | default |  | description | n |  |  |  |

| 1.1.1 | .1.1.177 CORE_DIG_IOCTRL_RW_AFE_LANE0_CTRL_6    |     |     |         |                                                                |                    |                           |  |  |
|-------|-------------------------------------------------|-----|-----|---------|----------------------------------------------------------------|--------------------|---------------------------|--|--|
|       | Analog macro lane 0 control access : read-write |     |     |         |                                                                |                    |                           |  |  |
| bits  | name                                            | s/w | h/w | default |                                                                | description        | 1                         |  |  |
| 13:0  | OA_LANE0_HSTX_D<br>ATA_BC_OVR_VAL               | rw  | ro  | 0x0     | oa_lane0_hstx_daposes.                                         | ata_bc override va | alue. Used for debug pur- |  |  |
| 14    | OA_LANE0_HSTX_D<br>ATA_AB_DPHY_OVR<br>_EN       | rw  | ro  | 0x0     | oa_lane0_hstx_daugedalane0_hstx_daugedalane0_hstx_daugedalane0 |                    | ride enable. Active high. |  |  |
| 15    | OA_LANE0_HSRX_D<br>PHY_DDL_PON_OVR<br>_EN       | rw  | ro  | 0x0     | oa_lane0_hsrx_d<br>Used for debug p                            |                    | ride enable. Active high. |  |  |

Copyright 2020 Cruise LLC Page 68 of 193

| 1.1.1. | 1.1.1.178 CORE_DIG_IOCTRL_RW_AFE_LANE0_CTRL_7 0x1047 |     |     |         |                                                                                                                      |  |  |  |  |  |
|--------|------------------------------------------------------|-----|-----|---------|----------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|        | Analog macro lane 0 control access : read-write      |     |     |         |                                                                                                                      |  |  |  |  |  |
| bits   | name                                                 | s/w | h/w | default | description                                                                                                          |  |  |  |  |  |
| 13:0   | OA_LANE0_HSTX_D<br>ATA_CA_OVR_VAL                    | rw  | ro  | 0x0     | oa_lane0_hstx_data_ca override value. Used for debug purposes.                                                       |  |  |  |  |  |
| 15:14  | OA_LANE0_HSRX_G<br>MODE                              | rw  | ro  | 0x2     | Lane 0 HS-RX preamplifier bandwidth configuration. This signal is quasi-static. Please check table for more details. |  |  |  |  |  |

| 1.1.1. | .179 CORE_DIG_IO                              | CTRL | _RW_ | AFE_LAN | E0_CTRL_8 Reg. 0x1048                                                                                                                     |
|--------|-----------------------------------------------|------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------|
|        | g macro lane 0 control<br>ss : read-write     |      |      |         |                                                                                                                                           |
| bits   | name                                          | s/w  | h/w  | default | description                                                                                                                               |
| 1:0    | OA_LANE0_LPTX_E<br>N_OVR_VAL                  | rw   | ro   | 0x0     | oa_lane0_lptx_en override value. Used for debug purposes.                                                                                 |
| 3:2    | OA_LANE0_LPTX_P<br>ON_OVR_VAL                 | rw   | ro   | 0x0     | oa_lane0_lptx_pon override value. Used for debug purposes.                                                                                |
| 5:4    | OA_LANE0_LPTX_P<br>ULLDWN_EN_OVR_V<br>AL      | rw   | ro   | 0x0     | oa_lane0_lptx_pulldwn_en override value. Used for debug purposes.                                                                         |
| 6      | OA_LANE0_LPRX_L<br>P_PON_OVR_EN               | rw   | ro   | 0x0     | oa_lane0_lprx_lp_pon override enable. Active high. Used for debug purposes.                                                               |
| 7      | OA_LANE0_LPRX_C<br>D_PON_OVR_EN               | rw   | ro   | 0x0     | oa_lane0_lprx_cd_pon override enable. Active high. Used for debug purposes.                                                               |
| 8      | OA_LANE0_LPRX_U<br>LP_PON_OVR_EN              | rw   | ro   | 0x0     | oa_lane0_lprx_ulp_pon override enable. Active high. Used for debug purposes.                                                              |
| 9      | OA_LANE0_HSRX_C<br>PHY_CDR_FBK_EN_<br>OVR_VAL | rw   | ro   | 0x0     | oa_lane0_hsrx_cphy_cdr_fbk_en override value. Used for debug purposes.                                                                    |
| 13:10  | OA_LANE0_HSRX_C<br>PHY_CDR_FBK_CAP<br>_PROG   | rw   | ro   | 0x7     | Lane 0 C-PHY low-pass filter bandwidth (symbol rate dependent). This signal is quasi-static. Please check table for more details.         |
| 14     | OA_LANE0_HSRX_V<br>CM_DET_SYNC_BYP<br>ASS     | rw   | ro   | 0x0     | Enable vcm detector filter bypass which controls CDR input propagation. This signal is quasi-static. Please check table for more details. |
| 15     | RESERVED_15_15                                | ro   | ro   | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                                     |

| 1.1.1                                           | 1.1.1.180 CORE_DIG_IOCTRL_RW_AFE_LANE0_CTRL_9 0x1049 |     |     |         |                                                                                      |  |  |  |  |
|-------------------------------------------------|------------------------------------------------------|-----|-----|---------|--------------------------------------------------------------------------------------|--|--|--|--|
| Analog macro lane 0 control access : read-write |                                                      |     |     |         |                                                                                      |  |  |  |  |
| bits                                            | name                                                 | s/w | h/w | default | description                                                                          |  |  |  |  |
| 1:0                                             | OA_LANE0_LPRX_L<br>P_PON_OVR_VAL                     | rw  | ro  | 0x0     | oa_lane0_lprx_lp_pon override value. Used for debug purposes.                        |  |  |  |  |
| 3:2                                             | OA_LANE0_LPRX_C<br>D_PON_OVR_VAL                     | rw  | ro  | 0x0     | oa_lane0_lprx_cd_pon override value. Used for debug purposes.                        |  |  |  |  |
| 5:4                                             | OA_LANE0_LPRX_U<br>LP_PON_OVR_VAL                    | rw  | ro  | 0x0     | oa_lane0_lprx_ulp_pon override value. Used for debug purposes.                       |  |  |  |  |
| 6                                               | OA_LANE0_LPTX_E<br>N_OVR_EN                          | rw  | ro  | 0x0     | oa_lane0_lptx_en override enable. Active high. Used for debug purposes.              |  |  |  |  |
| 7                                               | OA_LANE0_LPTX_P<br>ON_OVR_EN                         | rw  | ro  | 0x0     | oa_lane0_lptx_pon override enable. Active high. Used for debug purposes.             |  |  |  |  |
| 8                                               | OA_LANE0_LPTX_P<br>ULLDWN_EN_OVR_E<br>N              | rw  | ro  | 0x0     | oa_lane0_lptx_pulldwn_en override enable. Active high. Used for debug purposes.      |  |  |  |  |
| 9                                               | OA_LANE0_HSRX_C<br>PHY_CDR_FBK_EN_<br>OVR_EN         | rw  | ro  | 0x0     | oa_lane0_hsrx_cphy_cdr_fbk_en override enable. Active high. Used for debug purposes. |  |  |  |  |
| 10                                              | OA_LANE0_HSRX_C<br>PHY_MASK_CHANGE<br>_OVR_VAL       | rw  | ro  | 0x0     | oa_lane0_hsrx_cphy_mask_change override value. Used for debug purposes.              |  |  |  |  |

| 11    | OA_LANE0_HSRX_C<br>PHY_DELAY_OVR_E<br>N      | rw | ro | 0x0 | oa_lane0_hsrx_cphy_delay override enable. Active high. Used for debug purposes.    |
|-------|----------------------------------------------|----|----|-----|------------------------------------------------------------------------------------|
| 12    | OA_LANE0_HSRX_C<br>DPHY_SEL_FAST_O<br>VR_VAL | rw | ro | 0x1 | oa_lane0_hsrx_cdphy_sel_fast override value. Please check table for more details.  |
| 14:13 | OA_LANE0_HSRX_C<br>DPHY_SEL_TYPE             | rw | ro | 0x0 | oa_lane0_hsrx_cdphy_sel_type override value. Active high. Used for debug purposes. |
| 15    | RESERVED_15_15                               | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                              |

| 1.1.1.181 CORE_DIG_IOCTRL_RW_AFE_LANE0_CTRL_10 0x104A |                                          |     |     |         |                                                                                                                                       |  |  |
|-------------------------------------------------------|------------------------------------------|-----|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Analog macro lane 0 control access : read-write       |                                          |     |     |         |                                                                                                                                       |  |  |
| bits                                                  | name                                     | s/w | h/w | default | description                                                                                                                           |  |  |
| 2:0                                                   | OA_LANE0_HSRX_E<br>QUALIZER_OVR_VA<br>L  | rw  | ro  | 0x0     | oa_lane0_hsrx_equalizer override value. Used for debug purposes.                                                                      |  |  |
| 5:3                                                   | OA_LANE0_HSRX_H<br>S_CLK_DIV             | rw  | ro  | 0x7     | Lane 0 D-PHY DDR clock lane divider (data rate dependent). This signal is quasi-static. Please check table for more details.          |  |  |
| 6                                                     | OA_LANE0_HSRX_S<br>EL_GATED_POLARI<br>TY | rw  | ro  | 0x0     | Lane <0> deserializer output polarity (D-PHY related). Active high. This signal is quasi-static. Please check table for more details. |  |  |
| 9:7                                                   | OA_LANE0_HSRX_C<br>PHY_CDR_DIV           | rw  | ro  | 0x5     | Lane 0 C-PHY oscillation clock divider (for calibration). This signal is quasi-static. Please check table for more details.           |  |  |
| 14:10                                                 | OA_LANE0_HSRX_C<br>PHY_DELAY_OVR_V<br>AL | rw  | ro  | 0x0     | oa_lane0_hsrx_cphy_delay override value. Used for debug purposes.                                                                     |  |  |
| 15                                                    | RESERVED_15_15                           | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                                 |  |  |

| 1.1.1.182 CORE_DIG_IOCTRL_RW_AFE_LANE0_CTRL_11 0x104B |                                                    |     |     |         |                                                                                                                                     |  |
|-------------------------------------------------------|----------------------------------------------------|-----|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------|--|
| Analog macro lane 0 control access : read-write       |                                                    |     |     |         |                                                                                                                                     |  |
| bits                                                  | name                                               | s/w | h/w | default | description                                                                                                                         |  |
| 0                                                     | OA_LANE0_HSRX_T<br>ERM_RIGHT_EN_OV<br>R_VAL        | rw  | ro  | 0x0     | oa_lane0_hsrx_term_right_en override value. Used for debug purposes.                                                                |  |
| 1                                                     | OA_LANE0_HSRX_T<br>ERM_LEFT_EN_OVR<br>_VAL         | rw  | ro  | 0x0     | oa_lane0_hsrx_term_left_en override value. Used for debug purposes.                                                                 |  |
| 2                                                     | OA_LANE0_HSRX_D<br>PHY_CLK_CHANNEL<br>_PULL_EN     | rw  | ro  | 0x0     | Lane 0 D-PHY clock channel pull-up/pull-down enable. Active high. This signal is quasi-static. Please check table for more details. |  |
| 3                                                     | OA_LANE0_HSRX_H<br>S_CLK_DIV_EN_OV<br>R_VAL        | rw  | ro  | 0x0     | oa_lane0_hsrx_hs_clk_div_en override value. Used for debug purposes.                                                                |  |
| 4                                                     | OA_LANE0_HSRX_D<br>ESERIALIZER_EN_<br>OVR_VAL      | rw  | ro  | 0x0     | oa_lane0_hsrx_deserializer_en override value. Used for debug purposes.                                                              |  |
| 5                                                     | OA_LANE0_HSRX_D<br>ESERIALIZER_DAT<br>A_EN_OVR_VAL | rw  | ro  | 0x0     | oa_lane0_hsrx_deserializer_data_en override value. Used for debug purposes.                                                         |  |
| 6                                                     | OA_LANE0_HSRX_D<br>ESERIALIZER_DIV<br>_EN_OVR_VAL  | rw  | ro  | 0x0     | oa_lane0_hsrx_deserializer_div_en override value. Used for debug purposes.                                                          |  |
| 7                                                     | OA_LANE0_HSRX_O<br>FFCAL_OBS_EN_OV<br>R_VAL        | rw  | ro  | 0x0     | oa_lane0_hsrx_offcal_obs_en override value. Used for debug purposes.                                                                |  |
| 8                                                     | OA_LANE0_HSRX_V<br>CM_DET_PON_OVR_<br>VAL          | rw  | ro  | 0x0     | oa_lane0_hsrx_vcm_det_pon override value. Used for debug purposes.                                                                  |  |
| 9                                                     | OA_LANE0_HSRX_V<br>CM_DET_OUT_EN_O                 | rw  | ro  | 0x0     | oa_lane0_hsrx_vcm_det_out_en override value. Used for debug purposes.                                                               |  |

|    | VR_VAL                                               |    |    |     |                                                                                       |
|----|------------------------------------------------------|----|----|-----|---------------------------------------------------------------------------------------|
| 10 | OA_LANE0_HSRX_C<br>PHY_ALP_DET_RIG<br>HT_PON_OVR_VAL | rw | ro | 0x0 | oa_lane0_hsrx_cphy_alp_det_right_pon override value. Used for debug purposes.         |
| 11 | OA_LANE0_HSRX_C<br>PHY_ALP_DET_LEF<br>T_PON_OVR_VAL  | rw | ro | 0x0 | oa_lane0_hsrx_cphy_alp_det_left_pon override value. Used for debug purposes.          |
| 12 | OA_LANE0_HSRX_C<br>PHY_MASK_CHANGE<br>_OVR_EN        | rw | ro | 0x0 | oa_lane0_hsrx_cphy_mask_change override enable. Active high. Used for debug purposes. |
| 13 | OA_LANE0_HSRX_P<br>ON_OVR_EN                         | rw | ro | 0x0 | oa_lane0_hsrx_pon override enable. Active high. Used for debug purposes.              |
| 14 | OA_LANE0_HSRX_E<br>N_OVR_EN                          | rw | ro | 0x0 | oa_lane0_hsrx_en override enable. Active high. Used for debug purposes.               |
| 15 | OA_LANE0_HSTX_D<br>IV_EN_OVR_EN                      | rw | ro | 0x0 | oa_lane0_hstx_div_en override enable. Active high. Used for debug purposes.           |

| 1.1.1                                           | .183 CORE_DIG_IO                                    | CTRL | _RW_ | _AFE_LAN | E0_CTRL_12                                                                                                                  |  |  |
|-------------------------------------------------|-----------------------------------------------------|------|------|----------|-----------------------------------------------------------------------------------------------------------------------------|--|--|
| Analog macro lane 0 control access : read-write |                                                     |      |      |          |                                                                                                                             |  |  |
| bits                                            | name                                                | s/w  | h/w  | default  | description                                                                                                                 |  |  |
| 0                                               | OA_LANE0_HSRX_T<br>ERM_RIGHT_EN_OV<br>R_EN          | rw   | ro   | 0x0      | oa_lane0_hsrx_term_right_en override enable. Active high. Used for debug purposes.                                          |  |  |
| 1                                               | OA_LANE0_HSRX_T<br>ERM_LEFT_EN_OVR<br>_EN           | rw   | ro   | 0x0      | oa_lane0_hsrx_term_left_en override enable. Active high. Used for debug purposes.                                           |  |  |
| 2                                               | OA_LANE0_HSRX_H<br>S_CLK_DIV_EN_OV<br>R_EN          | rw   | ro   | 0x0      | oa_lane0_hsrx_hs_clk_div_en override enable. Active high. Used for debug purposes.                                          |  |  |
| 3                                               | OA_LANE0_HSRX_D<br>ESERIALIZER_EN_<br>OVR_EN        | rw   | ro   | 0x0      | oa_lane0_hsrx_deserializer_en override enable. Active high. Used for debug purposes.                                        |  |  |
| 4                                               | OA_LANE0_HSRX_D<br>ESERIALIZER_DAT<br>A_EN_OVR_EN   | rw   | ro   | 0x0      | oa_lane0_hsrx_deserializer_data_en override enable. Active high. Used for debug purposes.                                   |  |  |
| 5                                               | OA_LANE0_HSRX_D<br>ESERIALIZER_DIV<br>_EN_OVR_EN    | rw   | ro   | 0x0      | oa_lane0_hsrx_deserializer_div_en override enable. Active high. Used for debug purposes.                                    |  |  |
| 6                                               | OA_LANE0_HSRX_O<br>FFCAL_OBS_EN_OV<br>R_EN          | rw   | ro   | 0x0      | oa_lane0_hsrx_offcal_obs_en override enable. Active high. Used for debug purposes.                                          |  |  |
| 7                                               | OA_LANE0_HSRX_V<br>CM_DET_PON_OVR_<br>EN            | rw   | ro   | 0x0      | oa_lane0_hsrx_vcm_det_pon override enable. Active high. Used for debug purposes.                                            |  |  |
| 8                                               | OA_LANE0_HSRX_V<br>CM_DET_OUT_EN_O<br>VR_EN         | rw   | ro   | 0x0      | oa_lane0_hsrx_vcm_det_out_en override enable. Active high. Used for debug purposes.                                         |  |  |
| 9                                               | OA_LANE0_HSRX_C<br>PHY_ALP_DET_RIG<br>HT_PON_OVR_EN | rw   | ro   | 0x0      | oa_lane0_hsrx_cphy_alp_det_right_pon override enable. Active high. Used for debug purposes.                                 |  |  |
| 10                                              | OA_LANE0_HSRX_C<br>PHY_ALP_DET_LEF<br>T_PON_OVR_EN  | rw   | ro   | 0x0      | oa_lane0_hsrx_cphy_alp_det_left_pon override enable. Active high. Used for debug purposes.                                  |  |  |
|                                                 | OA_LANE0_HSRX_P<br>ON_OVR_VAL                       | rw   | ro   | 0x0      | oa_lane0_hsrx_pon override value. Used for debug purposes.                                                                  |  |  |
|                                                 | OA_LANE0_HSRX_E<br>N_OVR_VAL                        | rw   | ro   | 0x0      | oa_lane0_hsrx_en override value. Used for debug purposes.                                                                   |  |  |
| 15                                              | OA_LANE0_HSRX_C<br>PHY_SR_BYPASS_Z                  | rw   | ro   | 0x0      | Enable for the slew rate control latch bypass inside CDR. This signal is quasi-static. Please check table for more details. |  |  |

| 1.1.1.184 CORE_DIG_IOCTRL_RW_AFE_LANE0_CTRL_13 | Reg. | 0x104D |
|------------------------------------------------|------|--------|
|------------------------------------------------|------|--------|

Copyright 2020 Cruise LLC Page 71 of 193

|       | ng macro lane 0 control<br>es : read-write            |     |     |         |                                                                                                               |
|-------|-------------------------------------------------------|-----|-----|---------|---------------------------------------------------------------------------------------------------------------|
| bits  | name                                                  | s/w | h/w | default | description                                                                                                   |
| 0     | OA_LANE0_HSRX_D<br>PHY_DDL_BIAS_BY<br>PASS_EN_OVR_VAL | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_ddl_bias_bypass_en override value. Used for debug purposes.                                |
| 1     | OA_LANE0_HSRX_D<br>PHY_DDL_BYPASS_<br>EN_OVR_VAL      | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_ddl_bypass_en override value. Used for debug purposes.                                     |
| 2     | OA_LANE0_HSRX_D<br>PHY_DDL_PHASE_C<br>HANGE_OVR_VAL   | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_ddl_phase_change override value. Used for debug purposes.                                  |
| 3     | OA_LANE0_HSRX_D<br>PHY_DLL_EN_OVR_<br>VAL             | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_dll_en override value. Used for debug purposes.                                            |
| 4     | OA_LANE0_HSRX_D<br>PHY_PREAMBLE_CA<br>L_EN_OVR_VAL    | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_preamble_cal_en override value. Used for debug purposes.                                   |
| 9:5   | OA_LANE0_HSRX_D<br>PHY_DDL_VT_COMP<br>_BIAS_OVR_VAL   | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_ddl_vt_comp_bias override value. Used for debug purposes.                                  |
| 10    | OA_LANE0_HSRX_D<br>PHY_DATA_DELAY_<br>OVR_EN          | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_data_delay override enable. Active high. Used for debug purposes.                          |
| 13:11 | OA_LANE0_HSRX_D<br>PHY_DDL_DIV                        | rw  | ro  | 0x2     | Lane 0 HS-RX DDL oscillation clock divider. This signal is quasi-static. Please check table for more details. |
| 15:14 | OA_LANE0_HSRX_C<br>PHY_FINE_RANGE                     | rw  | ro  | 0x0     | Delay line fine delay cell setting for DDL. This signal is quasi-static. Please check table for more details. |

| 1.1.1                                           | 1.1.1.185 CORE_DIG_IOCTRL_RW_AFE_LANE0_CTRL_14 0x104E |     |     |         |                                                                                              |  |  |
|-------------------------------------------------|-------------------------------------------------------|-----|-----|---------|----------------------------------------------------------------------------------------------|--|--|
| Analog macro lane 0 control access : read-write |                                                       |     |     |         |                                                                                              |  |  |
| bits                                            | name                                                  | s/w | h/w | default | description                                                                                  |  |  |
| 0                                               | OA_LANE0_HSRX_D<br>PHY_DDL_BIAS_BY<br>PASS_EN_OVR_EN  | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_ddl_bias_bypass_en override enable. Active high. Used for debug purposes. |  |  |
| 1                                               | OA_LANE0_HSRX_D<br>PHY_DDL_BYPASS_<br>EN_OVR_EN       | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_ddl_bypass_en override enable. Active high. Used for debug purposes.      |  |  |
| 2                                               | OA_LANE0_HSRX_D<br>PHY_DDL_PHASE_C<br>HANGE_OVR_EN    | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_ddl_phase_change override enable. Active high. Used for debug purposes.   |  |  |
| 3                                               | OA_LANE0_HSRX_D<br>PHY_DLL_EN_OVR_<br>EN              | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_dll_en override enable. Active high. Used for debug purposes.             |  |  |
| 4                                               | OA_LANE0_HSRX_D<br>PHY_PREAMBLE_CA<br>L_EN_OVR_EN     | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_preamble_cal_en override enable. Active high. Used for debug purposes.    |  |  |
| 5                                               | OA_LANE0_HSRX_D<br>PHY_DDL_VT_COMP<br>_EN_OVR_EN      | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_ddl_vt_comp_en override enable. Used for debug purposes.                  |  |  |
| 9:6                                             | OA_LANE0_HSRX_D<br>PHY_DATA_DELAY_<br>OVR_VAL         | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_data_delay override value. Used for debug purposes.                       |  |  |
| 10                                              | OA_LANE0_HSRX_D<br>PHY_DDL_BIAS_OV<br>R_EN            | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_ddl_bias override enable. Active high. Used for debug purposes.           |  |  |
| 11                                              | OA_LANE0_HSRX_D<br>PHY_DDL_COARSE_<br>BANK_OVR_EN     | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_ddl_coarse_bank override enable. Active high. Used for debug purposes.    |  |  |
| 12                                              | OA_LANE0_HSRX_D<br>PHY_DDL_TUNE_MO<br>DE_OVR_EN       | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_ddl_tune_mode override enable. Active high. Used for debug purposes.      |  |  |
| 13                                              | OA_LANE0_HSRX_D<br>PHY_DLL_FBK_OVR                    | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_dll_fbk override enable. Active high. Used for debug purposes.            |  |  |

|    | _EN                                |    |    |     |                                                                                |
|----|------------------------------------|----|----|-----|--------------------------------------------------------------------------------|
| 14 | OA_LANE0_HSRX_E<br>QUALIZER OVR EN | rw | ro | 0x0 | oa_lane0_hsrx_equalizer override enable. Active high. Used for debug purposes. |
| 15 | RESERVED_15_15                     | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                          |

| 1.1.1                                           | .1.1.186 CORE_DIG_IOCTRL_RW_AFE_LANE0_CTRL_15 0x104F |     |     |         |                                                                               |  |  |  |  |  |
|-------------------------------------------------|------------------------------------------------------|-----|-----|---------|-------------------------------------------------------------------------------|--|--|--|--|--|
| Analog macro lane 0 control access : read-write |                                                      |     |     |         |                                                                               |  |  |  |  |  |
| bits                                            | name                                                 | s/w | h/w | default | description                                                                   |  |  |  |  |  |
| 3:0                                             | OA_LANE0_HSRX_D<br>PHY_DDL_COARSE_<br>BANK_OVR_VAL   | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_ddl_coarse_bank override value. Used for debug purposes.   |  |  |  |  |  |
| 5:4                                             | OA_LANE0_HSRX_D<br>PHY_DDL_TUNE_MO<br>DE_OVR_VAL     | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_ddl_tune_mode override value. Used for debug purposes.     |  |  |  |  |  |
| 6                                               | OA_LANE0_HSRX_D PHY_DDL_VT_COMP _EN_OVR_VAL          | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_ddl_vt_comp_en override value. Used for debug purposes.    |  |  |  |  |  |
| 7                                               | OA_LANE0_HSRX_D<br>PHY_DDL_VT_COMP<br>_BIAS_OVR_EN   | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_ddl_vt_comp_bias override enable. Used for debug purposes. |  |  |  |  |  |
| 15:8                                            | RESERVED_15_8                                        | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                         |  |  |  |  |  |

| 1.1.1                                           | 1.1.1.187 CORE_DIG_IOCTRL_RW_AFE_LANE0_CTRL_16 0x1050 |     |     |         |                                                                                                                          |  |  |  |  |
|-------------------------------------------------|-------------------------------------------------------|-----|-----|---------|--------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Analog macro lane 0 control access : read-write |                                                       |     |     |         |                                                                                                                          |  |  |  |  |
| bits                                            | name                                                  | s/w | h/w | default | description                                                                                                              |  |  |  |  |
| 2:0                                             | OA_LANE0_HSRX_D<br>PHY_DLL_CP_PROG                    | rw  | ro  | 0x4     | Lane 0 D-PHY HS-RX DDL charge pump gain configuration. This signal is quasi-static. Please check table for more details. |  |  |  |  |
| 4:3                                             | OA_LANE0_HSRX_D<br>PHY_CLK_CHANNEL                    | rw  | ro  | 0x0     | Lane 0 D-PHY HS-RX clock channel selection. This signal is quasi-static. Please check table for more details.            |  |  |  |  |
| 5                                               | OA_LANE0_HSRX_O<br>FFCAL_RIGHT_OVR<br>_EN             | rw  | ro  | 0x0     | oa_lane0_hsrx_offcal_right override enable. Active high. Used for debug purposes.                                        |  |  |  |  |
| 6                                               | OA_LANE0_HSRX_O<br>FFCAL_LEFT_OVR_<br>EN              | rw  | ro  | 0x0     | oa_lane0_hsrx_offcal_left override enable. Active high. Used for debug purposes.                                         |  |  |  |  |
| 7                                               | OA_LANE0_HSRX_D<br>PHY_DDL_PHASE_R<br>IGHT_OVR_EN     | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_ddl_phase_right override enable. Active high. Used for debug purposes.                                |  |  |  |  |
| 8                                               | OA_LANE0_HSRX_D<br>PHY_DDL_PHASE_M<br>ID_OVR_EN       | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_ddl_phase_mid override enable. Active high. Used for debug purposes.                                  |  |  |  |  |
| 9                                               | OA_LANE0_HSRX_D<br>PHY_DDL_PHASE_L<br>EFT_OVR_EN      | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_ddl_phase_left override enable. Active high. Used for debug purposes.                                 |  |  |  |  |
| 10                                              | OA_LANE0_HSRX_M<br>ODE_OVR_EN                         | rw  | ro  | 0x0     | oa_lane0_hsrx_mode override enable. Active high. Used for debug purposes.                                                |  |  |  |  |
| 15:11                                           | OA_LANE0_ATB_SW                                       | rw  | ro  | 0x0     | Lane 0 analog test bus signal selection. This signal is quasistatic. Please check table for more details.                |  |  |  |  |

| 1.1.1 | 1.1.1.188 CORE_DIG_IOCTRL_RW_AFE_LANE0_CTRL_17 0x1051 |     |     |         |                            |                    |                         |  |  |  |
|-------|-------------------------------------------------------|-----|-----|---------|----------------------------|--------------------|-------------------------|--|--|--|
|       | Analog macro lane 0 control access : read-write       |     |     |         |                            |                    |                         |  |  |  |
| bits  | name                                                  | s/w | h/w | default |                            | description        | า                       |  |  |  |
| 7:0   | OA_LANE0_HSRX_O<br>FFCAL_RIGHT_OVR<br>_VAL            | rw  | ro  | 0x0     | oa_lane0_hsrx_of purposes. | fcal_right overrid | e value. Used for debug |  |  |  |

Copyright 2020 Cruise LLC Page 73 of 193

| 15:8 | OA_LANE0_HSRX_O | rw | ro | 0x0 | oa_lane0_hsrx_offcal_left override value. Used for debug |
|------|-----------------|----|----|-----|----------------------------------------------------------|
|      | FFCAL_LEFT_OVR_ |    |    |     | purposes.                                                |
|      | VAL             |    |    |     |                                                          |

| 1.1.1.                                          | 1.1.1.189 CORE_DIG_IOCTRL_RW_AFE_LANE0_CTRL_18 0x1052 |     |     |         |                                                                             |  |  |  |  |
|-------------------------------------------------|-------------------------------------------------------|-----|-----|---------|-----------------------------------------------------------------------------|--|--|--|--|
| Analog macro lane 0 control access : read-write |                                                       |     |     |         |                                                                             |  |  |  |  |
| bits                                            | name                                                  | s/w | h/w | default | description                                                                 |  |  |  |  |
|                                                 | OA_LANE0_HSRX_D<br>PHY_DDL_PHASE_R<br>IGHT_OVR_VAL    | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_ddl_phase_right override value. Used for debug purposes. |  |  |  |  |
| 15:11                                           | RESERVED_15_11                                        | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                       |  |  |  |  |

| 1.1.1 | 1.1.1.190 CORE_DIG_IOCTRL_RW_AFE_LANE0_CTRL_19 0x1053 |     |     |         |                                                                      |      |  |  |  |  |
|-------|-------------------------------------------------------|-----|-----|---------|----------------------------------------------------------------------|------|--|--|--|--|
|       | Analog macro lane 0 control access : read-write       |     |     |         |                                                                      |      |  |  |  |  |
| bits  | name                                                  | s/w | h/w | default | description                                                          |      |  |  |  |  |
| 10:0  | OA_LANE0_HSRX_D<br>PHY_DDL_PHASE_M<br>ID_OVR_VAL      | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_ddl_phase_mid override value. for debug purposes. | Used |  |  |  |  |
| 15:11 | RESERVED_15_11                                        | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0x                 | <    |  |  |  |  |

| 1.1.1.                                          | .1.1.191 CORE_DIG_IOCTRL_RW_AFE_LANE0_CTRL_20 0x1054 |     |     |         |                                                                            |  |  |  |  |  |  |
|-------------------------------------------------|------------------------------------------------------|-----|-----|---------|----------------------------------------------------------------------------|--|--|--|--|--|--|
| Analog macro lane 0 control access : read-write |                                                      |     |     |         |                                                                            |  |  |  |  |  |  |
| bits                                            | name                                                 | s/w | h/w | default | description                                                                |  |  |  |  |  |  |
|                                                 | OA_LANE0_HSRX_D<br>PHY_DDL_PHASE_L<br>EFT_OVR_VAL    | rw  | ro  | 0x0     | oa_lane0_hsrx_dphy_ddl_phase_left override value. Used for debug purposes. |  |  |  |  |  |  |
|                                                 | OA_LANE0_HSRX_M<br>ODE_OVR_VAL                       | rw  | ro  | 0x0     | oa_lane0_hsrx_mode override value. Used for debug purposes.                |  |  |  |  |  |  |
| 15:14                                           | RESERVED_15_14                                       | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                      |  |  |  |  |  |  |

| 1.1.1                                           | 1.1.1.192 CORE_DIG_IOCTRL_RW_AFE_LANE0_CTRL_21 0x1055 |     |     |         |                             |                   |                          |  |  |  |
|-------------------------------------------------|-------------------------------------------------------|-----|-----|---------|-----------------------------|-------------------|--------------------------|--|--|--|
| Analog macro lane 0 control access : read-write |                                                       |     |     |         |                             |                   |                          |  |  |  |
| bits                                            | name                                                  | s/w | h/w | default |                             | description       | n                        |  |  |  |
| 15:0                                            | IA_LANE0_HSRX_D<br>ATA_AB_LEFT_OVR<br>_VAL            | rw  | ro  | 0x0     | ia_lane0_hsrx_dat purposes. | a_ab_left overrio | de value. Used for debug |  |  |  |

| 1.1.1 | 1.1.1.193 CORE_DIG_IOCTRL_RW_AFE_LANE0_CTRL_22 0x1056 |     |     |         |                                                       |                |  |  |  |  |
|-------|-------------------------------------------------------|-----|-----|---------|-------------------------------------------------------|----------------|--|--|--|--|
|       | Analog macro lane 0 control access : read-write       |     |     |         |                                                       |                |  |  |  |  |
| bits  | name                                                  | s/w | h/w | default | description                                           |                |  |  |  |  |
| 15:0  | IA_LANE0_HSRX_D<br>ATA_BC_MID_OVR_<br>VAL             | rw  | ro  | 0x0     | ia_lane0_hsrx_data_bc_left override value. Upurposes. | Jsed for debug |  |  |  |  |

| 1.1.1.194 CORE_DIG_IOCTRL_RW_AFE_LANE0_CTRL_23 | Reg. | 0x1057 |
|------------------------------------------------|------|--------|
| Analog macro lane 0 control                    |      |        |

Copyright 2020 Cruise LLC Page 74 of 193

| acces | access : read-write                         |     |     |         |                                                                      |  |  |  |  |  |
|-------|---------------------------------------------|-----|-----|---------|----------------------------------------------------------------------|--|--|--|--|--|
| bits  | name                                        | s/w | h/w | default | description                                                          |  |  |  |  |  |
|       | IA_LANE0_HSRX_D<br>ATA_CA_RIGHT_OV<br>R_VAL | rw  | ro  | 0x0     | ia_lane0_hsrx_data_ca_right override value. Used for debug purposes. |  |  |  |  |  |

| 1.1.1 | .195 CORE_DIG_IO                                    | CTRL | _RW_ | _AFE_LAN | E0_CTRL_24 0x1058                                                                           |
|-------|-----------------------------------------------------|------|------|----------|---------------------------------------------------------------------------------------------|
|       | og macro lane 0 control<br>ss : read-write          |      |      |          |                                                                                             |
| bits  | name                                                | s/w  | h/w  | default  | description                                                                                 |
| 0     | IA_LANE0_HSRX_D<br>ATA_AB_LEFT_OVR<br>_EN           | rw   | ro   | 0x0      | ia_lane0_hsrx_data_ab_left override enable. Active high. Used for debug purposes.           |
| 1     | IA_LANE0_HSRX_D<br>ATA_BC_MID_OVR_<br>EN            | rw   | ro   | 0x0      | ia_lane0_hsrx_data_bc_mid override enable. Active high. Used for debug purposes.            |
| 2     | IA_LANE0_HSRX_D<br>ATA_CA_RIGHT_OV<br>R_EN          | rw   | ro   | 0x0      | ia_lane0_hsrx_data_ca_right override enable. Active high. Used for debug purposes.          |
| 3     | IA_LANE0_HSRX_W<br>ORD_CLK_OVR_EN                   | rw   | ro   | 0x0      | ia_lane0_hsrx_word_clk override enable. Active high. Used for debug purposes.               |
| 4     | IA_LANE0_HSRX_H<br>S_CLK_DIV_OUT_O<br>VR_EN         | rw   | ro   | 0x0      | ia_lane0_hsrx_hs_clk_div_out override enable. Active high. Used for debug purposes.         |
| 5     | IA_LANE0_HSTX_W<br>ORD_CLK_OVR_EN                   | rw   | ro   | 0x0      | ia_lane0_hstx_word_clk override enable. Active high. Used for debug purposes.               |
| 6     | IA_LANE0_HSRX_V<br>CM_DET_OUT_OVR_<br>EN            | rw   | ro   | 0x0      | ia_lane0_hsrx_vcm_det_out override enable. Active high. Used for debug purposes.            |
| 7     | IA_LANE0_HSRX_O<br>UT_CAL_LEFT_N_O<br>VR_EN         | rw   | ro   | 0x0      | ia_lane0_hsrx_out_cal_left_n override enable. Active high. Used for debug purposes.         |
| 8     | IA_LANE0_HSRX_O<br>UT_CAL_LEFT_P_O<br>VR_EN         | rw   | ro   | 0x0      | ia_lane0_hsrx_out_cal_left_p override enable. Active high. Used for debug purposes.         |
| 9     | IA_LANE0_HSRX_O<br>UT_CAL_RIGHT_N_<br>OVR_EN        | rw   | ro   | 0x0      | ia_lane0_hsrx_out_cal_right_n override enable. Active high. Used for debug purposes.        |
| 10    | IA_LANE0_HSRX_O<br>UT_CAL_RIGHT_P_<br>OVR_EN        | rw   | ro   | 0x0      | ia_lane0_hsrx_out_cal_right_p override enable. Active high. Used for debug purposes.        |
| 11    | IA_LANE0_HSRX_D<br>PHY_DDL_OSC_CLK<br>_OVR_EN       | rw   | ro   | 0x0      | ia_lane0_hsrx_dphy_ddl_osc_clk override enable. Active high. Used for debug purposes.       |
| 12    | IA_LANE0_HSRX_C PHY_ALP_DET_LEF T_OUT_OVR_EN        | rw   | ro   | 0x0      | ia_lane0_hsrx_cphy_alp_det_left_out override enable. Active high. Used for debug purposes.  |
| 13    | IA_LANE0_HSRX_C<br>PHY_ALP_DET_RIG<br>HT_OUT_OVR_EN | rw   | ro   | 0x0      | ia_lane0_hsrx_cphy_alp_det_right_out override enable. Active high. Used for debug purposes. |
| 14    | IA_LANE0_HSRX_C<br>PHY_CDR_OSC_CLK<br>_OVR_EN       | rw   | ro   | 0x0      | ia_lane0_hsrx_cphy_cdr_osc_clk override enable. Active high. Used for debug purposes.       |
| 15    | RESERVED_15_15                                      | ro   | ro   | 0x0      | Reserved for Future use and actual reset value is 0xX                                       |

| 1.1.1 | I.1.1.196 CORE_DIG_IOCTRL_RW_AFE_LANE0_CTRL_25 0x1059 |     |     |         |             |  |  |  |  |  |
|-------|-------------------------------------------------------|-----|-----|---------|-------------|--|--|--|--|--|
|       | Analog macro lane 0 control access : read-write       |     |     |         |             |  |  |  |  |  |
| bits  | name                                                  | s/w | h/w | default | description |  |  |  |  |  |
|       |                                                       |     |     |         |             |  |  |  |  |  |

| 1     | IA_LANE0_HSRX_C<br>PHY_ALP_DET_LEF<br>T_OUT_OVR_VAL  | rw | ro | 0x0 | ia_lane0_hsrx_cphy_alp_det_left_out override value. Used for debug purposes.  |
|-------|------------------------------------------------------|----|----|-----|-------------------------------------------------------------------------------|
| 2     | IA_LANE0_HSRX_C<br>PHY_ALP_DET_RIG<br>HT_OUT_OVR_VAL | rw | ro | 0x0 | ia_lane0_hsrx_cphy_alp_det_right_out override value. Used for debug purposes. |
| 3     | IA_LANE0_HSRX_C<br>PHY_CDR_OSC_CLK<br>_OVR_VAL       | rw | ro | 0x0 | ia_lane0_hsrx_cphy_cdr_osc_clk override value. Used for debug purposes.       |
| 5:4   | IA_LANE0_LPRX_D<br>OUTCD_OVR_VAL                     | rw | ro | 0x0 | ia_lane0_lprx_doutcd override value. Used for debug purposes.                 |
| 7:6   | IA_LANE0_LPRX_D<br>OUTLP_OVR_VAL                     | rw | ro | 0x0 | ia_lane0_lprx_doutlp override value. Used for debug purposes.                 |
| 9:8   | IA_LANE0_LPRX_D<br>OUTULP_OVR_VAL                    | rw | ro | 0x0 | ia_lane0_lprx_doutulp override value. Used for debug purposes.                |
| 13:10 | IA_LANE0_SPARE_<br>OUT_OVR_VAL                       | rw | ro | 0x0 | ia_lane0_spare_out override value. Used for debug purposes.                   |
| 15:14 | RESERVED_15_14                                       | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                         |

|       | 551(515_16(                                   | JIIXE. | _LZ AA_ | _AFE_LAN | IEO_CTRL_26 Reg. 0x105A                                                      |
|-------|-----------------------------------------------|--------|---------|----------|------------------------------------------------------------------------------|
|       | og macro lane 0 control<br>ss : read-write    |        |         |          |                                                                              |
| bits  | name                                          | s/w    | h/w     | default  | description                                                                  |
|       | IA_LANE0_LPRX_D<br>OUTCD_OVR_EN               | rw     | ro      | 0x0      | ia_lane0_lprx_doutcd override enable. Active high. Used for debug purposes.  |
|       | IA_LANE0_LPRX_D<br>OUTLP_OVR_EN               | rw     | ro      | 0x0      | ia_lane0_lprx_doutlp override enable. Active high. Used for debug purposes.  |
|       | IA_LANE0_LPRX_D<br>OUTULP_OVR_EN              | rw     | ro      | 0x0      | ia_lane0_lprx_doutulp override enable. Active high. Used for debug purposes. |
| 3     | IA_LANE0_SPARE_<br>OUT_OVR_EN                 | rw     | ro      | 0x0      | ia_lane0_spare_out override enable. Active high. Used for debug purposes.    |
|       | IA_LANE0_HSRX_W<br>ORD_CLK_OVR_VAL            | rw     | ro      | 0x0      | ia_lane0_hsrx_word_clk override value. Used for debug purposes.              |
|       | IA_LANE0_HSRX_H<br>S_CLK_DIV_OUT_O<br>VR_VAL  | rw     | ro      | 0x0      | ia_lane0_hsrx_hs_clk_div_out override value. Used for debug purposes.        |
|       | IA_LANE0_HSTX_W<br>ORD_CLK_OVR_VAL            | rw     | ro      | 0x0      | ia_lane0_hstx_word_clk override value. Used for debug purposes.              |
|       | IA_LANE0_HSRX_V<br>CM_DET_OUT_OVR_<br>VAL     | rw     | ro      | 0x0      | ia_lane0_hsrx_vcm_det_out override value. Used for debug purposes.           |
|       | IA_LANE0_HSRX_O<br>UT_CAL_LEFT_N_O<br>VR_VAL  | rw     | ro      | 0x0      | ia_lane0_hsrx_out_cal_left_n override value. Used for debug purposes.        |
|       | IA_LANE0_HSRX_O<br>UT_CAL_LEFT_P_O<br>VR_VAL  | rw     | ro      | 0x0      | ia_lane0_hsrx_out_cal_left_p override value. Used for debug purposes.        |
|       | IA_LANE0_HSRX_O<br>UT_CAL_RIGHT_N_<br>OVR_VAL | rw     | ro      | 0x0      | ia_lane0_hsrx_out_cal_right_n override value. Used for debug purposes.       |
|       | IA_LANE0_HSRX_O<br>UT_CAL_RIGHT_P_<br>OVR_VAL | rw     | ro      | 0x0      | ia_lane0_hsrx_out_cal_right_p override value. Used for debug purposes.       |
| 15:12 | RESERVED_15_12                                | ro     | ro      | 0x0      | Reserved for Future use and actual reset value is 0xX                        |

| 1.1.1 | .1.1.199 CORE_DIG_IOCTRL_R_AFE_LANE0_CTRL_0 0x1060   |     |     |         |                                                         |                    |                          |  |  |
|-------|------------------------------------------------------|-----|-----|---------|---------------------------------------------------------|--------------------|--------------------------|--|--|
|       | Analog macro lane 0 observability access : read-only |     |     |         |                                                         |                    |                          |  |  |
| bits  | name                                                 | s/w | h/w | default |                                                         | description        | า                        |  |  |
| 1:0   | OA_LANE0_HSTX_P<br>ON                                | ro  | rw  |         | oa_lane0_hstx_p<br>poses. (volatile)<br>volatile : true | on multiplexer out | put. Used for debug pur- |  |  |

| 3:2   | OA_LANE0_HSTX_B<br>OOST_EN                      | ro | rw | 0x0 | oa_lane0_hstx_boost_en multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true          |
|-------|-------------------------------------------------|----|----|-----|-----------------------------------------------------------------------------------------------------------------|
| 4     | OA_LANE0_HSRX_D<br>PHY_DDL_PON                  | ro | rw | 0x0 | oa_lane0_hsrx_dphy_ddl_pon multiplexer output. Used for debug purposes. (volatile) volatile : true              |
| 6:5   | OA_LANE0_HSTX_L<br>OWCAP_EN                     | ro | rw | 0x0 | oa_lane0_hstx_lowcap_en multiplexer output. Used for debug purposes. (volatile) volatile : true                 |
| 7     | OA_LANE0_LPTX_D<br>IN_DN                        | ro | rw | 0x0 | oa_lane0_lptx_din_dn multiplexer output. Used for debug purposes. (volatile) volatile : true                    |
| 8     | OA_LANE0_LPTX_D<br>IN_DP                        | ro | rw | 0x0 | oa_lane0_lptx_din_dp multiplexer output. Used for debug purposes. (volatile) volatile : true                    |
| 9     | OA_LANE0_HSRX_D<br>PHY_DDL_DCC_EN               | ro | rw | 0x0 | oa_lane0_hsrx_dphy_ddl_dcc_en multiplexer output. Used for debug purposes. (volatile) volatile : true           |
| 10    | OA_LANE0_HSRX_D<br>PHY_DDL_EN                   | ro | rw | 0x0 | oa_lane0_hsrx_dphy_ddl_en multiplexer output. Used for debug purposes. (volatile) volatile : true               |
| 11    | OA_LANE0_HSRX_C<br>PHY_CDR_FBK_FAS<br>T_LOCK_EN | ro | rw | 0x0 | oa_lane0_hsrx_cphy_cdr_fbk_fast_lock_en multiplexer output. Used for debug purposes. (volatile) volatile : true |
| 15:12 | RESERVED_15_12                                  | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                                           |

| 1.1.1                                                                                                                                                                | 1.1.1.200 CORE_DIG_IOCTRL_R_AFE_LANE0_CTRL_1 0x1061  |     |     |         |             |   |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----|-----|---------|-------------|---|--|--|--|--|
|                                                                                                                                                                      | Analog macro lane 0 observability access : read-only |     |     |         |             |   |  |  |  |  |
| bits                                                                                                                                                                 | name                                                 | s/w | h/w | default | description | n |  |  |  |  |
| bits name s/w h/w default description  15:0 OA_LANE0_HSTX_D ro rw 0x0 oa_lane0_hstx_data_ab_dphy multiplexer output. Use debug purposes. (volatile)  volatile : true |                                                      |     |     |         |             |   |  |  |  |  |

| 1.1.1. | 1.1.1.201 CORE_DIG_IOCTRL_R_AFE_LANE0_CTRL_2 0x1062  |     |     |         |                                                                                               |  |  |  |  |  |
|--------|------------------------------------------------------|-----|-----|---------|-----------------------------------------------------------------------------------------------|--|--|--|--|--|
|        | Analog macro lane 0 observability access : read-only |     |     |         |                                                                                               |  |  |  |  |  |
| bits   | name                                                 | s/w | h/w | default | description                                                                                   |  |  |  |  |  |
| 13:0   | OA_LANE0_HSTX_D<br>ATA_BC                            | ro  | rw  | 0x0     | oa_lane0_hstx_data_bc multiplexer output. Used for debug purposes. (volatile) volatile : true |  |  |  |  |  |
| 15:14  | OA_LANE0_HSTX_T<br>ERM_EN                            | ro  | rw  | 0x0     | oa_lane0_hstx_term_en multiplexer output. Used for debug purposes. (volatile) volatile : true |  |  |  |  |  |

| 1.1.1 | .1.1.202 CORE_DIG_IOCTRL_R_AFE_LANE0_CTRL_3 0x1063   |     |     |         |                                                                                                |  |  |  |  |  |
|-------|------------------------------------------------------|-----|-----|---------|------------------------------------------------------------------------------------------------|--|--|--|--|--|
|       | Analog macro lane 0 observability access : read-only |     |     |         |                                                                                                |  |  |  |  |  |
| bits  | name                                                 | s/w | h/w | default | description                                                                                    |  |  |  |  |  |
| 13:0  | OA_LANE0_HSTX_D<br>ATA_CA                            | ro  | rw  | 0x0     | oa_lane0_hstx_data_ca[ multiplexer output. Used for debug purposes. (volatile) volatile : true |  |  |  |  |  |
| 14    | OA_LANE0_HSTX_D<br>IV_EN                             | ro  | rw  | 0x0     | oa_lane0_hstx_div_en multiplexer output. Used for debug purposes. (volatile) volatile : true   |  |  |  |  |  |
| 15    | RESERVED_15_15                                       | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                          |  |  |  |  |  |

| 1.1.1.203 CORE_DIG_IOCTRL_R_AFE_LANE0_CTRL_4 | Reg. | 0x1064 |
|----------------------------------------------|------|--------|
|----------------------------------------------|------|--------|

Copyright 2020 Cruise LLC Page 77 of 193

Cruise LLC

|       | og macro lane 0 observab<br>ss : read-only | lity |     |         |                                                                                                        |
|-------|--------------------------------------------|------|-----|---------|--------------------------------------------------------------------------------------------------------|
| bits  | name                                       | s/w  | h/w | default | description                                                                                            |
| 1:0   | OA_LANE0_LPTX_E<br>N                       | ro   | rw  | 0x0     | oa_lane0_lptx_en multiplexer output. Used for debug pur-<br>poses. (volatile)<br>volatile : true       |
| 3:2   | OA_LANE0_LPTX_P<br>ON                      | ro   | rw  | 0x0     | oa_lane0_lptx_pon multiplexer output. Used for debug pur-<br>poses. (volatile)<br>volatile : true      |
| 5:4   | OA_LANE0_LPTX_P<br>ULLDWN_EN               | ro   | rw  | 0x0     | oa_lane0_lptx_pulldwn_en multiplexer output. Used for debug purposes. (volatile) volatile: true        |
| 7:6   | OA_LANE0_LPRX_L<br>P_PON                   | ro   | rw  | 0x0     | oa_lane0_lprx_lp_pon multiplexer output. Used for debug purposes. (volatile) volatile : true           |
| 9:8   | OA_LANE0_LPRX_C<br>D_PON                   | ro   | rw  | 0x0     | oa_lane0_lprx_cd_pon multiplexer output. Used for debug purposes. (volatile) volatile: true            |
| 11:10 | OA_LANE0_LPRX_U<br>LP_PON                  | ro   | rw  | 0x0     | oa_lane0_lprx_ulp_pon multiplexer output. Used for debug purposes. (volatile) volatile : true          |
| 12    | OA_LANE0_HSRX_C<br>PHY_CDR_FBK_EN          | ro   | rw  | 0x0     | oa_lane0_hsrx_cphy_cdr_fbk_en multiplexer output. Used for debug purposes. (volatile) volatile: true   |
| 13    | OA_LANE0_HSRX_C<br>PHY_MASK_CHANGE         | ro   | rw  | 0x0     | oa_lane0_hsrx_cphy_mask_change multiplexer output. Used for debug purposes. (volatile) volatile : true |
| 15:14 | RESERVED_15_14                             | ro   | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                  |

|      | og macro lane 0 observab<br>ss : read-only   | ility |     |         |                                                                                                              |
|------|----------------------------------------------|-------|-----|---------|--------------------------------------------------------------------------------------------------------------|
| bits | name                                         | s/w   | h/w | default | description                                                                                                  |
| 0    | OA_LANE0_HSRX_T<br>ERM_RIGHT_EN              | ro    | rw  | 0x0     | oa_lane0_hsrx_term_right_en multiplexer output. Used for debug purposes. (volatile) volatile: true           |
| 1    | OA_LANE0_HSRX_T<br>ERM_LEFT_EN               | ro    | rw  | 0x0     | oa_lane0_hsrx_term_left_en multiplexer output. Used for debug purposes. (volatile) volatile: true            |
| 2    | OA_LANE0_HSRX_H<br>S_CLK_DIV_EN              | ro    | rw  | 0x0     | oa_lane0_hsrx_hs_clk_div_en multiplexer output. Used for debug purposes. (volatile) volatile: true           |
| 3    | OA_LANE0_HSRX_D<br>ESERIALIZER_EN            | ro    | rw  | 0x0     | oa_lane0_hsrx_deserializer_en multiplexer output. Used for debug purposes. (volatile) volatile: true         |
| 4    | OA_LANE0_HSRX_D<br>ESERIALIZER_DAT<br>A_EN   | ro    | rw  | 0x0     | oa_lane0_hsrx_deserializer_data_en multiplexer output. Used for debug purposes. (volatile) volatile : true   |
| 5    | OA_LANE0_HSRX_D<br>ESERIALIZER_DIV<br>_EN    | ro    | rw  | 0x0     | oa_lane0_hsrx_deserializer_div_en multiplexer output. Used for debug purposes. (volatile) volatile : true    |
| 6    | OA_LANE0_HSRX_O<br>FFCAL_OBS_EN              | ro    | rw  | 0x0     | oa_lane0_hsrx_offcal_obs_en multiplexer output. Used for debug purposes. (volatile) volatile: true           |
| 7    | OA_LANE0_HSRX_V<br>CM_DET_PON                | ro    | rw  | 0x0     | oa_lane0_hsrx_vcm_det_pon multiplexer output. Used for debug purposes. (volatile) volatile: true             |
| 8    | OA_LANE0_HSRX_V<br>CM_DET_OUT_EN             | ro    | rw  | 0x0     | oa_lane0_hsrx_vcm_det_out_en multiplexer output. Used for debug purposes. (volatile) volatile: true          |
| 9    | OA_LANE0_HSRX_C<br>PHY_ALP_DET_RIG<br>HT_PON | ro    | rw  | 0x0     | oa_lane0_hsrx_cphy_alp_det_right_pon multiplexer output. Used for debug purposes. (volatile) volatile : true |
| 10   | OA_LANE0_HSRX_C<br>PHY_ALP_DET_LEF           | ro    | rw  | 0x0     | oa_lane0_hsrx_cphy_alp_det_left_pon multiplexer output. Used for debug purposes. (volatile)                  |

|       | T_PON                 |    |    |     | volatile : true                                                                           |
|-------|-----------------------|----|----|-----|-------------------------------------------------------------------------------------------|
| 12:11 | OA_LANE0_HSRX_P<br>ON | ro | rw | 0x0 | oa_lane0_hsrx_pon multiplexer output. Used for debug purposes. (volatile) volatile : true |
| 14:13 | OA_LANE0_HSRX_E<br>N  | ro | rw | 0x0 | oa_lane0_hsrx_en multiplexer output. Used for debug purposes. (volatile) volatile : true  |
| 15    | RESERVED_15_15        | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                     |

| 1.1.1 | .205 CORE_DIG_IO                              | CTRL | _R_A | FE_LANE | 0_CTRL_6 0x1066                                                                                                       |
|-------|-----------------------------------------------|------|------|---------|-----------------------------------------------------------------------------------------------------------------------|
|       | og macro lane 0 observabi<br>ss : read-only   | lity |      |         |                                                                                                                       |
| bits  | name                                          | s/w  | h/w  | default | description                                                                                                           |
| 0     | OA_LANE0_HSRX_D<br>PHY_DDL_BIAS_BY<br>PASS_EN | ro   | rw   | 0x0     | oa_lane0_hsrx_dphy_ddl_bias_bypass_en multiplexer out-<br>put. Used for debug purposes. (volatile)<br>volatile : true |
| 1     | OA_LANE0_HSRX_D<br>PHY_DDL_BYPASS_<br>EN      | ro   | rw   | 0x0     | oa_lane0_hsrx_dphy_ddl_bypass_en multiplexer output. Used for debug purposes. (volatile) volatile: true               |
| 2     | OA_LANE0_HSRX_D<br>PHY_DDL_PHASE_C<br>HANGE   | ro   | rw   | 0x0     | oa_lane0_hsrx_dphy_ddl_phase_change multiplexer out-<br>put. Used for debug purposes. (volatile)<br>volatile : true   |
| 3     | OA_LANE0_HSRX_D<br>PHY_DLL_EN                 | ro   | rw   | 0x0     | oa_lane0_hsrx_dphy_dll_en multiplexer output. Used for debug purposes. (volatile) volatile: true                      |
| 4     | OA_LANE0_HSRX_D<br>PHY_PREAMBLE_CA<br>L_EN    | ro   | rw   | 0x0     | oa_lane0_hsrx_dphy_preamble_cal_en multiplexer output. Used for debug purposes. (volatile) volatile : true            |
| 8:5   | OA_LANE0_HSRX_D<br>PHY_DATA_DELAY             | ro   | rw   | 0x0     | oa_lane0_hsrx_dphy_data_delay multiplexer output. Used for debug purposes. (volatile) volatile : true                 |
| 9     | OA_LANE0_HSRX_D<br>PHY_DDL_VT_COMP<br>_EN     | ro   | rw   | 0x0     | oa_lane0_hsrx_dphy_ddl_vt_comp_en multiplexer output. Used for debug purposes. (volatile) volatile: true              |
| 14:10 | OA_LANE0_HSRX_D<br>PHY_DDL_VT_COMP<br>_BIAS   | ro   | rw   | 0x0     | oa_lane0_hsrx_dphy_ddl_vt_comp_bias multiplexer output. Used for debug purposes. (volatile) volatile : true           |
| 15    | RESERVED_15_15                                | ro   | ro   | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                 |

| 1.1.1 | 1.1.1.206 CORE_DIG_IOCTRL_R_AFE_LANE0_CTRL_7 0x1067 |       |     |         |                                                                                                           |  |  |  |
|-------|-----------------------------------------------------|-------|-----|---------|-----------------------------------------------------------------------------------------------------------|--|--|--|
|       | og macro lane 0 observab<br>ss : read-only          | ility |     |         |                                                                                                           |  |  |  |
| bits  | name                                                | s/w   | h/w | default | description                                                                                               |  |  |  |
| 4:0   | OA_LANE0_HSRX_D<br>PHY_DDL_BIAS                     | ro    | rw  | 0x0     | oa_lane0_hsrx_dphy_ddl_bias multiplexer output. Used for debug purposes. (volatile) volatile : true       |  |  |  |
| 8:5   | OA_LANE0_HSRX_D<br>PHY_DDL_COARSE_<br>BANK          | ro    | rw  | 0x0     | oa_lane0_hsrx_dphy_ddl_coarse_bank multiplexer output. Used for debug purposes. (volatile) volatile: true |  |  |  |
| 10:9  | OA_LANE0_HSRX_D<br>PHY_DDL_TUNE_MO<br>DE            | ro    | rw  | 0x0     | oa_lane0_hsrx_dphy_ddl_tune_mode multiplexer output. Used for debug purposes. (volatile) volatile: true   |  |  |  |
| 15:11 | OA_LANE0_HSRX_C<br>PHY_DELAY                        | ro    | rw  | 0x0     | oa_lane0_hsrx_cphy_delay multiplexer output. Used for debug purposes. (volatile) volatile : true          |  |  |  |

| 1.1.1.207  | CORE_DIG_                   | _IOCTRL_R_AFE | E_LANE0_0 | CTRL_8 | Reg.        | 0x1068 |
|------------|-----------------------------|---------------|-----------|--------|-------------|--------|
| Analog mad | cro lane 0 obser<br>ad-only | rvability     |           |        |             |        |
| bits       | name                        | s/w h/w       | default   |        | description | 1      |

| 6:0   | OA_LANE0_HSRX_D<br>PHY_DLL_FBK   | ro | rw | 0x0 | oa_lane0_hsrx_dphy_dll_fbk multiplexer output. Used for debug purposes. (volatile) volatile: true       |
|-------|----------------------------------|----|----|-----|---------------------------------------------------------------------------------------------------------|
| 9:7   | OA_LANE0_HSRX_E<br>QUALIZER      | ro | rw | 0x0 | oa_lane0_hsrx_equalizer multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true |
| 10    | OA_LANE0_HSRX_C<br>DPHY_SEL_FAST | ro | rw | 0x0 | oa_lane0_hsrx_cdphy_sel_fast multiplexer output. Used for debug purposes. (volatile) volatile: true     |
| 15:11 | RESERVED_15_11                   | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                                   |

| 1.1.1                                                | .1.1.208 CORE_DIG_IOCTRL_R_AFE_LANE0_CTRL_9 0x1069 |     |     |         |                                                                                                   |  |  |  |
|------------------------------------------------------|----------------------------------------------------|-----|-----|---------|---------------------------------------------------------------------------------------------------|--|--|--|
| Analog macro lane 0 observability access : read-only |                                                    |     |     |         |                                                                                                   |  |  |  |
| bits                                                 | name                                               | s/w | h/w | default | description                                                                                       |  |  |  |
| 7:0                                                  | OA_LANE0_HSRX_O<br>FFCAL_RIGHT                     | ro  | rw  | 0x0     | oa_lane0_hsrx_offcal_right multiplexer output. Used for debug purposes. (volatile) volatile: true |  |  |  |
| 15:8                                                 | OA_LANE0_HSRX_O<br>FFCAL_LEFT                      | ro  | rw  | 0x0     | oa_lane0_hsrx_offcal_left multiplexer output. Used for debug purposes. (volatile) volatile: true  |  |  |  |

| 1.1.1.                                               | .1.1.209 CORE_DIG_IOCTRL_R_AFE_LANE0_CTRL_10 0x106A |     |     |         |                                                                   |                                                      |  |  |
|------------------------------------------------------|-----------------------------------------------------|-----|-----|---------|-------------------------------------------------------------------|------------------------------------------------------|--|--|
| Analog macro lane 0 observability access : read-only |                                                     |     |     |         |                                                                   |                                                      |  |  |
| bits                                                 | name                                                | s/w | h/w | default |                                                                   | description                                          |  |  |
| 10:0                                                 | OA_LANE0_HSRX_D<br>PHY_DDL_PHASE_R<br>IGHT          | ro  | rw  | 0x0     | oa_lane0_hsrx_dphy_d<br>Used for debug purpose<br>volatile : true | dl_phase_right multiplexer output.<br>es. (volatile) |  |  |
| 15:11                                                | RESERVED_15_11                                      | ro  | ro  | 0x0     | Reserved for Future use                                           | e and actual reset value is 0xX                      |  |  |

| 1.1.1.                                               | 1.1.1.210 CORE_DIG_IOCTRL_R_AFE_LANE0_CTRL_11 0x106B |     |     |         |                                                                                          |                      |  |  |
|------------------------------------------------------|------------------------------------------------------|-----|-----|---------|------------------------------------------------------------------------------------------|----------------------|--|--|
| Analog macro lane 0 observability access : read-only |                                                      |     |     |         |                                                                                          |                      |  |  |
| bits                                                 | name                                                 | s/w | h/w | default | description                                                                              | n                    |  |  |
| 10:0                                                 | OA_LANE0_HSRX_D<br>PHY_DDL_PHASE_M<br>ID             | ro  | rw  | 0x0     | oa_lane0_hsrx_dphy_ddl_phase_r<br>Used for debug purposes. (volatile)<br>volatile : true |                      |  |  |
| 15:11                                                | RESERVED_15_11                                       | ro  | ro  | 0x0     | Reserved for Future use and actua                                                        | I reset value is 0xX |  |  |

| 1.1.1. | 1.1.211 CORE_DIG_IOCTRL_R_AFE_LANE0_CTRL_12 0x106C |      |     |         |                                                                                                           |  |  |  |
|--------|----------------------------------------------------|------|-----|---------|-----------------------------------------------------------------------------------------------------------|--|--|--|
|        | og macro lane 0 observabi<br>ss : read-only        | lity |     |         |                                                                                                           |  |  |  |
| bits   | name                                               | s/w  | h/w | default | description                                                                                               |  |  |  |
| 10:0   | OA_LANE0_HSRX_D<br>PHY_DDL_PHASE_L<br>EFT          | ro   | rw  | 0x0     | oa_lane0_hsrx_dphy_ddl_phase_left multiplexer output. Used for debug purposes. (volatile) volatile : true |  |  |  |
| 13:11  | OA_LANE0_HSRX_M<br>ODE                             | ro   | rw  | 0x0     | oa_lane0_hsrx_mode multiplexer output. Used for debug purposes. (volatile) volatile : true                |  |  |  |
| 15:14  | RESERVED_15_14                                     | ro   | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                     |  |  |  |

| 1.1.1.212 CORE_DIG_IOCTRL_R_AFE_LANE0_CTRL_13 | Reg. | 0x106D |
|-----------------------------------------------|------|--------|
| Analog macro lane 0 observability             |      |        |

Copyright 2020 Cruise LLC Page 80 of 193

| acces | ss : read-only                     |     |     |         |                                                                                                    |
|-------|------------------------------------|-----|-----|---------|----------------------------------------------------------------------------------------------------|
| bits  | name                               | s/w | h/w | default | description                                                                                        |
| 15:0  | IA_LANE0_HSRX_D<br>ATA_AB_LEFT_INT | ro  | rw  | 0x0     | ia_lane0_hsrx_data_ab_left multiplexer output. Used for debug purposes. (volatile) volatile : true |

| 1.1.1 | 1.1.1.213 CORE_DIG_IOCTRL_R_AFE_LANE0_CTRL_14 0x106E |     |     |         |                                                         |  |  |  |  |
|-------|------------------------------------------------------|-----|-----|---------|---------------------------------------------------------|--|--|--|--|
|       | Analog macro lane 0 observability access : read-only |     |     |         |                                                         |  |  |  |  |
| bits  | name                                                 | s/w | h/w | default | description                                             |  |  |  |  |
| 15:0  | IA LANEO HSRX D                                      | ro  | rw  | 0x0     | ia_lane0_hsrx_data_bc_mid_ multiplexer output. Used for |  |  |  |  |

| 1.1.1                                                | 1.1.1.214 CORE_DIG_IOCTRL_R_AFE_LANE0_CTRL_15 0x106F |     |     |         |                                                                                    |                         |  |  |
|------------------------------------------------------|------------------------------------------------------|-----|-----|---------|------------------------------------------------------------------------------------|-------------------------|--|--|
| Analog macro lane 0 observability access : read-only |                                                      |     |     |         |                                                                                    |                         |  |  |
| bits                                                 | name                                                 | s/w | h/w | default | descriptio                                                                         | n                       |  |  |
| 15:0                                                 | IA_LANE0_HSRX_D<br>ATA_CA_RIGHT_IN<br>T              | ro  | rw  | 0x0     | ia_lane0_hsrx_data_ca_right multi<br>debug purposes. (volatile)<br>volatile : true | plexer output. Used for |  |  |

| 1.1.1                                               | 1.1.1.215 CORE_DIG_IOCTRL_R_AFE_LANE0_CTRL_16 0x1070 |     |     |         |                                                                                                      |  |  |  |  |
|-----------------------------------------------------|------------------------------------------------------|-----|-----|---------|------------------------------------------------------------------------------------------------------|--|--|--|--|
| Analog macro lane 0 observability access: read-only |                                                      |     |     |         |                                                                                                      |  |  |  |  |
| bits                                                | name                                                 | s/w | h/w | default | description                                                                                          |  |  |  |  |
| 0                                                   | IA_LANE0_HSRX_W<br>ORD_CLK_INT                       | ro  | rw  | 0x0     | <pre>ia_lane0_hsrx_word_clk multiplexer output. (volatile) volatile : true</pre>                     |  |  |  |  |
| 1                                                   | IA_LANE0_HSRX_H<br>S_CLK_DIV_OUT_I<br>NT             | ro  | rw  | 0x0     | ia_lane0_hsrx_hs_clk_div_out multiplexer output. Used for debug purposes. (volatile) volatile: true  |  |  |  |  |
| 2                                                   | IA_LANE0_HSTX_W<br>ORD_CLK_INT                       | ro  | rw  | 0x0     | ia_lane0_hstx_word_clk multiplexer output. Used for debug purposes. (volatile) volatile : true       |  |  |  |  |
| 3                                                   | IA_LANE0_HSRX_V<br>CM_DET_OUT_INT                    | ro  | rw  | 0x0     | ia_lane0_hsrx_vcm_det_out multiplexer output. Used for debug purposes. (volatile) volatile: true     |  |  |  |  |
| 4                                                   | IA_LANE0_HSRX_O<br>UT_CAL_LEFT_N_I<br>NT             | ro  | rw  | 0x0     | ia_lane0_hsrx_out_cal_left_n multiplexer output. Used for debug purposes. (volatile) volatile: true  |  |  |  |  |
| 5                                                   | IA_LANE0_HSRX_O<br>UT_CAL_LEFT_P_I<br>NT             | ro  | rw  | 0x0     | ia_lane0_hsrx_out_cal_left_p multiplexer output. Used for debug purposes. (volatile) volatile: true  |  |  |  |  |
| 6                                                   | IA_LANE0_HSRX_O<br>UT_CAL_RIGHT_N_<br>INT            | ro  | rw  | 0x0     | ia_lane0_hsrx_out_cal_right_n multiplexer output. Used for debug purposes. (volatile) volatile: true |  |  |  |  |
| 7                                                   | IA_LANE0_HSRX_O<br>UT_CAL_RIGHT_P_<br>INT            | ro  | rw  | 0x0     | ia_lane0_hsrx_out_cal_right_p multiplexer output. Used for debug purposes. (volatile) volatile: true |  |  |  |  |
| 15:8                                                | RESERVED_15_8                                        | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                |  |  |  |  |

| 1.1.1                                               | 1.1.1.216 CORE_DIG_IOCTRL_R_AFE_LANE0_CTRL_17 0x1071 |     |     |         |                                                                 |                          |  |  |  |
|-----------------------------------------------------|------------------------------------------------------|-----|-----|---------|-----------------------------------------------------------------|--------------------------|--|--|--|
| Analog macro lane 0 observability access: read-only |                                                      |     |     |         |                                                                 |                          |  |  |  |
| bits                                                | name                                                 | s/w | h/w | default | description                                                     | ٦                        |  |  |  |
| 0                                                   | IA_LANE0_HSRX_D<br>PHY_DDL_OSC_CLK                   | ro  | rw  |         | ia_lane0_hsrx_dphy_ddl_osc_clk n for debug purposes. (volatile) | nultiplexer output. Used |  |  |  |

|       | _INT                                             |    |    |     | volatile : true                                                                                              |
|-------|--------------------------------------------------|----|----|-----|--------------------------------------------------------------------------------------------------------------|
| 1     | IA_LANE0_HSRX_C<br>PHY_ALP_DET_LEF<br>T_OUT_INT  | ro | rw | 0x0 | ia_lane0_hsrx_cphy_alp_det_left_out multiplexer output. Used for debug purposes. (volatile) volatile : true  |
| 2     | IA_LANE0_HSRX_C<br>PHY_ALP_DET_RIG<br>HT_OUT_INT | ro | rw | 0x0 | ia_lane0_hsrx_cphy_alp_det_right_out multiplexer output. Used for debug purposes. (volatile) volatile : true |
| 3     | IA_LANE0_HSRX_C<br>PHY_CDR_OSC_CLK<br>_INT       | ro | rw | 0x0 | ia_lane0_hsrx_cphy_cdr_osc_clk multiplexer output. Used for debug purposes. (volatile) volatile: true        |
| 5:4   | IA_LANE0_LPRX_D<br>OUTCD_INT                     | ro | rw | 0x0 | ia_lane0_lprx_doutcd multiplexer output. Used for debug purposes. (volatile) volatile: true                  |
| 7:6   | IA_LANE0_LPRX_D<br>OUTLP_INT                     | ro | rw | 0x0 | ia_lane0_lprx_doutlp multiplexer output. Used for debug purposes. (volatile) volatile : true                 |
| 9:8   | IA_LANE0_LPRX_D<br>OUTULP_INT                    | ro | rw | 0x0 | ia_lane0_lprx_doutulp multiplexer output. Used for debug purposes. (volatile) volatile : true                |
| 13:10 | IA_LANE0_SPARE_<br>OUT_INT                       | ro | rw | 0x0 | ia_lane0_spare_out multiplexer output. Used for debug pur-<br>poses. (volatile)<br>volatile : true           |
| 15:14 | RESERVED_15_14                                   | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                                        |

| 1.1.1 | .218 CORE_DIG_RV                               | 0x1080 |     |         |                                                                                                                                                                                                          |  |  |  |
|-------|------------------------------------------------|--------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|       | Configurations for Trio 0 access: read-write   |        |     |         |                                                                                                                                                                                                          |  |  |  |
| bits  | name                                           | s/w    | h/w | default | description                                                                                                                                                                                              |  |  |  |
| 2:0   | DESERIALIZER_DA<br>TA_EN_DELAY_THR<br>ESH      | rw     | ro  | 0x2     | Counter for deserializer_data_en delay. Quasi static. 0 is a forbidden value.                                                                                                                            |  |  |  |
| 5:3   | DESERIALIZER_DI<br>V_EN_DELAY_THRE<br>SH       | rw     | ro  | 0x1     | Counter for deserializer_div_en delay. In dco_clk cycles. Quasi static. 0 is a forbidden value.                                                                                                          |  |  |  |
| 8:6   | DESERIALIZER_DI<br>V_EN_DELAY_DEAS<br>S_THRESH | rw     | ro  | 0x1     | Counter for deassertion of deserializer_div_en after de-<br>assertion of deserializer_data_en. In dco_clk cycles, for<br>higher datarates in word_clk cycles. Quasi Static. 0 is a for-<br>bidden value. |  |  |  |
| 15:9  | POST_RECEIVED_R<br>ESET_THRESH                 | rw     | ro  | 0x2     | Counter for resetting the post detected flag. In word_clk cycles. Quasi static.                                                                                                                          |  |  |  |

| 1.1.1                                         | .219 CORE_DIG_RV | 0x1081 |     |         |                                           |  |  |
|-----------------------------------------------|------------------|--------|-----|---------|-------------------------------------------|--|--|
| Configurations for Trio 0 access : read-write |                  |        |     |         |                                           |  |  |
| bits                                          | name             | s/w    | h/w | default | description                               |  |  |
|                                               |                  |        |     |         | 2.2 2 2 1 P 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 |  |  |

| 1.1.1 | .220 CORE_DIG_RW                              | Reg. | 0x1082 |         |                   |                   |                                                       |  |  |
|-------|-----------------------------------------------|------|--------|---------|-------------------|-------------------|-------------------------------------------------------|--|--|
|       | Configurations for Trio 0 access : read-write |      |        |         |                   |                   |                                                       |  |  |
| bits  | name                                          | s/w  | h/w    | default |                   | description       |                                                       |  |  |
| 7:0   | DESERIALIZER_EN<br>_DELAY_DEASS_TH<br>RESH    | rw   | ro     | 0xA     |                   | ta_en. In dco_cll | lizer_en after deassertion cycles. Quasi Static. 0 is |  |  |
| 15:8  | RESERVED_15_8                                 | ro   | ro     | 0x0     | Reserved for Futu | ire use and actua | al reset value is 0xX                                 |  |  |

| 1.1.1<br>COR | .222<br>E_DIG_IOCTRL_RW                         |     | Reg. | 0x1200  |                    |                   |                          |
|--------------|-------------------------------------------------|-----|------|---------|--------------------|-------------------|--------------------------|
| acces        | ll hard macro interface over<br>ss : read-write |     |      |         |                    |                   |                          |
| bits         | name                                            | s/w | h/w  | default |                    | description       | 1                        |
| 0            | O_RXACTIVEHS_D1<br>_OVR_VAL                     | rw  | ro   | 0x0     | o_rxactivehs_d1_ c | override value. U | Ised for debug purposes. |
| 1            | O_RXSYNCHS_D1_O<br>VR_VAL                       | rw  | ro   | 0x0     | o_rxsynchs_d1_ ov  | erride value. Us  | sed for debug purposes.  |
| 3:2          | O_RXVALIDHS_D1_<br>OVR_VAL                      | rw  | ro   | 0x0     | o_rxvalidhs_d1_ ov | erride value. Us  | sed for debug purposes.  |

o\_rxskewcalhs\_d1\_ override value. Used for debug purpos-

o\_rxwordclkhs\_d1\_ override value. Used for debug purpos-

o\_rxalternatecalhs\_d1 override value. Used for debug pur-

Reserved for Future use and actual reset value is 0xX

0x0

0x0

0x0

0x0

ro

ro

ro

ro

rw

rw

rw

ro

4

5

6

15:7

O\_RXSKEWCALHS\_D

O\_RXWORDCLKHS\_D

O\_RXALTERNATECA

LHS\_D1\_OVR\_VAL

RESERVED\_15\_7

1\_OVR\_VAL

1\_OVR\_VAL

|                                                           | 1.1.1.223 CORE_DIG_IOCTRL_RW_DPHY_PPI_LANE1_OVR_1  0x1201 |     |     |         |                  |                    |                       |  |  |  |
|-----------------------------------------------------------|-----------------------------------------------------------|-----|-----|---------|------------------|--------------------|-----------------------|--|--|--|
| Digital hard macro interface override access : read-write |                                                           |     |     |         |                  |                    |                       |  |  |  |
| bits                                                      | name                                                      | S/W | h/w | default |                  | descriptior        | า                     |  |  |  |
| 15:0                                                      | O_RXDATAHS_D1_O<br>VR_VAL                                 | rw  | ro  | 0x0     | o_rxdatahs_d1 ov | verride value. Use | d for debug purposes. |  |  |  |

poses.

| 1.1.1<br>COR | .224<br>E_DIG_IOCTRL_RW                        | _DPF   | IY_PI | PI_LANE1 <sub>_</sub> | Ox1202<br>OVR_2                                                                |
|--------------|------------------------------------------------|--------|-------|-----------------------|--------------------------------------------------------------------------------|
| _            | al hard macro interface ove<br>ss : read-write | erride |       |                       |                                                                                |
| bits         | name                                           | s/w    | h/w   | default               | description                                                                    |
| 0            | O_RXACTIVEHS_D1<br>_OVR_EN                     | rw     | ro    | 0x0                   | o_rxactivehs_d1 override enable. Active high. Used for debug purposes.         |
| 1            | O_RXSYNCHS_D1_O<br>VR_EN                       | rw     | ro    | 0x0                   | o_rxsynchs_d1 override enable. Active high. Used for debug purposes.           |
| 2            | O_RXVALIDHS_D1_<br>OVR_EN                      | rw     | ro    | 0x0                   | o_rxvalidhs_d1 override enable. Active high. Used for debug purposes.          |
| 3            | O_RXSKEWCALHS_D<br>1_OVR_EN                    | rw     | ro    | 0x0                   | o_rxskewcalhs_d1 override enable. Active high. Used for debug purposes.        |
| 4            | O_RXWORDCLKHS_D<br>1_OVR_EN                    | rw     | ro    | 0x0                   | o_rxwordclkhs_d1 override enable. Active high. Used for debug purposes.        |
| 5            | O_RXDATAHS_D1_O<br>VR_EN                       | rw     | ro    | 0x0                   | o_rxdatahs_d1 override enable. Active high. Used for debug purposes.           |
| 6            | I_TXREQUESTHS_D<br>1_OVR_EN                    | rw     | ro    | 0x0                   | i_txrequesths_d1 override enable. Active high. Used for debug purposes.        |
| 7            | I_TXDATATRANSFE<br>RENHS_D1_OVR_EN             | rw     | ro    | 0x0                   | i_txdatatransferenhs_d1 override enable. Active high. Used for debug purposes. |
| 8            | O_TXREADYHS_D1_<br>OVR_EN                      | rw     | ro    | 0x0                   | o_txreadyhs_d1 override enable. Active high. Used for debug purposes.          |
| 9            | O_TXWORDCLKHS_D<br>1_OVR_EN                    | rw     | ro    | 0x0                   | o_txwordclkhs_d1 override enable. Active high. Used for debug purposes.        |
| 10           | I_TXDATAHS_D1_O<br>VR_EN                       | rw     | ro    | 0x0                   | i_txdatahs_d1 override enable. Active high. Used for debug purposes.           |
| 11           | O_RXALTERNATECA<br>LHS_D1_OVR_EN               | rw     | ro    | 0x0                   | o_rxalternatecalhs_d1 override enable. Active high. Used for debug purposes.   |
| 15:12        | RESERVED_15_12                                 | ro     | ro    | 0x0                   | Reserved for Future use and actual reset value is 0xX                          |

Copyright 2020 Cruise LLC Page 83 of 193

| 1.1.1<br>COR                                             | .225<br>E_DIG_IOCTRL_RW       | Reg. | 0x1203 |         |                  |                    |                          |  |
|----------------------------------------------------------|-------------------------------|------|--------|---------|------------------|--------------------|--------------------------|--|
| Digital hard macro interface override access: read-write |                               |      |        |         |                  |                    |                          |  |
| bits                                                     | name                          | s/w  | h/w    | default |                  | descriptio         | n                        |  |
| 0                                                        | O_RXCLKESC_D1_O<br>VR_VAL     | rw   | ro     | 0x0     | o_rxclkesc_d1 ov | verride value. Üse | d for debug purposes.    |  |
| 1                                                        | O_RXLPDTESC_D1_<br>OVR_VAL    | rw   | ro     | 0x0     | o_rxlpdtesc_d1 c | verride value. Us  | ed for debug purposes.   |  |
| 2                                                        | O_RXULPSESC_D1_<br>OVR_VAL    | rw   | ro     | 0x0     | o_rxulpsesc_d1 o | override value. Us | sed for debug purposes.  |  |
| 3                                                        | O_RXVALIDESC_D1<br>_OVR_VAL   | rw   | ro     | 0x0     | o_rxvalidesc_d1  | override value. Us | sed for debug purposes.  |  |
| 7:4                                                      | O_RXTRIGGERESC_<br>D1_OVR_VAL | rw   | ro     | 0x0     | o_rxtriggeresc_d | 1 override value.  | Used for debug purposes. |  |
| 15:8                                                     | O_RXDATAESC_D1_<br>OVR_VAL    | rw   | ro     | 0x0     | o_rxdataesc_d1   | override value. Us | sed for debug purposes.  |  |

|                                                          | 1.1.1.226 Ox1204 CORE_DIG_IOCTRL_RW_DPHY_PPI_LANE1_OVR_4 |     |     |         |                                                                          |  |  |  |  |  |
|----------------------------------------------------------|----------------------------------------------------------|-----|-----|---------|--------------------------------------------------------------------------|--|--|--|--|--|
| Digital hard macro interface override access: read-write |                                                          |     |     |         |                                                                          |  |  |  |  |  |
| bits                                                     | name                                                     | s/w | h/w | default | description                                                              |  |  |  |  |  |
| 0                                                        | O_RXCLKESC_D1_O<br>VR_EN                                 | rw  | ro  | 0x0     | o_rxclkesc_d1 override enable. Active high. Used for debug purposes.     |  |  |  |  |  |
| 1                                                        | O_RXLPDTESC_D1_<br>OVR_EN                                | rw  | ro  | 0x0     | o_rxlpdtesc_d1 override enable. Active high. Used for debug purposes.    |  |  |  |  |  |
| 2                                                        | O_RXULPSESC_D1_<br>OVR_EN                                | rw  | ro  | 0x0     | o_rxulpsesc_d1 override enable. Active high. Used for debug purposes.    |  |  |  |  |  |
| 3                                                        | O_RXVALIDESC_D1<br>_OVR_EN                               | rw  | ro  | 0x0     | o_rxvalidesc_d1 override enable. Active high. Used for debug purposes.   |  |  |  |  |  |
| 4                                                        | O_RXTRIGGERESC_<br>D1_OVR_EN                             | rw  | ro  | 0x0     | o_rxtriggeresc_d1 override enable. Active high. Used for debug purposes. |  |  |  |  |  |
| 5                                                        | O_RXDATAESC_D1_<br>OVR_EN                                | rw  | ro  | 0x0     | o_rxdataesc_d1 override enable. Active high. Used for debug purposes.    |  |  |  |  |  |
| 15:6                                                     | RESERVED_15_6                                            | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                    |  |  |  |  |  |

| 1.1.1<br>COR | .227<br>E_DIG_IOCTRL_RW                                   | OVR_5              | Reg.                | 0x1205  |  |             |   |  |  |  |
|--------------|-----------------------------------------------------------|--------------------|---------------------|---------|--|-------------|---|--|--|--|
| _            | Digital hard macro interface override access : read-write |                    |                     |         |  |             |   |  |  |  |
| bits         | name                                                      | s/w                | h/w                 | default |  | description | 1 |  |  |  |
| 15:0         | I_TXDATAHS_D1_O<br>VR_VAL                                 | erride value. Used | for debug purposes. |         |  |             |   |  |  |  |

| 1.1.1<br>COR | .228<br>E_DIG_IOCTRL_RW                                  | _DPH | _OVR_6 | Reg.    | 0x1206                          |                     |                          |  |  |  |
|--------------|----------------------------------------------------------|------|--------|---------|---------------------------------|---------------------|--------------------------|--|--|--|
|              | Digital hard macro interface override access: read-write |      |        |         |                                 |                     |                          |  |  |  |
| bits         | name                                                     | s/w  | h/w    | default |                                 | description         | n                        |  |  |  |
| 0            | I_TXREQUESTHS_D<br>1_OVR_VAL                             | rw   | ro     | 0x0     | i_txrequesths_d1                | override value. U   | sed for debug purposes.  |  |  |  |
| 1            | I_TXDATATRANSFE<br>RENHS_D1_OVR_VA<br>L                  | rw   | ro     | 0x0     | i_txdatatransferer<br>purposes. | nhs_d1 override v   | alue. Used for debug     |  |  |  |
| 2            | O_TXREADYHS_D1_<br>OVR_VAL                               | rw   | ro     | 0x0     | o_txreadyhs_d1 o                | override value. Us  | ed for debug purposes.   |  |  |  |
| 3            | O_TXWORDCLKHS_D<br>1_OVR_VAL                             | rw   | ro     | 0x0     | o_txwordclkhs_d                 | 1 override value. l | Jsed for debug purposes. |  |  |  |

| 4    | I_TXSKEWCALHS_D<br>1_OVR_VAL | rw | ro | 0x0 | i_txskewcalhs_d1 override value. Used for debug purposes. |
|------|------------------------------|----|----|-----|-----------------------------------------------------------|
| 15:5 | RESERVED_15_5                | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX     |

| 1.1.1<br>COR | .229<br>E_DIG_IOCTRL_RW                       | /_DPH  | IY_P | PI_LANE1 | OX1207                                                                       |
|--------------|-----------------------------------------------|--------|------|----------|------------------------------------------------------------------------------|
| _            | ll hard macro interface ov<br>ss : read-write | erride |      |          |                                                                              |
| bits         | name                                          | s/w    | h/w  | default  | description                                                                  |
| 0            | I_TXREQUESTESC_<br>D1_OVR_VAL                 | rw     | ro   | 0x0      | i_txrequestesc_d1 override value. Used for debug purposes.                   |
| 1            | I_TXLPDTESC_D1_<br>OVR_VAL                    | rw     | ro   | 0x0      | i_txlpdtesc_d1 override value. Used for debug purposes.                      |
| 2            | I_TXULPSEXIT_D1<br>_OVR_VAL                   | rw     | ro   | 0x0      | i_txulpsexit_d1 override value. Used for debug purposes.                     |
| 3            | I_TXULPSESC_D1_<br>OVR_VAL                    | rw     | ro   | 0x0      | i_txulpsesc_d1 override value. Used for debug purposes.                      |
| 4            | I_TXVALIDESC_D1<br>_OVR_VAL                   | rw     | ro   | 0x0      | i_txvalidesc_d1 override value. Used for debug purposes.                     |
| 5            | O_TXREADYESC_D1<br>_OVR_VAL                   | rw     | ro   | 0x0      | o_txreadyesc_d1 override value. Used for debug purposes.                     |
| 9:6          | I_TXTRIGGERESC_<br>D1_OVR_VAL                 | rw     | ro   | 0x0      | i_txtriggeresc_d1 override value. Used for debug purposes.                   |
| 10           | I_TXDATAESC_D1_<br>OVR_EN                     | rw     | ro   | 0x0      | i_txdataesc_d1 override enable. Active high. Used for debug purposes.        |
| 11           | I_TXALTERNATECA<br>LHS_D1_OVR_EN              | rw     | ro   | 0x0      | i_txalternatecalhs_d1 override enable. Active high. Used for debug purposes. |
| 12           | I_TXSKEWCALHS_D<br>1_OVR_EN                   | rw     | ro   | 0x0      | i_txskewcalhs_d1 override enable. Active high. Used for debug purposes.      |
| 15:13        | RESERVED_15_13                                | ro     | ro   | 0x0      | Reserved for Future use and actual reset value is 0xX                        |

|      | 1.1.1.230 Ox1208  CORE_DIG_IOCTRL_RW_DPHY_PPI_LANE1_OVR_8 |     |     |         |                                                                          |  |  |  |  |  |  |
|------|-----------------------------------------------------------|-----|-----|---------|--------------------------------------------------------------------------|--|--|--|--|--|--|
| _    | Digital hard macro interface override access : read-write |     |     |         |                                                                          |  |  |  |  |  |  |
| bits | name                                                      | s/w | h/w | default | description                                                              |  |  |  |  |  |  |
| 0    | I_TXREQUESTESC_<br>D1_OVR_EN                              | rw  | ro  | 0x0     | i_txrequestesc_d1 override enable. Active high. Used for debug purposes. |  |  |  |  |  |  |
| 1    | I_TXLPDTESC_D1_<br>OVR_EN                                 | rw  | ro  | 0x0     | i_txlpdtesc_d1 override enable. Active high. Used for debug purposes.    |  |  |  |  |  |  |
| 2    | I_TXULPSEXIT_D1<br>_OVR_EN                                | rw  | ro  | 0x0     | i_txulpsexit_d1override enable. Active high. Used for debug purposes.    |  |  |  |  |  |  |
| 3    | I_TXULPSESC_D1_<br>OVR_EN                                 | rw  | ro  | 0x0     | i_txulpsesc_d1override enable. Active high. Used for debug purposes.     |  |  |  |  |  |  |
| 4    | I_TXVALIDESC_D1<br>_OVR_EN                                | rw  | ro  | 0x0     | i_txvalidesc_d1 override enable. Active high. Used for debug purposes.   |  |  |  |  |  |  |
| 5    | O_TXREADYESC_D1<br>_OVR_EN                                | rw  | ro  | 0x0     | o_txreadyesc_d1override enable. Active high. Used for debug purposes.    |  |  |  |  |  |  |
| 6    | I_TXTRIGGERESC_<br>D1_OVR_EN                              | rw  | ro  | 0x0     | i_txtriggeresc_d1override enable. Active high. Used for debug purposes.  |  |  |  |  |  |  |
| 14:7 | I_TXDATAESC_D1_<br>OVR_VAL                                | rw  | ro  | 0x0     | i_txdataesc_d1 override value. Used for debug purposes.                  |  |  |  |  |  |  |
| 15   | I_TXALTERNATECA<br>LHS_D1_OVR_VAL                         | rw  | ro  | 0x0     | i_txalternatecalhs_d1 override value. Used for debug purposes.           |  |  |  |  |  |  |

| 1.1.1.231<br>CORE_D |                                                           | RW_DPHY_PPI_LA | E1_OVR_9 | Reg.        | 0x1209 |  |  |  |  |
|---------------------|-----------------------------------------------------------|----------------|----------|-------------|--------|--|--|--|--|
|                     | Digital hard macro interface override access : read-write |                |          |             |        |  |  |  |  |
| bits                | name                                                      | s/w h/w def    | ult      | description | n      |  |  |  |  |

| 0  | I_ENABLE_D1_OVR<br>_VAL           | rw | ro | 0x0 | i_enable_d1 override value. Used for debug purposes.           |
|----|-----------------------------------|----|----|-----|----------------------------------------------------------------|
| 1  | O_STOPSTATE_D1_<br>OVR_VAL        | rw | ro | 0x0 | o_stopstate_d1 override value. Used for debug purposes.        |
| 2  | O_ULPSACTIVENOT<br>_D1_OVR_VAL    | rw | ro | 0x0 | o_ulpsactivenot_d1 override value. Used for debug purposes.    |
| 3  | I_TURNREQUEST_D<br>1_OVR_VAL      | rw | ro | 0x0 | i_turnrequest_d1 override value. Used for debug purposes.      |
| 4  | I_TURNDISABLE_D<br>1_OVR_VAL      | rw | ro | 0x0 | i_turndisable_d1 override value. Used for debug purposes.      |
| 5  | O_DIRECTION_D1_<br>OVR_VAL        | rw | ro | 0x0 | o_direction_d1 override value. Used for debug purposes.        |
| 6  | I_FORCERXMODE_D<br>1_OVR_VAL      | rw | ro | 0x0 | i_forcerxmode_d1 override value. Used for debug purposes.      |
| 7  | I_FORCETXSTOPMO<br>DE_D1_OVR_VAL  | rw | ro | 0x0 | i_forcetxstopmode_d1 override value. Used for debug purposes.  |
| 8  | O_ERRESC_D1_OVR<br>_VAL           | rw | ro | 0x0 | o_erresc_d1 override value. Used for debug purposes.           |
| 9  | O_ERRSYNCESC_D1<br>_OVR_VAL       | rw | ro | 0x0 | o_errsyncesc_d1 override value. Used for debug purposes.       |
| 10 | O_ERRCONTROL_D1<br>_OVR_VAL       | rw | ro | 0x0 | o_errcontrol_d1 override value. Used for debug purposes.       |
| 11 | O_ERRCONTENTION<br>LP0_D1_OVR_VAL | rw | ro | 0x0 | o_errcontentionlp0_d1 override value. Used for debug purposes. |
| 12 | O_ERRCONTENTION<br>LP1_D1_OVR_VAL | rw | ro | 0x0 | o_errcontentionlp1_d1 override value. Used for debug purposes. |
| 13 | O_ERRSOTHS_D1_O<br>VR_VAL         | rw | ro | 0x0 | o_errsoths_d1 override value. Used for debug purposes.         |
| 14 | O_ERRSOTSYNCHS_<br>D1_OVR_VAL     | rw | ro | 0x0 | o_errsotsynchs_d1 override value. Used for debug purposes.     |
| 15 | RESERVED_15_15                    | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX          |

| 1.1.1<br>COR | .232<br>E_DIG_IOCTRL_RW                         | _DPH   | IY_P | PI_LANE1 | Ox120A                                                                       |
|--------------|-------------------------------------------------|--------|------|----------|------------------------------------------------------------------------------|
|              | al hard macro interface over<br>ss : read-write | erride |      |          |                                                                              |
| bits         | name                                            | s/w    | h/w  | default  | description                                                                  |
| 0            | I_ENABLE_D1_OVR<br>_EN                          | rw     | ro   | 0x0      | i_enable_d1 override enable. Active high. Used for debug purposes.           |
| 1            | O_STOPSTATE_D1_<br>OVR_EN                       | rw     | ro   | 0x0      | o_stopstate_d1 override enable. Active high. Used for debug purposes.        |
| 2            | O_ULPSACTIVENOT<br>_D1_OVR_EN                   | rw     | ro   | 0x0      | o_ulpsactivenot_d1 override enable. Active high. Used for debug purposes.    |
| 3            | I_TURNREQUEST_D<br>1_OVR_EN                     | rw     | ro   | 0x0      | i_turnrequest_d1 override enable. Active high. Used for debug purposes.      |
| 4            | I_TURNDISABLE_D<br>1_OVR_EN                     | rw     | ro   | 0x0      | i_turndisable_d1 override enable. Active high. Used for debug purposes.      |
| 5            | O_DIRECTION_D1_<br>OVR_EN                       | rw     | ro   | 0x0      | o_direction_d1 override enable. Active high. Used for debug purposes.        |
| 6            | I_FORCERXMODE_D<br>1_OVR_EN                     | rw     | ro   | 0x0      | i_forcerxmode_d1 override enable. Active high. Used for debug purposes.      |
| 7            | I_FORCETXSTOPMO<br>DE_D1_OVR_EN                 | rw     | ro   | 0x0      | i_forcetxstopmode_d1 override enable. Active high. Used for debug purposes.  |
| 8            | O_ERRESC_D1_OVR<br>_EN                          | rw     | ro   | 0x0      | o_erresc_d1 override enable. Active high. Used for debug purposes.           |
| 9            | O_ERRSYNCESC_D1<br>_OVR_EN                      | rw     | ro   | 0x0      | o_errsyncesc_d1 override enable. Active high. Used for debug purposes.       |
| 10           | O_ERRCONTROL_D1<br>_OVR_EN                      | rw     | ro   | 0x0      | o_errcontrol_d1 override enable. Active high. Used for debug purposes.       |
| 11           | O_ERRCONTENTION<br>LP0_D1_OVR_EN                | rw     | ro   | 0x0      | o_errcontentionlp0_d1 override enable. Active high. Used for debug purposes. |
| 12           | O_ERRCONTENTION<br>LP1_D1_OVR_EN                | rw     | ro   | 0x0      | o_errcontentionlp1_d1 override enable. Active high. Used for debug purposes. |
| 13           | O_ERRSOTHS_D1_O<br>VR_EN                        | rw     | ro   | 0x0      | o_errsoths_d1 override enable. Active high. Used for debug purposes.         |

| 14 | O_ERRSOTSYNCHS_ | rw | ro | 0x0 | o_errsotsynchs_d1 override enable. Active high. Used for |
|----|-----------------|----|----|-----|----------------------------------------------------------|
|    | D1_OVR_EN       |    |    |     | debug purposes.                                          |
| 15 | RESERVED_15_15  | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX    |

| 1.1.1 | 23/                                                           |      |      |          | Reg. 0x1210                                                                                               |  |  |  |  |  |  |
|-------|---------------------------------------------------------------|------|------|----------|-----------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|       | E_DIG_IOCTRL_R_I                                              | OPHY | _PPI | _LANE1_C | ****                                                                                                      |  |  |  |  |  |  |
| _     | Digital hard macro interface observability access : read-only |      |      |          |                                                                                                           |  |  |  |  |  |  |
| bits  | name                                                          | s/w  | h/w  | default  | description                                                                                               |  |  |  |  |  |  |
| 0     | O_RXACTIVEHS_D1                                               | ro   | rw   | 0x0      | o_rxactivehs_d1 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true  |  |  |  |  |  |  |
| 1     | O_RXSYNCHS_D1                                                 | ro   | rw   | 0x0      | o_rxsynchs_d1 override multiplexer output. Used for debug purposes. (volatile) volatile : true            |  |  |  |  |  |  |
| 3:2   | O_RXVALIDHS_D1                                                | ro   | rw   | 0x0      | o_rxvalidhs_d1 override multiplexer output. Used for debug purposes. (volatile) volatile : true           |  |  |  |  |  |  |
| 4     | O_RXSKEWCALHS_D<br>1                                          | ro   | rw   | 0x0      | o_rxskewcalhs_d1 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true |  |  |  |  |  |  |
| 5     | O_RXWORDCLKHS_D<br>1                                          | ro   | rw   | 0x0      | o_rxwordclkhs_d1 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true |  |  |  |  |  |  |
| 6     | O_RXALTERNATECA<br>LHS_D1                                     | ro   | rw   | 0x0      | o_rxalternatecalhs_d1 override multiplexer output. Used for debug purposes. (volatile) volatile: true     |  |  |  |  |  |  |
| 15:7  | RESERVED_15_7                                                 | ro   | ro   | 0x0      | Reserved for Future use and actual reset value is 0xX                                                     |  |  |  |  |  |  |

|      | .1.1.235 CORE_DIG_IOCTRL_R_DPHY_PPI_LANE1_OVR_1  Ox1211      |     |     |         |  |             |   |  |  |  |
|------|--------------------------------------------------------------|-----|-----|---------|--|-------------|---|--|--|--|
| _    | Digital hard macro interface observability access: read-only |     |     |         |  |             |   |  |  |  |
| bits | name                                                         | s/w | h/w | default |  | description | า |  |  |  |
| 15:0 |                                                              |     |     |         |  |             |   |  |  |  |

| 1.1.1<br>COR | .236<br>E_DIG_IOCTRL_R_I                      | Reg. | 0x1212 |         |  |             |   |  |  |  |
|--------------|-----------------------------------------------|------|--------|---------|--|-------------|---|--|--|--|
|              | al hard macro interface obs<br>ss : read-only |      |        |         |  |             |   |  |  |  |
| bits         | name                                          | s/w  | h/w    | default |  | description | า |  |  |  |
| 15:0         | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1         |      |        |         |  |             |   |  |  |  |

| 1.1.1.<br>CORI | .237<br>E_DIG_IOCTRL_R_[                      | Reg. | 0x1213 |         |                                                                                     |             |                           |  |  |
|----------------|-----------------------------------------------|------|--------|---------|-------------------------------------------------------------------------------------|-------------|---------------------------|--|--|
| acces          | Il hard macro interface obs<br>ss : read-only |      |        |         |                                                                                     |             |                           |  |  |
| bits           | name                                          | s/w  | h/w    | default |                                                                                     | descriptior | า                         |  |  |
| 0              | I_TXREQUESTESC_<br>D1_INT                     | ro   | rw     | 0x0     | i_txrequestesc_d<br>debug purposes.<br>volatile : true                              |             | tiplexer output. Used for |  |  |
| 1              | I_TXLPDTESC_D1_<br>INT                        | ro   | rw     | 0x0     | i_txlpdtesc_d1_int override multiplexer output. Used for debug purposes. (volatile) |             |                           |  |  |

Copyright 2020 Cruise LLC Page 87 of 193

|     |                                 |    |    |     | volatile : true                                                                                              |
|-----|---------------------------------|----|----|-----|--------------------------------------------------------------------------------------------------------------|
| 2   | I_TXULPSEXIT_D1<br>_INT         | ro | rw | 0x0 | i_txulpsexit_d1_int override multiplexer output. Used for debug purposes. (volatile) volatile : true         |
| 3   | I_TXULPSESC_D1_<br>INT          | ro | rw | 0x0 | i_txulpsesc_d1_int override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true  |
| 4   | I_TXVALIDESC_D1<br>_INT         | ro | rw | 0x0 | i_txvalidesc_d1_int override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true |
| 5   | O_TXREADYESC_D1                 | ro | rw | 0x0 | o_txreadyesc_d1 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true     |
| 9:6 | I_TXTRIGGERESC_<br>D1_INT       | ro | rw | 0x0 | i_txtriggeresc_d1_int override multiplexer output. Used for debug purposes. (volatile) volatile : true       |
| 10  | I_TXALTERNATECA<br>LHS_D1_INT   | ro | rw | 0x0 | i_txalternatecalhs_d1_int override multiplexer output. Used for debug purposes. (volatile) volatile : true   |
| 11  | I_TXSKEWCALHS_D<br>1_INT        | ro | rw | 0x0 | i_txskewcalhs_d1_int override multiplexer output. Used for debug purposes. (volatile) volatile : true        |
| 12  | I_TXREQUESTHS_D<br>1_INT        | ro | rw | 0x0 | i_txrequesths_d1_int override multiplexer output. Used for debug purposes. (volatile) volatile : true        |
| 13  | I_TXDATATRANSFE<br>RENHS_D1_INT | ro | rw | 0x0 | i_txdatatransferenhs_d1_int override multiplexer output. Used for debug purposes. (volatile) volatile : true |
| 14  | O_TXREADYHS_D1                  | ro | rw | 0x0 | o_txreadyhs_d1 override multiplexer output. Used for debug<br>purposes. (volatile)<br>volatile : true        |
| 15  | O_TXWORDCLKHS_D<br>1            | ro | rw | 0x0 | o_txwordclkhs_d1 override multiplexer output. Used for debug purposes. (volatile) volatile : true            |

| 1.1.1<br>COR                                                 | .238<br>E_DIG_IOCTRL_R_[ | Reg. | 0x1214 |         |                                                                                                     |                   |                      |  |
|--------------------------------------------------------------|--------------------------|------|--------|---------|-----------------------------------------------------------------------------------------------------|-------------------|----------------------|--|
| Digital hard macro interface observability access: read-only |                          |      |        |         |                                                                                                     |                   |                      |  |
| bits                                                         | name                     | s/w  | h/w    | default |                                                                                                     | description       | n                    |  |
| 7:0                                                          | I_TXDATAESC_D1_<br>INT   | ro   | rw     | 0x0     | i_txdataesc_d1_int override multiplexer output. Used for debug purposes. (volatile) volatile : true |                   |                      |  |
| 15:8                                                         | RESERVED_15_8            | ro   | ro     | 0x0     | Reserved for Futu                                                                                   | ire use and actua | I reset value is 0xX |  |

| 1.1.1<br>COR                                                 | .239<br>E_DIG_IOCTRL_R_I | OVR_5 | Reg. | 0x1215  |                                                                                                 |            |                           |  |
|--------------------------------------------------------------|--------------------------|-------|------|---------|-------------------------------------------------------------------------------------------------|------------|---------------------------|--|
| Digital hard macro interface observability access: read-only |                          |       |      |         |                                                                                                 |            |                           |  |
| bits                                                         | name                     | s/w   | h/w  | default |                                                                                                 | descriptio | n                         |  |
| 0                                                            | O_RXCLKESC_D1            | ro    | rw   | 0x0     | o_rxclkesc_d1 override multiplexer output. Used for debug purposes. (volatile) volatile : true  |            |                           |  |
| 1                                                            | O_RXLPDTESC_D1           | ro    | rw   | 0x0     | o_rxlpdtesc_d1 o<br>purposes. (volatile<br>volatile : true                                      |            | er output. Used for debug |  |
| 2                                                            | O_RXULPSESC_D1           | ro    | rw   | 0x0     | o_rxulpsesc_d1 override multiplexer output. Used for debug purposes. (volatile) volatile : true |            |                           |  |
| 3                                                            | O_RXVALIDESC_D1          | ro    | rw   | 0x0     | o_rxvalidesc_d1 of purposes. (volatile volatile : true                                          |            | er output. Used for debug |  |

| 7:4  | O_RXTRIGGERESC_<br>D1 | ro | rw | 0x0 | o_rxtriggeresc_d1 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true |
|------|-----------------------|----|----|-----|------------------------------------------------------------------------------------------------------------|
| 15:8 | O_RXDATAESC_D1        | ro | rw | 0x0 | o_rxdataesc_d1 override multiplexer output. Used for debug purposes. (volatile) volatile : true            |

| 1.1.1<br>COR | .240<br>E_DIG_IOCTRL_R_I                     | OPHY    | _PPI | _LANE1_C       | 0x1216                                                                                                     |  |  |  |
|--------------|----------------------------------------------|---------|------|----------------|------------------------------------------------------------------------------------------------------------|--|--|--|
|              | ll hard macro interface ob<br>ss : read-only | servabi | lity |                |                                                                                                            |  |  |  |
| bits         | name                                         | s/w     | h/w  | default<br>0x0 | description                                                                                                |  |  |  |
| 0            | I_ENABLE_D1_INT                              | ro      | rw   |                | i_enable_d1_int override multiplexer output. Used for debug purposes. (volatile) volatile: true            |  |  |  |
| 1            | O_STOPSTATE_D1                               | ro      | rw   | 0x0            | o_stopstate_d1 override multiplexer output. Used for debug purposes. (volatile) volatile : true            |  |  |  |
| 2            | O_ULPSACTIVENOT<br>_D1                       | ro      | rw   | 0x0            | o_ulpsactivenot_d1 override multiplexer output. Used for debug purposes. (volatile) volatile: true         |  |  |  |
| 3            | I_TURNREQUEST_D<br>1_INT                     | ro      | rw   | 0x0            | i_turnrequest_d1_int override multiplexer output. Used for debug purposes. (volatile) volatile: true       |  |  |  |
| 4            | I_TURNDISABLE_D<br>1_INT                     | ro      | rw   | 0x0            | i_turndisable_d1_int override multiplexer output. Used for debug purposes. (volatile) volatile: true       |  |  |  |
| 5            | O_DIRECTION_D1                               | ro      | rw   | 0x0            | o_direction_d1 override multiplexer output. Used for debug purposes. (volatile) volatile : true            |  |  |  |
| 6            | I_FORCERXMODE_D<br>1_INT                     | ro      | rw   | 0x0            | i_forcerxmode_d1_int override multiplexer output. Used for debug purposes. (volatile) volatile : true      |  |  |  |
| 7            | I_FORCETXSTOPMO<br>DE_D1_INT                 | ro      | rw   | 0x0            | i_forcetxstopmode_d1_int override multiplexer output. Used for debug purposes. (volatile) volatile : true  |  |  |  |
| 8            | O_ERRESC_D1                                  | ro      | rw   | 0x0            | o_erresc_d1 override multiplexer output. Used for debug purposes. (volatile) volatile : true               |  |  |  |
| 9            | O_ERRSYNCESC_D1                              | ro      | rw   | 0x0            | o_errsyncesc_d1 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true   |  |  |  |
| 10           | O_ERRCONTROL_D1                              | ro      | rw   | 0x0            | o_errcontrol_d1 override multiplexer output. Used for debug purposes. (volatile) volatile : true           |  |  |  |
| 11           | O_ERRCONTENTION<br>LP0_D1                    | ro      | rw   | 0x0            | o_errcontentionlp0_d1 override multiplexer output. Used for debug purposes. (volatile) volatile: true      |  |  |  |
| 12           | O_ERRCONTENTION<br>LP1_D1                    | ro      | rw   | 0x0            | o_errcontentionlp1_d1 override multiplexer output. Used for debug purposes. (volatile) volatile : true     |  |  |  |
| 13           | O_ERRSOTHS_D1                                | ro      | rw   | 0x0            | o_errsoths_d1 override multiplexer output. Used for debug purposes. (volatile) volatile : true             |  |  |  |
| 14           | O_ERRSOTSYNCHS_<br>D1                        | ro      | rw   | 0x0            | o_errsotsynchs_d1 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true |  |  |  |
| 15           | RESERVED_15_15                               | ro      | ro   | 0x0            | Reserved for Future use and actual reset value is 0xX                                                      |  |  |  |

| 1.1.1.242 CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE1_OVR_0        | Reg. | 0x1220 |
|----------------------------------------------------------|------|--------|
| Digital hard macro interface override access: read-write |      |        |

| bits | name                      | s/w | h/w | default | description                                            |
|------|---------------------------|-----|-----|---------|--------------------------------------------------------|
| 15:0 | O_RXDATAHS_C1_O<br>VR_VAL | rw  | ro  | 0x0     | o_rxdatahs_c1 override value. Used for debug purposes. |

| 1.1.1.243  CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE1_OVR_1  Ox1221 |                                                           |     |     |         |                                                        |             |   |  |  |  |
|------------------------------------------------------------|-----------------------------------------------------------|-----|-----|---------|--------------------------------------------------------|-------------|---|--|--|--|
|                                                            | Digital hard macro interface override access : read-write |     |     |         |                                                        |             |   |  |  |  |
| bits                                                       | name                                                      | s/w | h/w | default |                                                        | description | n |  |  |  |
| 15:0                                                       | O_RXDATAHS_C1_O<br>VR_VAL                                 | rw  | ro  | 0x0     | o_rxdatahs_c1 override value. Used for debug purposes. |             |   |  |  |  |

| 1.1.1<br>COR                                              | .244<br>E_DIG_IOCTRL_RW          | _OVR_2 | Reg. | 0x1222  |                                                             |                    |                          |  |  |
|-----------------------------------------------------------|----------------------------------|--------|------|---------|-------------------------------------------------------------|--------------------|--------------------------|--|--|
| Digital hard macro interface override access : read-write |                                  |        |      |         |                                                             |                    |                          |  |  |
| bits                                                      | name                             | s/w    | h/w  | default |                                                             | descriptio         | n                        |  |  |
| 0                                                         | O_RXACTIVEHS_C1<br>_OVR_VAL      | rw     | ro   | 0x0     | o_rxactivehs_c1 override value. Used for debug purposes.    |                    |                          |  |  |
| 2:1                                                       | O_RXSYNCHS_C1_O<br>VR_VAL        | rw     | ro   | 0x0     | o_rxsynchs_c1 override value. Used for debug purposes.      |                    |                          |  |  |
| 4:3                                                       | O_RXVALIDHS_C1_<br>OVR_VAL       | rw     | ro   | 0x0     | o_rxvalidhs_c1 override value. Used for debug purposes.     |                    |                          |  |  |
| 6:5                                                       | O_RXINVALIDCODE<br>HS_C1_OVR_VAL | rw     | ro   | 0x0     | o_rxinvalidcodehs poses.                                    | _c1 override valu  | ue. Used for debug pur-  |  |  |
| 7                                                         | O_RXWORDCLKHS_C<br>1_OVR_VAL     | rw     | ro   | 0x0     | o_rxwordclkhs_c1                                            | override value. I  | Used for debug purposes  |  |  |
| 10:8                                                      | O_RXSYNCTYPEHS0<br>_C1_OVR_VAL   | rw     | ro   | 0x0     | o_rxsynctypehs0_c1 override value. Used for debug purposes. |                    |                          |  |  |
| 13:11                                                     | O_RXSYNCTYPEHS1<br>_C1_OVR_VAL   | rw     | ro   | 0x0     | o_rxsynctypehs1_<br>poses.                                  | _c1 override value | e. Used for debug pur-   |  |  |
| 15:14                                                     | O_RXALPVALIDHS_<br>C1_OVR_VAL    | rw     | ro   | 0x0     | o_rxalpvalidhs_c1                                           | override value. I  | Used for debug purposes. |  |  |

| 1.1.1<br>COR | .245<br>E_DIG_IOCTRL_RW                        | _CPH   | łY_P | PI_LANE1 | Ox1223                                                                      |  |  |  |  |
|--------------|------------------------------------------------|--------|------|----------|-----------------------------------------------------------------------------|--|--|--|--|
| _            | al hard macro interface ove<br>ss : read-write | erride |      |          |                                                                             |  |  |  |  |
| bits         | name                                           | s/w    | h/w  | default  | description                                                                 |  |  |  |  |
| 0            | O_RXALPVALIDHS_<br>C1_OVR_EN                   | rw     | ro   | 0x0      | o_rxalpvalidhs_c1 override enable. Active high. Used for debug purposes.    |  |  |  |  |
| 4:1          | O_RXALPCODE0_C1<br>_OVR_VAL                    | rw     | ro   | 0x0      | o_rxalpcode0_c1 override value. Used for debug purposes.                    |  |  |  |  |
| 8:5          | O_RXALPCODE1_C1<br>_OVR_VAL                    | rw     | ro   | 0x0      | o_rxalpcode1_c1 override value. Used for debug purposes.                    |  |  |  |  |
| 9            | O_RXALPNIBBLE0_<br>C1_OVR_EN                   | rw     | ro   | 0x0      | o_rxalpnibble0_c1 override enable. Active high. Used for debug purposes.    |  |  |  |  |
| 10           | O_RXALPNIBBLE1_<br>C1_OVR_EN                   | rw     | ro   | 0x0      | o_rxalpnibble1_c1 override enable. Active high. Used for debug purposes.    |  |  |  |  |
| 11           | O_RXACTIVEHS_C1<br>_OVR_EN                     | rw     | ro   | 0x0      | o_rxactivehs_c1 override enable. Active high. Used for debug purposes.      |  |  |  |  |
| 12           | O_RXSYNCHS_C1_O<br>VR_EN                       | rw     | ro   | 0x0      | o_rxsynchs_c1 override enable. Active high. Used for debug purposes.        |  |  |  |  |
| 13           | O_RXVALIDHS_C1_<br>OVR_EN                      | rw     | ro   | 0x0      | o_rxvalidhs_c1 override enable. Active high. Used for debug purposes.       |  |  |  |  |
| 14           | O_RXINVALIDCODE<br>HS_C1_OVR_EN                | rw     | ro   | 0x0      | o_rxinvalidcodehs_c1 override enable. Active high. Used for debug purposes. |  |  |  |  |
| 15           | O_RXWORDCLKHS_C<br>1_OVR_EN                    | rw     | ro   | 0x0      | o_rxwordclkhs_c1 override enable. Active high. Used for debug purposes.     |  |  |  |  |

Copyright 2020 Cruise LLC Page 90 of 193

| 1.1.1<br>COR | .246<br>E_DIG_IOCTRL_RW                        | _OVR_4 | Reg. | 0x1224  |                                                                           |                     |                           |  |
|--------------|------------------------------------------------|--------|------|---------|---------------------------------------------------------------------------|---------------------|---------------------------|--|
| _            | al hard macro interface ove<br>ss : read-write | erride |      |         |                                                                           |                     |                           |  |
| bits         | name                                           | s/w    | h/w  | default |                                                                           | description         | 1                         |  |
| 0            | O_RXSYNCTYPEHS0<br>_C1_OVR_EN                  | rw     | ro   | 0x0     | o_rxsynctypehs0_c1 override enable. Active high. Used for debug purposes. |                     |                           |  |
| 1            | O_RXSYNCTYPEHS1<br>_C1_OVR_EN                  | rw     | ro   | 0x0     | o_rxsynctypehs1_c1 override enable. Active high. Used for debug purposes. |                     |                           |  |
| 2            | O_RXDATAHS_C1_O<br>VR_EN                       | rw     | ro   | 0x0     | o_rxdatahs_c1 override enable. Active high. Used for debug purposes.      |                     |                           |  |
| 6:3          | O_RXALPNIBBLE0_<br>C1_OVR_VAL                  | rw     | ro   | 0x0     | o_rxalpnibble0_c<br>es.                                                   | 1 override value. l | Jsed for debug purpos-    |  |
| 10:7         | O_RXALPNIBBLE1_<br>C1_OVR_VAL                  | rw     | ro   | 0x0     | o_rxalpnibble1_c<br>es.                                                   | 1 override value. l | Jsed for debug purpos-    |  |
| 11           | O_RXALPCODE0_C1<br>_OVR_EN                     | rw     | ro   | 0x0     | o_rxalpcode0_c1 override enable. Active high. Used for debug purposes.    |                     |                           |  |
| 12           | O_RXALPCODE1_C1<br>_OVR_EN                     | rw     | ro   | 0x0     | o_rxalpcode1_c1 bug purposes.                                             | override enable.    | Active high. Used for de- |  |
| 15:13        | RESERVED_15_13                                 | ro     | ro   | 0x0     | Reserved for Futu                                                         | ire use and actua   | I reset value is 0xX      |  |

| 1.1.1.<br>COR | .247<br>E_DIG_IOCTRL_RW                     | Reg.            | 0x1225 |         |                         |                   |                          |
|---------------|---------------------------------------------|-----------------|--------|---------|-------------------------|-------------------|--------------------------|
| acces         | al hard macro interface over ss: read-write | d a a svinti sa |        |         |                         |                   |                          |
| bits          | name                                        | s/w             | h/w    | default |                         | description       | n                        |
| 2:0           | I_TXSYNCTYPEHS0<br>_C1_OVR_VAL              | rw              | ro     | 0x0     | i_txsynctypehs0_es.     | c1 override value | . Used for debug purpos- |
| 5:3           | I_TXSYNCTYPEHS1<br>_C1_OVR_VAL              | rw              | ro     | 0x0     | i_txsynctypehs1_es.     | c1 override value | . Used for debug purpos- |
| 7:6           | I_TXSENDSYNCHS_<br>C1_OVR_VAL               | rw              | ro     | 0x0     | i_txsendsynchs_c<br>es. | 1 override value. | Used for debug purpos-   |
| 15:8          | RESERVED_15_8                               | ro              | ro     | 0x0     | Reserved for Futu       | ire use and actua | I reset value is 0xX     |

|                                                           | 1.1.1.248  CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE1_OVR_6  Reg.  0x1226 |     |     |         |                   |                    |                       |  |  |  |
|-----------------------------------------------------------|------------------------------------------------------------------|-----|-----|---------|-------------------|--------------------|-----------------------|--|--|--|
| Digital hard macro interface override access : read-write |                                                                  |     |     |         |                   |                    |                       |  |  |  |
| bits                                                      | name                                                             | s/w | h/w | default |                   | description        | n                     |  |  |  |
| 15:0                                                      | I_TXDATAHS_C1_O<br>VR_VAL                                        | rw  | ro  | 0x0     | i_txdatahs_c1 ove | erride value. Used | d for debug purposes. |  |  |  |

| 1.1.1<br>COR                                              | .249<br>E_DIG_IOCTRL_RW   | OVR_7 | Reg. | 0x1227  |                   |                    |                       |  |  |  |
|-----------------------------------------------------------|---------------------------|-------|------|---------|-------------------|--------------------|-----------------------|--|--|--|
| Digital hard macro interface override access : read-write |                           |       |      |         |                   |                    |                       |  |  |  |
| bits                                                      | name                      | s/w   | h/w  | default |                   | description        | 1                     |  |  |  |
| 15:0                                                      | I_TXDATAHS_C1_O<br>VR_VAL | rw    | ro   | 0x0     | i_txdatahs_c1 ove | erride value. Used | I for debug purposes. |  |  |  |

| 1.1.1.250 CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE1_OVR_8 | Reg. | 0x1228 |  |
|---------------------------------------------------|------|--------|--|
| Digital hard macro interface override             |      |        |  |

| acces | ss : read-write                         |     |     |         |                                                                       |
|-------|-----------------------------------------|-----|-----|---------|-----------------------------------------------------------------------|
| bits  | name                                    | s/w | h/w | default | description                                                           |
| 0     | I_TXREQUESTESC_<br>C1_OVR_VAL           | rw  | ro  | 0x0     | i_txrequestesc_c1 override value. Used for debug purposes.            |
| 1     | I_TXLPDTESC_C1_<br>OVR_VAL              | rw  | ro  | 0x0     | i_txlpdtesc_c1 override value. Used for debug purposes.               |
| 2     | I_TXULPSEXIT_C1<br>_OVR_VAL             | rw  | ro  | 0x0     | i_txulpsexit_c1 override value. Used for debug purposes.              |
| 3     | I_TXULPSESC_C1_<br>OVR_VAL              | rw  | ro  | 0x0     | i_txulpsesc_c1 override value. Used for debug purposes.               |
| 4     | I_TXVALIDESC_C1<br>_OVR_VAL             | rw  | ro  | 0x0     | i_txvalidesc_c1 override value. Used for debug purposes.              |
| 5     | O_TXREADYESC_C1<br>_OVR_VAL             | rw  | ro  | 0x0     | o_txreadyesc_c1 override value. Used for debug purposes.              |
| 9:6   | I_TXTRIGGERESC_<br>C1_OVR_VAL           | rw  | ro  | 0x0     | i_txtriggeresc_c1 override value. Used for debug purposes.            |
| 10    | I_TXDATAESC_C1_<br>OVR_EN               | rw  | ro  | 0x0     | i_txdataesc_c1 override enable. Active high. Used for debug purposes. |
| 11    | I_TXREQUESTHS_C<br>1_OVR_VAL            | rw  | ro  | 0x0     | i_txrequesths_c1 override value. Used for debug purposes.             |
| 12    | I_TXDATATRANSFE<br>RENHS_C1_OVR_VA<br>L | rw  | ro  | 0x0     | i_txdatatransferenhs_c1 override value. Used for debug purposes.      |
| 13    | O_TXREADYHS_C1_<br>OVR_VAL              | rw  | ro  | 0x0     | o_txreadyhs_c1 override value. Used for debug purposes.               |
| 14    | O_TXWORDCLKHS_C<br>1_OVR_VAL            | rw  | ro  | 0x0     | o_txwordclkhs_c1 override value. Used for debug purposes.             |
| 15    | RESERVED_15_15                          | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                 |

|      | 1.1.1.251 0x1229 CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE1_OVR_9  |     |     |         |                                                                          |  |  |  |  |  |
|------|-----------------------------------------------------------|-----|-----|---------|--------------------------------------------------------------------------|--|--|--|--|--|
| _    | Digital hard macro interface override access : read-write |     |     |         |                                                                          |  |  |  |  |  |
| bits | name                                                      | s/w | h/w | default | description                                                              |  |  |  |  |  |
| 0    | I_TXREQUESTESC_<br>C1_OVR_EN                              | rw  | ro  | 0x0     | i_txrequestesc_c1 override enable. Active high. Used for debug purposes. |  |  |  |  |  |
| 1    | I_TXLPDTESC_C1_<br>OVR_EN                                 | rw  | ro  | 0x0     | i_txlpdtesc_c1 override enable. Active high. Used for debug purposes.    |  |  |  |  |  |
| 2    | I_TXULPSEXIT_C1<br>_OVR_EN                                | rw  | ro  | 0x0     | i_txulpsexit_c1 override enable. Active high. Used for debug purposes.   |  |  |  |  |  |
| 3    | I_TXULPSESC_C1_<br>OVR_EN                                 | rw  | ro  | 0x0     | i_txulpsesc_c1 override enable. Active high. Used for debug purposes.    |  |  |  |  |  |
| 4    | I_TXVALIDESC_C1<br>_OVR_EN                                | rw  | ro  | 0x0     | i_txvalidesc_c1 override enable. Active high. Used for debug purposes.   |  |  |  |  |  |
| 5    | O_TXREADYESC_C1<br>_OVR_EN                                | rw  | ro  | 0x0     | o_txreadyesc_c1 override enable. Active high. Used for debug purposes.   |  |  |  |  |  |
| 6    | I_TXTRIGGERESC_<br>C1_OVR_EN                              | rw  | ro  | 0x0     | i_txtriggeresc_c1 override enable. Active high. Used for debug purposes. |  |  |  |  |  |
| 14:7 | I_TXDATAESC_C1_<br>OVR_VAL                                | rw  | ro  | 0x0     | i_txdataesc_c1 override value. Used for debug purposes.                  |  |  |  |  |  |
| 15   | RESERVED_15_15                                            | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                    |  |  |  |  |  |

| 1.1.1.<br>COR                                             | .252<br>E_DIG_IOCTRL_RW    | Reg. | 0x122A |         |                   |                    |                        |  |
|-----------------------------------------------------------|----------------------------|------|--------|---------|-------------------|--------------------|------------------------|--|
| Digital hard macro interface override access : read-write |                            |      |        |         |                   |                    |                        |  |
| bits                                                      | name                       | s/w  | h/w    | default |                   | description        | า                      |  |
| 0                                                         | O_RXCLKESC_C1_O<br>VR_VAL  | rw   | ro     | 0x0     | o_rxclkesc_c1 ove | erride value. Used | d for debug purposes.  |  |
| 1                                                         | O_RXLPDTESC_C1_<br>OVR_VAL | rw   | ro     | 0x0     | o_rxlpdtesc_c1 ov | erride value. Use  | ed for debug purposes. |  |
| 2                                                         | O_RXULPSESC_C1_            | rw   | ro     | 0x0     | o_rxulpsesc_c1 o  | verride value. Use | ed for debug purposes. |  |

|      | OVR_VAL                       |    |    |     |                                                            |
|------|-------------------------------|----|----|-----|------------------------------------------------------------|
| 3    | O_RXVALIDESC_C1<br>_OVR_VAL   | rw | ro | 0x0 | o_rxvalidesc_c1 override value. Used for debug purposes.   |
| 7:4  | O_RXTRIGGERESC_<br>C1_OVR_VAL | rw | ro | 0x0 | o_rxtriggeresc_c1 override value. Used for debug purposes. |
| 15:8 | O_RXDATAESC_C1_<br>OVR_VAL    | rw | ro | 0x0 | o_rxdataesc_c1 override value. Used for debug purposes.    |

| 1.1.1<br>COR | .253<br>E_DIG_IOCTRL_RW                        | /_CPH  | HY_P | PI_LANE1 | _OVR_11                                                                        |
|--------------|------------------------------------------------|--------|------|----------|--------------------------------------------------------------------------------|
| _            | al hard macro interface ove<br>ss : read-write | erride |      |          |                                                                                |
| bits         | name                                           | s/w    | h/w  | default  | description                                                                    |
| 0            | O_RXCLKESC_C1_O<br>VR_EN                       | rw     | ro   | 0x0      | o_rxclkesc_c1 override enable. Active high. Used for debug purposes.           |
| 1            | O_RXLPDTESC_C1_<br>OVR_EN                      | rw     | ro   | 0x0      | o_rxlpdtesc_c1 override enable. Active high. Used for debug purposes.          |
| 2            | O_RXULPSESC_C1_<br>OVR_EN                      | rw     | ro   | 0x0      | o_rxulpsesc_c1 override enable. Active high. Used for debug purposes.          |
| 3            | O_RXVALIDESC_C1<br>_OVR_EN                     | rw     | ro   | 0x0      | o_rxvalidesc_c1 override enable. Active high. Used for debug purposes.         |
| 4            | O_RXTRIGGERESC_<br>C1_OVR_EN                   | rw     | ro   | 0x0      | o_rxtriggeresc_c1 override enable. Active high. Used for debug purposes.       |
| 5            | O_RXDATAESC_C1_<br>OVR_EN                      | rw     | ro   | 0x0      | o_rxdataesc_c1 override enable. Active high. Used for debug purposes.          |
| 6            | I_TXREQUESTHS_C<br>1_OVR_EN                    | rw     | ro   | 0x0      | i_txrequesths_c1 override enable. Active high. Used for debug purposes.        |
| 7            | I_TXDATATRANSFE<br>RENHS_C1_OVR_EN             | rw     | ro   | 0x0      | i_txdatatransferenhs_c1 override enable. Active high. Used for debug purposes. |
| 8            | O_TXREADYHS_C1_<br>OVR_EN                      | rw     | ro   | 0x0      | o_txreadyhs_c1 override enable. Active high. Used for debug purposes.          |
| 9            | O_TXWORDCLKHS_C<br>1_OVR_EN                    | rw     | ro   | 0x0      | o_txwordclkhs_c1 override enable. Active high. Used for debug purposes.        |
| 10           | I_TXDATAHS_C1_O<br>VR_EN                       | rw     | ro   | 0x0      | i_txdatahs_c1 override enable. Active high. Used for debug purposes.           |
| 11           | I_TXSENDSYNCHS_<br>C1_OVR_EN                   | rw     | ro   | 0x0      | i_txsendsynchs_c1 override enable. Active high. Used for debug purposes.       |
| 12           | I_TXSYNCTYPEHS0<br>_C1_OVR_EN                  | rw     | ro   | 0x0      | i_txsynctypehs0_c1 override enable. Active high. Used for debug purposes.      |
| 13           | I_TXSYNCTYPEHS1<br>_C1_OVR_EN                  | rw     | ro   | 0x0      | i_txsynctypehs1_c1 override enable. Active high. Used for debug purposes.      |
| 15:14        | RESERVED_15_14                                 | ro     | ro   | 0x0      | Reserved for Future use and actual reset value is 0xX                          |

| 1.1.1                                                     |                                          | , opi | IV D | DI LANEA | 0x122C                                                      |  |  |  |  |  |
|-----------------------------------------------------------|------------------------------------------|-------|------|----------|-------------------------------------------------------------|--|--|--|--|--|
| COR                                                       | CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE1_OVR_12 |       |      |          |                                                             |  |  |  |  |  |
| Digital hard macro interface override access : read-write |                                          |       |      |          |                                                             |  |  |  |  |  |
| bits                                                      | name                                     | s/w   | h/w  | default  | description                                                 |  |  |  |  |  |
| 0                                                         | I_ENABLE_C1_OVR<br>_VAL                  | rw    | ro   | 0x0      | i_enable_c1 override value. Used for debug purposes.        |  |  |  |  |  |
| 1                                                         | O_STOPSTATE_C1_<br>OVR_VAL               | rw    | ro   | 0x0      | o_stopstate_c1 override value. Used for debug purposes.     |  |  |  |  |  |
| 2                                                         | O_ULPSACTIVENOT<br>_C1_OVR_VAL           | rw    | ro   | 0x0      | o_ulpsactivenot_c1 override value. Used for debug purposes. |  |  |  |  |  |
| 3                                                         | I_TURNREQUEST_C<br>1_OVR_VAL             | rw    | ro   | 0x0      | i_turnrequest_c1 override value. Used for debug purposes.   |  |  |  |  |  |
| 4                                                         | I_TURNDISABLE_C<br>1_OVR_VAL             | rw    | ro   | 0x0      | i_turndisable_c1 override value. Used for debug purposes.   |  |  |  |  |  |
| 5                                                         | O_DIRECTION_C1_<br>OVR_VAL               | rw    | ro   | 0x0      | o_direction_c1 override value. Used for debug purposes.     |  |  |  |  |  |
| 6                                                         | I_FORCERXMODE_C<br>1_OVR_VAL             | rw    | ro   | 0x0      | i_forcerxmode_c1 override value. Used for debug purposes.   |  |  |  |  |  |

| 7     | I_FORCETXSTOPMO<br>DE_C1_OVR_VAL  | rw | ro | 0x0 | i_forcetxstopmode_c1 override value. Used for debug purposes.  |
|-------|-----------------------------------|----|----|-----|----------------------------------------------------------------|
| 8     | O_ERRESC_C1_OVR<br>_VAL           | rw | ro | 0x0 | o_erresc_c1 override value. Used for debug purposes.           |
| 9     | O_ERRSYNCESC_C1<br>_OVR_VAL       | rw | ro | 0x0 | o_errsyncesc_c1 override value. Used for debug purposes.       |
| 10    | O_ERRCONTROL_C1<br>_OVR_VAL       | rw | ro | 0x0 | o_errcontrol_c1 override value. Used for debug purposes.       |
| 11    | O_ERRCONTENTION<br>LP0_C1_OVR_VAL | rw | ro | 0x0 | o_errcontentionlp0_c1 override value. Used for debug purposes. |
| 12    | O_ERRCONTENTION<br>LP1_C1_OVR_VAL | rw | ro | 0x0 | o_errcontentionlp1_c1 override value. Used for debug purposes. |
| 13    | O_ERRSOTHS_C1_O<br>VR_VAL         | rw | ro | 0x0 | o_errsoths_c1 override value. Used for debug purposes.         |
| 15:14 | RESERVED_15_14                    | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX          |

| 1.1.1<br>COR | .255<br>E_DIG_IOCTRL_RW                       | /_CPF  | IY_P | PI_LANE1 | OX122D OVR_13                                                                |
|--------------|-----------------------------------------------|--------|------|----------|------------------------------------------------------------------------------|
| _            | al hard macro interface ov<br>ss : read-write | erride |      |          |                                                                              |
| bits         | name                                          | s/w    | h/w  | default  | description                                                                  |
| 0            | I_ENABLE_C1_OVR<br>_EN                        | rw     | ro   | 0x0      | i_enable_c1 override enable. Active high. Used for debug purposes.           |
| 1            | O_STOPSTATE_C1_<br>OVR_EN                     | rw     | ro   | 0x0      | o_stopstate_c1 override enable. Active high. Used for debug purposes.        |
| 2            | O_ULPSACTIVENOT<br>_C1_OVR_EN                 | rw     | ro   | 0x0      | o_ulpsactivenot_c1 override enable. Active high. Used for debug purposes.    |
| 3            | I_TURNREQUEST_C<br>1_OVR_EN                   | rw     | ro   | 0x0      | i_turnrequest_c1 override enable. Active high. Used for debug purposes.      |
| 4            | I_TURNDISABLE_C<br>1_OVR_EN                   | rw     | ro   | 0x0      | i_turndisable_c1 override enable. Active high. Used for debug purposes.      |
| 5            | O_DIRECTION_C1_<br>OVR_EN                     | rw     | ro   | 0x0      | o_direction_c1 override enable. Active high. Used for debug purposes.        |
| 6            | I_FORCERXMODE_C<br>1_OVR_EN                   | rw     | ro   | 0x0      | i_forcerxmode_c1 override enable. Active high. Used for debug purposes.      |
| 7            | I_FORCETXSTOPMO<br>DE_C1_OVR_EN               | rw     | ro   | 0x0      | i_forcetxstopmode_c1 override enable. Active high. Used for debug purposes.  |
| 8            | O_ERRESC_C1_OVR<br>_EN                        | rw     | ro   | 0x0      | o_erresc_c1 override enable. Active high. Used for debug purposes.           |
| 9            | O_ERRSYNCESC_C1<br>_OVR_EN                    | rw     | ro   | 0x0      | o_errsyncesc_c1 override enable. Active high. Used for debug purposes.       |
| 10           | O_ERRCONTROL_C1<br>_OVR_EN                    | rw     | ro   | 0x0      | o_errcontrol_c1 override enable. Active high. Used for debug purposes.       |
| 11           | O_ERRCONTENTION<br>LP0_C1_OVR_EN              | rw     | ro   | 0x0      | o_errcontentionlp0_c1 override enable. Active high. Used for debug purposes. |
| 12           | O_ERRCONTENTION<br>LP1_C1_OVR_EN              | rw     | ro   | 0x0      | o_errcontentionlp1_c1 override enable. Active high. Used for debug purposes. |
| 13           | O_ERRSOTHS_C1_O<br>VR_EN                      | rw     | ro   | 0x0      | o_errsoths_c1 override enable. Active high. Used for debug purposes.         |
| 15:14        | RESERVED_15_14                                | ro     | ro   | 0x0      | Reserved for Future use and actual reset value is 0xX                        |

| 1.1.1.<br>COR | .256<br>E_DIG_IOCTRL_RW                        | Reg. | 0x122E |         |                                  |                    |                           |
|---------------|------------------------------------------------|------|--------|---------|----------------------------------|--------------------|---------------------------|
| _             | Il hard macro interface ove<br>ss : read-write |      |        |         |                                  |                    |                           |
| bits          | name                                           | s/w  | h/w    | default |                                  | description        | า                         |
| 0             | I_TXALPCODE0_C1<br>_OVR_EN                     | rw   | ro     | 0x0     | i_txalpcode0_c1 obug purposes.   | override enable. A | active high. Used for de- |
| 1             | I_TXALPCODE1_C1<br>_OVR_EN                     | rw   | ro     | 0x0     | i_txalpcode1_c1 of bug purposes. | override enable. A | active high. Used for de- |
| 3:2           | I_TXSENDALPHS_C<br>1_OVR_VAL                   | rw   | ro     | 0x0     | i_txsendalphs_c1                 | override value. U  | sed for debug purposes.   |

| 7:4   | I_TXALPNIBBLE0_<br>C1_OVR_VAL | rw | ro | 0x0 | i_txalpnibble0_c1 override value. Used for debug purposes. |
|-------|-------------------------------|----|----|-----|------------------------------------------------------------|
| 11:8  | I_TXALPNIBBLE1_<br>C1_OVR_VAL | rw | ro | 0x0 | i_txalpnibble1_c1 override value. Used for debug purposes. |
| 14:12 | I_ALPWAKESTATE_<br>C1_OVR_VAL | rw | ro | 0x0 | i_alpwakestate_c1 override value. Used for debug purposes. |
| 15    | RESERVED_15_15                | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX      |

|       | 1.1.1.257  CORE_DIG_IOCTRL_RW_CPHY_PPI_LANE1_OVR_15  0x122F |     |     |         |                                                                          |  |  |  |  |  |
|-------|-------------------------------------------------------------|-----|-----|---------|--------------------------------------------------------------------------|--|--|--|--|--|
| _     | Digital hard macro interface override access : read-write   |     |     |         |                                                                          |  |  |  |  |  |
| bits  | name                                                        | s/w | h/w | default | description                                                              |  |  |  |  |  |
| 0     | I_TXSENDALPHS_C<br>1_OVR_EN                                 | rw  | ro  | 0x0     | i_txsendalphs_c1 override enable. Active high. Used for debug purposes.  |  |  |  |  |  |
| 1     | I_TXALPNIBBLE0_<br>C1_OVR_EN                                | rw  | ro  | 0x0     | i_txalpnibble0_c1 override enable. Active high. Used for debug purposes. |  |  |  |  |  |
| 2     | I_TXALPNIBBLE1_<br>C1_OVR_EN                                | rw  | ro  | 0x0     | i_txalpnibble1_c1 override enable. Active high. Used for debug purposes. |  |  |  |  |  |
| 3     | I_ALPWAKESTATE_<br>C1_OVR_EN                                | rw  | ro  | 0x0     | i_alpwakestate_c1 override enable. Active high. Used for debug purposes. |  |  |  |  |  |
| 7:4   | I_TXALPCODE0_C1<br>_OVR_VAL                                 | rw  | ro  | 0x0     | i_txalpcode0_c1 override value. Used for debug purposes.                 |  |  |  |  |  |
| 11:8  | I_TXALPCODE1_C1<br>_OVR_VAL                                 | rw  | ro  | 0x0     | i_txalpcode1_c1 override value. Used for debug purposes.                 |  |  |  |  |  |
| 15:12 | RESERVED_15_12                                              | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                    |  |  |  |  |  |

| 1.1.1<br>COR | .258<br>E_DIG_IOCTRL_R_0                      | СРНҮ | VR_0 | Reg.    | 0x1230                                                     |             |                        |
|--------------|-----------------------------------------------|------|------|---------|------------------------------------------------------------|-------------|------------------------|
| _            | Il hard macro interface obs<br>ss : read-only |      |      |         |                                                            |             |                        |
| bits         | name                                          | s/w  | h/w  | default |                                                            | description | 1                      |
| 15:0         | O_RXDATAHS_C1                                 | ro   | rw   | 0x0     | o_rxdatahs_c1 ov<br>purposes. (volatile<br>volatile : true |             | output. Used for debug |

| 1.1.1.<br>COR | .259<br>E_DIG_IOCTRL_R_0                     | Reg. | 0x1231 |         |                                                            |             |                        |
|---------------|----------------------------------------------|------|--------|---------|------------------------------------------------------------|-------------|------------------------|
| _             | Il hard macro interface ob<br>ss : read-only |      |        |         |                                                            |             |                        |
| bits          | name                                         | s/w  | h/w    | default |                                                            | description | n                      |
| 15:0          | O_RXDATAHS_C1                                | ro   | rw     | 0x0     | o_rxdatahs_c1 ov<br>purposes. (volatile<br>volatile : true |             | output. Used for debug |

| 1.1.1.<br>COR | .260<br>E_DIG_IOCTRL_R_0                      | Reg. | 0x1232 |         |                                                            |             |                        |
|---------------|-----------------------------------------------|------|--------|---------|------------------------------------------------------------|-------------|------------------------|
|               | al hard macro interface obs<br>ss : read-only |      |        |         |                                                            |             |                        |
| bits          | name                                          | s/w  | h/w    | default |                                                            | description | า                      |
| 15:0          | O_RXDATAHS_C1                                 | ro   | rw     | 0x0     | o_rxdatahs_c1 ov<br>purposes. (volatile<br>volatile : true |             | output. Used for debug |

| 1.1.1.261       |                         | Reg. | 0x1233 |
|-----------------|-------------------------|------|--------|
| CORE DIG IOCTRI | R CPHY PPI I ANE1 OVR 3 |      |        |

Digital hard macro interface observability

access: read-only

| bits  | name                     | s/w | h/w | default | description                                                                                               |
|-------|--------------------------|-----|-----|---------|-----------------------------------------------------------------------------------------------------------|
| 0     | O_RXACTIVEHS_C1          | ro  | rw  | 0x0     | o_rxactivehs_c1 override multiplexer output. Used for debug<br>purposes. (volatile)<br>volatile : true    |
| 2:1   | O_RXSYNCHS_C1            | ro  | rw  | 0x0     | o_rxsynchs_c1 override multiplexer output. Used for debug purposes. (volatile) volatile : true            |
| 4:3   | O_RXVALIDHS_C1           | ro  | rw  | 0x0     | o_rxvalidhs_c1 override multiplexer output. Used for debug purposes. (volatile) volatile : true           |
| 6:5   | O_RXINVALIDCODE<br>HS_C1 | ro  | rw  | 0x0     | o_rxinvalidcodehs_c1 override multiplexer output. Used for debug purposes. (volatile) volatile: true      |
| 7     | O_RXWORDCLKHS_C<br>1     | ro  | rw  | 0x0     | o_rxwordclkhs_c1 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true |
| 10:8  | O_RXSYNCTYPEHS0<br>_C1   | ro  | rw  | 0x0     | o_rxsynctypehs0_c1 override multiplexer output. Used for debug purposes. (volatile) volatile : true       |
| 13:11 | O_RXSYNCTYPEHS1<br>_C1   | ro  | rw  | 0x0     | o_rxsynctypehs1_c1 override multiplexer output. Used for debug purposes. (volatile) volatile : true       |
| 15:14 | RESERVED_15_14           | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                     |

| 1.1.1<br>COR | .262<br>E_DIG_IOCTRL_R_0                      | Reg. | 0x1234 |         |                                                            |                  |                          |
|--------------|-----------------------------------------------|------|--------|---------|------------------------------------------------------------|------------------|--------------------------|
| _            | Il hard macro interface obs<br>ss : read-only |      |        |         |                                                            |                  |                          |
| bits         | name                                          | s/w  | h/w    | default |                                                            | description      | 1                        |
| 3:0          | O_RXALPCODE0_C1                               | ro   | rw     | 0x0     | o_rxalpcode0_c1 obug purposes. (volvolatile : true         | •                | ker output. Used for de- |
| 7:4          | O_RXALPCODE1_C1                               | ro   | rw     | 0x0     | o_rxalpcode1_c1 o<br>bug purposes. (vol<br>volatile : true |                  | ker output. Used for de- |
| 15:8         | RESERVED_15_8                                 | ro   | ro     | 0x0     | Reserved for Futur                                         | re use and actua | I reset value is 0xX     |

|       | 1.1.1.263 CORE_DIG_IOCTRL_R_CPHY_PPI_LANE1_OVR_5             |     |     |         |                                                                                                     |  |  |  |  |  |
|-------|--------------------------------------------------------------|-----|-----|---------|-----------------------------------------------------------------------------------------------------|--|--|--|--|--|
|       | Digital hard macro interface observability access: read-only |     |     |         |                                                                                                     |  |  |  |  |  |
| bits  | name                                                         | s/w | h/w | default | description                                                                                         |  |  |  |  |  |
| 2:0   | I_TXSYNCTYPEHS0<br>_C1_INT                                   | ro  | rw  | 0x0     | i_txsynctypehs0_c1 override multiplexer output. Used for debug purposes. (volatile) volatile : true |  |  |  |  |  |
| 5:3   | I_TXSYNCTYPEHS1<br>_C1_INT                                   | ro  | rw  | 0x0     | i_txsynctypehs1_c1 override multiplexer output. Used for debug purposes. (volatile) volatile : true |  |  |  |  |  |
| 13:6  | I_TXDATAESC_C1_<br>INT                                       | ro  | rw  | 0x0     | i_txdataesc_c1 override multiplexer output. Used for debug purposes. (volatile) volatile : true     |  |  |  |  |  |
| 15:14 | RESERVED_15_14                                               | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                               |  |  |  |  |  |

| 1.1.1.264                              | Reg. | 0x1236 |
|----------------------------------------|------|--------|
| CORE_DIG_IOCTRL_R_CPHY_PPI_LANE1_OVR_6 |      |        |

| _     | ll hard macro interface ob<br>ss : read-only | servabi | lity |         |                                                                                                            |
|-------|----------------------------------------------|---------|------|---------|------------------------------------------------------------------------------------------------------------|
| bits  | name                                         | s/w     | h/w  | default | description                                                                                                |
| 1:0   | O_RXALPVALIDHS_<br>C1                        | ro      | rw   | 0x0     | o_rxalpvalidhs_c1 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true |
| 5:2   | O_RXALPNIBBLE0_<br>C1                        | ro      | rw   | 0x0     | o_rxalpnibble0_c1 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true |
| 9:6   | O_RXALPNIBBLE1_<br>C1                        | ro      | rw   | 0x0     | o_rxalpnibble1_c1 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true |
| 11:10 | I_TXSENDSYNCHS_<br>C1_INT                    | ro      | rw   | 0x0     | i_txsendsynchs_c1 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true |
| 15:12 | RESERVED_15_12                               | ro      | ro   | 0x0     | Reserved for Future use and actual reset value is 0xX                                                      |

| 1.1.1<br>COR | .265<br>E_DIG_IOCTRL_R_0                                     | Reg. | 0x1237 |         |                                                                                                |             |   |  |  |  |
|--------------|--------------------------------------------------------------|------|--------|---------|------------------------------------------------------------------------------------------------|-------------|---|--|--|--|
| _            | Digital hard macro interface observability access: read-only |      |        |         |                                                                                                |             |   |  |  |  |
| bits         | name                                                         | s/w  | h/w    | default |                                                                                                | description | ١ |  |  |  |
| 15:0         | I_TXDATAHS_C1_I<br>NT                                        | ro   | rw     | 0x0     | i_txdatahs_c1 override multiplexer output. Used for debug purposes. (volatile) volatile : true |             |   |  |  |  |

| 1.1.1<br>COR | .266<br>E_DIG_IOCTRL_R_0                                      | Reg. | 0x1238 |         |                                                                                                      |             |   |  |  |  |  |
|--------------|---------------------------------------------------------------|------|--------|---------|------------------------------------------------------------------------------------------------------|-------------|---|--|--|--|--|
| _            | Digital hard macro interface observability access : read-only |      |        |         |                                                                                                      |             |   |  |  |  |  |
| bits         | name                                                          | s/w  | h/w    | default |                                                                                                      | description | า |  |  |  |  |
| 15:0         | I_TXDATAHS_C1_I<br>NT                                         | ro   | rw     | 0x0     | i_txdatahs_c1 override multiplexer output. Used for debug<br>purposes. (volatile)<br>volatile : true |             |   |  |  |  |  |

| 1.1.1<br>COR | .267<br>E_DIG_IOCTRL_R_                      | СРНҮ    | 0x1239 |         |                                                                                                          |  |  |  |  |
|--------------|----------------------------------------------|---------|--------|---------|----------------------------------------------------------------------------------------------------------|--|--|--|--|
| _            | al hard macro interface ob<br>ss : read-only | servabi | ility  |         |                                                                                                          |  |  |  |  |
| bits         | name                                         | s/w     | h/w    | default | description                                                                                              |  |  |  |  |
| 0            | I_TXREQUESTESC_<br>C1_INT                    | ro      | rw     | 0x0     | i_txrequestesc_c1 override multiplexer output. Used for debug purposes. (volatile) volatile: true        |  |  |  |  |
| 1            | I_TXLPDTESC_C1_<br>INT                       | ro      | rw     | 0x0     | i_txlpdtesc_c1 override multiplexer output. Used for debug purposes. (volatile) volatile: true           |  |  |  |  |
| 2            | I_TXULPSEXIT_C1<br>_INT                      | ro      | rw     | 0x0     | i_txulpsexit_c1 override multiplexer output. Used for debug<br>purposes. (volatile)<br>volatile : true   |  |  |  |  |
| 3            | I_TXULPSESC_C1_<br>INT                       | ro      | rw     | 0x0     | i_txulpsesc_c1 override multiplexer output. Used for debug<br>purposes. (volatile)<br>volatile : true    |  |  |  |  |
| 4            | I_TXVALIDESC_C1<br>_INT                      | ro      | rw     | 0x0     | i_txvalidesc_c1 override multiplexer output. Used for debug purposes. (volatile)                         |  |  |  |  |
| 5            | O_TXREADYESC_C1                              | ro      | rw     | 0x0     | o_txreadyesc_c1 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true |  |  |  |  |

| 9:6   | I_TXTRIGGERESC_<br>C1_INT       | ro | rw | 0x0 | i_txtriggeresc_c1 override multiplexer output. Used for debug purposes. (volatile) volatile : true       |
|-------|---------------------------------|----|----|-----|----------------------------------------------------------------------------------------------------------|
| 10    | I_TXREQUESTHS_C<br>1_INT        | ro | rw | 0x0 | i_txrequesths_c1 override multiplexer output. Used for debug purposes. (volatile) volatile : true        |
| 11    | I_TXDATATRANSFE<br>RENHS_C1_INT | ro | rw | 0x0 | i_txdatatransferenhs_c1 override multiplexer output. Used for debug purposes. (volatile) volatile : true |
| 12    | O_TXREADYHS_C1                  | ro | rw | 0x0 | o_txreadyhs_c1 override multiplexer output. Used for debug purposes. (volatile) volatile : true          |
| 13    | O_TXWORDCLKHS_C<br>1            | ro | rw | 0x0 | o_txwordclkhs_c1 override multiplexer output. Used for debug purposes. (volatile) volatile : true        |
| 15:14 | RESERVED_15_14                  | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                                    |

| 1.1.1<br>COR | .268<br>E_DIG_IOCTRL_R_                      | 0x123A  |       |         |                                                                                                            |  |  |  |  |
|--------------|----------------------------------------------|---------|-------|---------|------------------------------------------------------------------------------------------------------------|--|--|--|--|
| _            | al hard macro interface ob<br>ss : read-only | servabi | ility |         |                                                                                                            |  |  |  |  |
| bits         | name                                         | s/w     | h/w   | default | description                                                                                                |  |  |  |  |
| 0            | O_RXCLKESC_C1                                | ro      | rw    | 0x0     | o_rxclkesc_c1 override multiplexer output. Used for debug purposes. (volatile) volatile : true             |  |  |  |  |
| 1            | O_RXLPDTESC_C1                               | ro      | rw    | 0x0     | o_rxlpdtesc_c1 override multiplexer output. Used for debug purposes. (volatile) volatile : true            |  |  |  |  |
| 2            | O_RXULPSESC_C1                               | ro      | rw    | 0x0     | o_rxulpsesc_c1 override multiplexer output. Used for debug purposes. (volatile) volatile : true            |  |  |  |  |
| 3            | O_RXVALIDESC_C1                              | ro      | rw    | 0x0     | o_rxvalidesc_c1 override multiplexer output. Used for debug<br>purposes. (volatile)<br>volatile : true     |  |  |  |  |
| 7:4          | O_RXTRIGGERESC_<br>C1                        | ro      | rw    | 0x0     | o_rxtriggeresc_c1 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true |  |  |  |  |
| 15:8         | O_RXDATAESC_C1                               | ro      | rw    | 0x0     | o_rxdataesc_c1 override multiplexer output. Used for debug<br>purposes. (volatile)<br>volatile : true      |  |  |  |  |

| 1.1.1<br>COR                                                 | .269<br>E_DIG_IOCTRL_R_( | CPHY | OVR_11 | Reg.    | 0x123B                                                                                                    |                                                                              |                            |  |  |  |
|--------------------------------------------------------------|--------------------------|------|--------|---------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|----------------------------|--|--|--|
| Digital hard macro interface observability access: read-only |                          |      |        |         |                                                                                                           |                                                                              |                            |  |  |  |
| bits                                                         | name                     | s/w  | h/w    | default |                                                                                                           | descriptio                                                                   | n                          |  |  |  |
| 0                                                            | I_ENABLE_C1_INT          | ro   | rw     | 0x0     |                                                                                                           | i_enable_c1 override multiplexer output. Used for debug purposes. (volatile) |                            |  |  |  |
| 1                                                            | O_STOPSTATE_C1           | ro   | rw     | 0x0     | o_stopstate_c1 override multiplexer output. Used for debug purposes. (volatile) volatile : true           |                                                                              |                            |  |  |  |
| 2                                                            | O_ULPSACTIVENOT<br>_C1   | ro   | rw     | 0x0     | o_ulpsactivenot_c<br>bug purposes. (vo<br>volatile : true                                                 | •                                                                            | lexer output. Used for de- |  |  |  |
| 3                                                            | I_TURNREQUEST_C<br>1_INT | ro   | rw     | 0x0     | i_turnrequest_c1 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true |                                                                              |                            |  |  |  |
| 4                                                            | I_TURNDISABLE_C<br>1_INT | ro   | rw     | 0x0     | i_turndisable_c1 override multiplexer output. Used for debug purposes. (volatile) volatile: true          |                                                                              |                            |  |  |  |
| 5                                                            | O_DIRECTION_C1           | ro   | rw     | 0x0     | o_direction_c1 override multiplexer output. Used for debug purposes. (volatile)                           |                                                                              |                            |  |  |  |

|       |                              |    |    |     | volatile : true                                                                                           |
|-------|------------------------------|----|----|-----|-----------------------------------------------------------------------------------------------------------|
| 6     | I_FORCERXMODE_C<br>1_INT     | ro | rw | 0x0 | i_forcerxmode_c1 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true |
| 7     | I_FORCETXSTOPMO<br>DE_C1_INT | ro | rw | 0x0 | i_forcetxstopmode_c1 override multiplexer output. Used for debug purposes. (volatile) volatile : true     |
| 8     | O_ERRESC_C1                  | ro | rw | 0x0 | o_erresc_c1 override multiplexer output. Used for debug purposes. (volatile) volatile : true              |
| 9     | O_ERRSYNCESC_C1              | ro | rw | 0x0 | o_errsyncesc_c1 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true  |
| 10    | O_ERRCONTROL_C1              | ro | rw | 0x0 | o_errcontrol_c1 override multiplexer output. Used for debug purposes. (volatile) volatile : true          |
| 11    | O_ERRCONTENTION<br>LP0_C1    | ro | rw | 0x0 | o_errcontentionlp0_c1 override multiplexer output. Used for debug purposes. (volatile) volatile : true    |
| 12    | O_ERRCONTENTION<br>LP1_C1    | ro | rw | 0x0 | o_errcontentionlp1_c1 override multiplexer output. Used for debug purposes. (volatile) volatile : true    |
| 13    | O_ERRSOTHS_C1                | ro | rw | 0x0 | o_errsoths_c1 override multiplexer output. Used for debug purposes. (volatile) volatile : true            |
| 15:14 | RESERVED_15_14               | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                                     |

| 1.1.1<br>COR | .270<br>E_DIG_IOCTRL_R_0                                     | Reg. | 0x123C |         |                                                                                                      |             |   |  |  |  |  |
|--------------|--------------------------------------------------------------|------|--------|---------|------------------------------------------------------------------------------------------------------|-------------|---|--|--|--|--|
|              | Digital hard macro interface observability access: read-only |      |        |         |                                                                                                      |             |   |  |  |  |  |
| bits         | name                                                         | s/w  | h/w    | default |                                                                                                      | description | า |  |  |  |  |
| 15:0         | O_RXDATAHS_C1                                                | ro   | rw     | 0x0     | o_rxdatahs_c1 override multiplexer output. Used for debug<br>purposes. (volatile)<br>volatile : true |             |   |  |  |  |  |

| 1.1.1<br>COR | .271<br>E_DIG_IOCTRL_R_                                       | Reg. | 0x123D |         |                                                                                                      |             |   |  |  |  |  |
|--------------|---------------------------------------------------------------|------|--------|---------|------------------------------------------------------------------------------------------------------|-------------|---|--|--|--|--|
| _            | Digital hard macro interface observability access : read-only |      |        |         |                                                                                                      |             |   |  |  |  |  |
| bits         | name                                                          | s/w  | h/w    | default |                                                                                                      | description | า |  |  |  |  |
| 15:0         | O_RXDATAHS_C1                                                 | ro   | rw     | 0x0     | o_rxdatahs_c1 override multiplexer output. Used for debug<br>purposes. (volatile)<br>volatile : true |             |   |  |  |  |  |

|                                                              | 1.1.1.272 Ox123E  CORE_DIG_IOCTRL_R_CPHY_PPI_LANE1_OVR_14 |     |     |         |                                                                                                        |  |  |  |  |  |  |
|--------------------------------------------------------------|-----------------------------------------------------------|-----|-----|---------|--------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Digital hard macro interface observability access: read-only |                                                           |     |     |         |                                                                                                        |  |  |  |  |  |  |
| bits                                                         | name                                                      | s/w | h/w | default | description                                                                                            |  |  |  |  |  |  |
| 1:0                                                          | I_TXSENDALPHS_C<br>1_INT                                  | ro  | rw  | 0x0     | i_txsendalphs_c1 override multiplexer output. Used for debug purposes. (volatile) volatile : true      |  |  |  |  |  |  |
| 5:2                                                          | I_TXALPCODE0_C1<br>_INT                                   | ro  | rw  | 0x0     | i_txalpcode0_c1 override multiplexer output. Used for debug<br>purposes. (volatile)<br>volatile : true |  |  |  |  |  |  |
| 9:6                                                          | I_TXALPCODE1_C1<br>_INT                                   | ro  | rw  | 0x0     | i_txalpcode1_c1 override multiplexer output. Used for debug purposes. (volatile) volatile : true       |  |  |  |  |  |  |

| 12:10 | I_ALPWAKESTATE_ | ro | rw | 0x0 | i_alpwakestate_c1 override multiplexer output. Used for de- |
|-------|-----------------|----|----|-----|-------------------------------------------------------------|
|       | C1_INT          |    |    |     | bug purposes. (volatile)                                    |
|       |                 |    |    |     | volatile : true                                             |
| 15:13 | RESERVED_15_13  | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX       |

| 1.1.1<br>COR | .273<br>E_DIG_IOCTRL_R_                                       | VR_15 | Reg. | 0x123F  |                                                                                                            |                                       |                          |  |  |  |
|--------------|---------------------------------------------------------------|-------|------|---------|------------------------------------------------------------------------------------------------------------|---------------------------------------|--------------------------|--|--|--|
| _            | Digital hard macro interface observability access : read-only |       |      |         |                                                                                                            |                                       |                          |  |  |  |
| bits         | name                                                          | s/w   | h/w  | default |                                                                                                            | description                           | า                        |  |  |  |
| 3:0          | I_TXALPNIBBLE0_<br>C1_INT                                     | ro    | rw   | 0x0     | i_txalpnibble0_c1<br>bug purposes. (vo<br>volatile : true                                                  | • • • • • • • • • • • • • • • • • • • | xer output. Used for de- |  |  |  |
| 7:4          | I_TXALPNIBBLE1_<br>C1_INT                                     | ro    | rw   | 0x0     | i_txalpnibble1_c1 override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true |                                       |                          |  |  |  |
| 15:8         | RESERVED_15_8                                                 | ro    | ro   | 0x0     | Reserved for Futu                                                                                          | re use and actua                      | I reset value is 0xX     |  |  |  |

| 1.1.1.274 CORE_DIG_IOCTRL_RW_AFE_LANE1_CTRL_0 0x1240 |                                    |     |     |         |                                                                                                                                                                                                                                                                        |  |  |
|------------------------------------------------------|------------------------------------|-----|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Analog macro lane 1 control access : read-write      |                                    |     |     |         |                                                                                                                                                                                                                                                                        |  |  |
| bits                                                 | name                               | s/w | h/w | default | description                                                                                                                                                                                                                                                            |  |  |
| 10:0                                                 | OA_LANE1_SPARE_<br>IN              | rw  | ro  | 0x0     | Lane 1 input spare bus (bits[10:9] independent current programmability 0-100% 1-75% 2-150% 3-125%; bit[8] vt drift compensation bypass; bit[7] dcc programmability 0-filter bandwidth 100% 1-filter bandwidth 200%; bits[6:0] spare bus ) This signal is quasi-static. |  |  |
| 11                                                   | OA_LANE1_SHORT_<br>LB_EN           | rw  | ro  | 0x0     | oa_lane1_short_lb_en bit configuration. This signal is quasistatic. Please check table for more details.                                                                                                                                                               |  |  |
| 12                                                   | OA_LANE1_HSTX_L<br>OWCAP_EN_OVR_EN | rw  | ro  | 0x0     | oa_lane1_hstx_lowcap_en override enable. Active high. Used for debug purposes.                                                                                                                                                                                         |  |  |
| 15:13                                                | RESERVED_15_13                     | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                                                                                                                                                                  |  |  |

| 1.1.1.                                          | 1.1.1.275 CORE_DIG_IOCTRL_RW_AFE_LANE1_CTRL_1 0x1241 |     |     |         |                                                                      |  |  |  |
|-------------------------------------------------|------------------------------------------------------|-----|-----|---------|----------------------------------------------------------------------|--|--|--|
| Analog macro lane 1 control access : read-write |                                                      |     |     |         |                                                                      |  |  |  |
| bits                                            | name                                                 | s/w | h/w | default | description                                                          |  |  |  |
| 4:0                                             | OA_LANE1_HSRX_D<br>PHY_DDL_BIAS_OV<br>R_VAL          | rw  | ro  | 0x0     | oa_lane1_hsrx_dphy_ddl_bias override value. Used for debug purposes. |  |  |  |
| 11:5                                            | OA_LANE1_HSRX_D<br>PHY_DLL_FBK_OVR<br>_VAL           | rw  | ro  | 0x0     | oa_lane1_hsrx_dphy_dll_fbk override value. Used for debug purposes.  |  |  |  |
| 15:12                                           | RESERVED_15_12                                       | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                |  |  |  |

| 1.1.1                                           | I.1.1.276 CORE_DIG_IOCTRL_RW_AFE_LANE1_CTRL_2 0x1242 |     |     |         |                                                                                     |                                                                                     |                                                                 |  |  |
|-------------------------------------------------|------------------------------------------------------|-----|-----|---------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------|--|--|
| Analog macro lane 1 control access : read-write |                                                      |     |     |         |                                                                                     |                                                                                     |                                                                 |  |  |
| bits                                            | name                                                 | s/w | h/w | default |                                                                                     | description                                                                         | ٦                                                               |  |  |
| 0                                               | OA_LANE1_SEL_LA<br>NE_CFG                            | rw  | ro  | 0x0     | ta lane (when phy (when phy_mode phy_mode is 1'b0 is 1'b1). This sign more details. | /_mode is 1'b0); C<br>is 1'b1). 1'b1: D-F<br>); C-PHY master<br>al is quasi-static. | PHY clock lane (when lane (when phy_mode Please check table for |  |  |
| 1                                               | OA_LANE1_HSRX_C<br>PHY_CDR_FBK_FAS                   | rw  | ro  | 0x0     | oa_lane1_hsrx_c<br>Active high. Used                                                |                                                                                     | _lock_en override enable.<br>ses.                               |  |  |

|       | T_LOCK_EN_OVR_E<br>N                        |    |    |     |                                                                                     |
|-------|---------------------------------------------|----|----|-----|-------------------------------------------------------------------------------------|
| 2     | OA_LANE1_HSRX_T<br>ERM_EN200OHMS            | rw | ro | 0x0 | Lane 1 HS-RX termination value. Please check table for more details.                |
| 3     | OA_LANE1_HSRX_D<br>PHY_DDL_PON_OVR<br>_VAL  | rw | ro | 0x0 | oa_lane1_hsrx_dphy_ddl_pon override value. Used for debug purposes.                 |
| 5:4   | OA_LANE1_HSTX_L<br>OWCAP_EN_OVR_VA<br>L     | rw | ro | 0x0 | oa_lane1_hstx_lowcap_en override value. Used for debug purposes.                    |
| 6     | OA_LANE1_HSTX_D<br>IV_EN_OVR_VAL            | rw | ro | 0x0 | oa_lane1_hstx_div_en override value. Used for debug purposes.                       |
| 7     | OA_LANE1_HSTX_D<br>ATA_BC_OVR_EN            | rw | ro | 0x0 | oa_lane1_hstx_data_ca override enable. Active high. Used for debug purposes.        |
| 8     | OA_LANE1_HSTX_D<br>ATA_CA_OVR_EN            | rw | ro | 0x0 | oa_lane1_hstx_data_ca override enable. Active high. Used for debug purposes.        |
| 10:9  | OA_LANE1_HSTX_T<br>ERM_EN_OVR_VAL           | rw | ro | 0x0 | oa_lane1_hstx_term_en override value. Used for debug purposes.                      |
| 11    | OA_LANE1_HSRX_D<br>PHY_DDL_EN_OVR_<br>EN    | rw | ro | 0x0 | oa_lane1_hsrx_dphy_ddl_en override enable. Active high. Used for debug purposes.    |
| 12    | OA_LANE1_HSRX_C<br>DPHY_SEL_FAST_O<br>VR_EN | rw | ro | 0x0 | oa_lane1_hsrx_cdphy_sel_fast override enable. Active high. Used for debug purposes. |
| 15:13 | RESERVED_15_13                              | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                               |

| 1.1.1 | .277 CORE_DIG_IO                                            | CTRL | _RW_ | _AFE_LAN | IE1_CTRL_3 Reg. 0x1243                                                                                                                                                                                            |  |  |  |  |
|-------|-------------------------------------------------------------|------|------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|       | Analog macro lane 1 control access : read-write             |      |      |          |                                                                                                                                                                                                                   |  |  |  |  |
| bits  | name                                                        | s/w  | h/w  | default  | description                                                                                                                                                                                                       |  |  |  |  |
| 1:0   | OA_LANE1_HSTX_P<br>ON_OVR_VAL                               | rw   | ro   | 0x0      | oa_lane1_hstx_pon override value. Used for debug purposes.                                                                                                                                                        |  |  |  |  |
| 3:2   | OA_LANE1_HSTX_B<br>OOST_EN_OVR_VAL                          | rw   | ro   | 0x0      | oa_lane1_hstx_boost_en override value. Used for debug purposes.                                                                                                                                                   |  |  |  |  |
| 4     | OA_LANE1_HSTX_S<br>EL_PHASE0                                | rw   | ro   | 0x1      | Lane 1 HS-TX clock phase selection. 1'b0: 90 (for D-PHY clock lane configuration). 1'b1: 0 (for both C-PHY and D-PHY data lane configurations). This signal is quasi-static. Please check table for more details. |  |  |  |  |
| 7:5   | OA_LANE1_HSTX_E<br>QA                                       | rw   | ro   | 0x0      | Lane 1 HS-TX de-emphasis word (upper-half). This signal is quasi-static. Please check table for more details.                                                                                                     |  |  |  |  |
| 8     | OA_LANE1_HSTX_S<br>EL_CLKLB                                 | rw   | ro   | 0x1      | Lane 1 HS-TX clock source. 1'b0: External PLL clock. 1'b1: Common block internal DCO clock. This signal is quasi-static.                                                                                          |  |  |  |  |
| 9     | OA_LANE1_LPTX_D<br>IN_DN_OVR_VAL                            | rw   | ro   | 0x0      | oa_lane1_lptx_din_dn override value. Used for debug purposes.                                                                                                                                                     |  |  |  |  |
| 10    | OA_LANE1_LPTX_D<br>IN_DP_OVR_VAL                            | rw   | ro   | 0x0      | oa_lane1_lptx_din_dp override value. Used for debug purposes.                                                                                                                                                     |  |  |  |  |
| 11    | OA_LANE1_HSRX_D<br>PHY_DDL_DCC_EN_<br>OVR_VAL               | rw   | ro   | 0x0      | oa_lane1_hsrx_dphy_ddl_dcc_en override value. Used for debug purposes.                                                                                                                                            |  |  |  |  |
| 12    | OA_LANE1_HSRX_D<br>PHY_DDL_EN_OVR_<br>VAL                   | rw   | ro   | 0x0      | oa_lane1_hsrx_dphy_ddl_en override value. Used for debug purposes.                                                                                                                                                |  |  |  |  |
| 13    | OA_LANE1_HSRX_C<br>PHY_CDR_FBK_FAS<br>T_LOCK_EN_OVR_V<br>AL | rw   | ro   | 0x0      | oa_lane1_hsrx_cphy_cdr_fbk_fast_lock_en override value. Used for debug purposes.                                                                                                                                  |  |  |  |  |
| 15:14 | RESERVED_15_14                                              | ro   | ro   | 0x0      | Reserved for Future use and actual reset value is 0xX                                                                                                                                                             |  |  |  |  |

| 1.1.1.278 CORE_DIG_IOCTRL_RW_AFE_LANE1_CTRL_4 0x1244 |                                                 |         |         |  |             |   |  |  |  |  |
|------------------------------------------------------|-------------------------------------------------|---------|---------|--|-------------|---|--|--|--|--|
| _                                                    | Analog macro lane 1 control access : read-write |         |         |  |             |   |  |  |  |  |
| bits                                                 | name                                            | s/w h/w | default |  | description | ١ |  |  |  |  |

| 0     | OA_LANE1_HSTX_P<br>ON_OVR_EN                 | rw | ro | 0x0 | oa_lane1_hstx_pon override enable. Active high. Used for<br>debug purposes.                                   |
|-------|----------------------------------------------|----|----|-----|---------------------------------------------------------------------------------------------------------------|
| 1     | OA_LANE1_HSTX_B<br>OOST_EN_OVR_EN            | rw | ro | 0x0 | oa_lane1_hstx_boost_en override enable. Active high. Used for debug purposes.                                 |
| 4:2   | OA_LANE1_HSTX_E<br>QB                        | rw | ro | 0x0 | Lane 1 HS-TX de-emphasis word (lower-half). This signal is quasi-static. Please check table for more details. |
| 5     | OA_LANE1_HSTX_C<br>LK_OBS_EN                 | rw | ro | 0x0 | Lane 1 HS clock pattern driven in the lines (debug feature). Active high. This signal is quasi-static.        |
| 6     | OA_LANE1_LPTX_D<br>IN_DN_OVR_EN              | rw | ro | 0x0 | oa_lane1_hsrx_dphy_ddl_dcc_en override enable. Active high. Used for debug purposes.                          |
| 7     | OA_LANE1_LPTX_D<br>IN_DP_OVR_EN              | rw | ro | 0x0 | oa_lane1_hsrx_dphy_ddl_dcc_en override enable. Active high. Used for debug purposes.                          |
| 9:8   | OA_LANE1_LPTX_S<br>R_BYPASS_EN               | rw | ro | 0x0 | oa_lane1_lptx_sr_bypass_en override enable. Active high. Used for debug purposes.                             |
| 10    | OA_LANE1_HSTX_T<br>ERM_EN_OVR_EN             | rw | ro | 0x0 | oa_lane1_hstx_term_en override enable. Active high. Used for debug purposes.                                  |
| 11    | OA_LANE1_HSRX_D<br>PHY_DDL_DCC_EN_<br>OVR_EN | rw | ro | 0x0 | oa_lane1_hsrx_dphy_ddl_dcc_en override enable. Active high. Used for debug purposes.                          |
| 15:12 | RESERVED_15_12                               | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                                         |

| 1.1.1.279 CORE_DIG_IOCTRL_RW_AFE_LANE1_CTRL_5 0x1245 |                                            |     |     |         |                                      |              |                           |  |
|------------------------------------------------------|--------------------------------------------|-----|-----|---------|--------------------------------------|--------------|---------------------------|--|
| Analog macro lane 1 control access : read-write      |                                            |     |     |         |                                      |              |                           |  |
| bits                                                 | name                                       | s/w | h/w | default |                                      | description  | n                         |  |
| 15:0                                                 | OA_LANE1_HSTX_D<br>ATA_AB_DPHY_OVR<br>_VAL | rw  | ro  | 0x0     | oa_lane1_hstx_data_<br>bug purposes. | _ab_dphy ove | rride value. Used for de- |  |

| 1.1.1                                           | 1.1.1.280 CORE_DIG_IOCTRL_RW_AFE_LANE1_CTRL_6 0x1246 |    |    |     |                                                                                   |  |  |  |
|-------------------------------------------------|------------------------------------------------------|----|----|-----|-----------------------------------------------------------------------------------|--|--|--|
| Analog macro lane 1 control access : read-write |                                                      |    |    |     |                                                                                   |  |  |  |
| bits name s/w h/w default description           |                                                      |    |    |     |                                                                                   |  |  |  |
| 13:0                                            | OA_LANE1_HSTX_D<br>ATA_BC_OVR_VAL                    | rw | ro | 0x0 | oa_lane1_hstx_data_bc override value. Used for debug purposes.                    |  |  |  |
| 14                                              | OA_LANE1_HSTX_D<br>ATA_AB_DPHY_OVR<br>_EN            | rw | ro | 0x0 | oa_lane1_hstx_data_ab_dphy override enable. Active high. Used for debug purposes. |  |  |  |
| 15                                              | OA_LANE1_HSRX_D<br>PHY_DDL_PON_OVR<br>_EN            | rw | ro | 0x0 | oa_lane1_hsrx_dphy_ddl_pon override enable. Active high. Used for debug purposes. |  |  |  |

| 1.1.1                                           | 1.1.1.281 CORE_DIG_IOCTRL_RW_AFE_LANE1_CTRL_7 0x1247 |     |     |         |                                                                                                                      |  |  |  |
|-------------------------------------------------|------------------------------------------------------|-----|-----|---------|----------------------------------------------------------------------------------------------------------------------|--|--|--|
| Analog macro lane 1 control access : read-write |                                                      |     |     |         |                                                                                                                      |  |  |  |
| bits                                            | name                                                 | s/w | h/w | default | description                                                                                                          |  |  |  |
| 13:0                                            | OA_LANE1_HSTX_D<br>ATA_CA_OVR_VAL                    | rw  | ro  | 0x0     | oa_lane1_hstx_data_ca override value. Used for debug purposes.                                                       |  |  |  |
| 15:14                                           | OA_LANE1_HSRX_G<br>MODE                              | rw  | ro  | 0x2     | Lane 1 HS-RX preamplifier bandwidth configuration. This signal is quasi-static. Please check table for more details. |  |  |  |

| 1.1.1 | 1.1.1.282 CORE_DIG_IOCTRL_RW_AFE_LANE1_CTRL_8 0x1248 |     |     |         |                                    |                          |  |  |  |
|-------|------------------------------------------------------|-----|-----|---------|------------------------------------|--------------------------|--|--|--|
|       | Analog macro lane 1 control access : read-write      |     |     |         |                                    |                          |  |  |  |
| bits  | name                                                 | s/w | h/w | default | descriptio                         | n                        |  |  |  |
| 1:0   | OA_LANE1_LPTX_E<br>N_OVR_VAL                         | rw  | ro  | 0x0     | oa_lane1_lptx_en override value. l | Jsed for debug purposes. |  |  |  |

| 3:2   | OA_LANE1_LPTX_P<br>ON_OVR_VAL                 | rw | ro | 0x0 | oa_lane1_lptx_pon override value. Used for debug purposes.                                                                                |
|-------|-----------------------------------------------|----|----|-----|-------------------------------------------------------------------------------------------------------------------------------------------|
| 5:4   | OA_LANE1_LPTX_P<br>ULLDWN_EN_OVR_V<br>AL      | rw | ro | 0x0 | oa_lane1_lptx_pulldwn_en override value. Used for debug purposes.                                                                         |
| 6     | OA_LANE1_LPRX_L<br>P_PON_OVR_EN               | rw | ro | 0x0 | oa_lane1_lprx_lp_pon override enable. Active high. Used for debug purposes.                                                               |
| 7     | OA_LANE1_LPRX_C<br>D_PON_OVR_EN               | rw | ro | 0x0 | oa_lane1_lprx_cd_pon override enable. Active high. Used for debug purposes.                                                               |
| 8     | OA_LANE1_LPRX_U<br>LP_PON_OVR_EN              | rw | ro | 0x0 | oa_lane1_lprx_ulp_pon override enable. Active high. Used for debug purposes.                                                              |
| 9     | OA_LANE1_HSRX_C<br>PHY_CDR_FBK_EN_<br>OVR_VAL | rw | ro | 0x0 | oa_lane1_hsrx_cphy_cdr_fbk_en override value. Used for debug purposes.                                                                    |
| 13:10 | OA_LANE1_HSRX_C<br>PHY_CDR_FBK_CAP<br>_PROG   | rw | ro | 0x7 | Lane 1 C-PHY low-pass filter bandwidth (symbol rate dependent). This signal is quasi-static. Please check table for more details.         |
| 14    | OA_LANE1_HSRX_V<br>CM_DET_SYNC_BYP<br>ASS     | rw | ro | 0x0 | Enable vcm detector filter bypass which controls CDR input propagation. This signal is quasi-static. Please check table for more details. |
| 15    | RESERVED_15_15                                | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                                                                     |
|       |                                               |    |    |     |                                                                                                                                           |

| Analo | .283 CORE_DIG_IO( og macro lane 1 control as : read-write | J I KL | _KVV_ | _AFE_LAN | IE1_CTRL_9 0x1249                                                                    |
|-------|-----------------------------------------------------------|--------|-------|----------|--------------------------------------------------------------------------------------|
| bits  | name                                                      | s/w    | h/w   | default  | description                                                                          |
| 1:0   | OA_LANE1_LPRX_L<br>P_PON_OVR_VAL                          | rw     | ro    | 0x0      | oa_lane1_lprx_lp_pon override value. Used for debug purposes.                        |
| 3:2   | OA_LANE1_LPRX_C<br>D_PON_OVR_VAL                          | rw     | ro    | 0x0      | oa_lane1_lprx_cd_pon override value. Used for debug purposes.                        |
| 5:4   | OA_LANE1_LPRX_U<br>LP_PON_OVR_VAL                         | rw     | ro    | 0x0      | oa_lane1_lprx_ulp_pon override value. Used for debug purposes.                       |
| 6     | OA_LANE1_LPTX_E<br>N_OVR_EN                               | rw     | ro    | 0x0      | oa_lane1_lptx_en override enable. Active high. Used for debug purposes.              |
| 7     | OA_LANE1_LPTX_P<br>ON_OVR_EN                              | rw     | ro    | 0x0      | oa_lane1_lptx_pon override enable. Active high. Used for debug purposes.             |
| 8     | OA_LANE1_LPTX_P<br>ULLDWN_EN_OVR_E<br>N                   | rw     | ro    | 0x0      | oa_lane1_lptx_pulldwn_en override enable. Active high. Used for debug purposes.      |
| 9     | OA_LANE1_HSRX_C<br>PHY_CDR_FBK_EN_<br>OVR_EN              | rw     | ro    | 0x0      | oa_lane1_hsrx_cphy_cdr_fbk_en override enable. Active high. Used for debug purposes. |
| 10    | OA_LANE1_HSRX_C<br>PHY_MASK_CHANGE<br>_OVR_VAL            | rw     | ro    | 0x0      | oa_lane1_hsrx_cphy_mask_change override value. Used for debug purposes.              |
| 11    | OA_LANE1_HSRX_C<br>PHY_DELAY_OVR_E<br>N                   | rw     | ro    | 0x0      | oa_lane1_hsrx_cphy_delay override enable. Active high. Used for debug purposes.      |
| 12    | OA_LANE1_HSRX_C<br>DPHY_SEL_FAST_O<br>VR_VAL              | rw     | ro    | 0x1      | oa_lane1_hsrx_cdphy_sel_fast override value. Please check table for more details.    |
| 14:13 | OA_LANE1_HSRX_C<br>DPHY_SEL_TYPE                          | rw     | ro    | 0x0      | oa_lane1_hsrx_cdphy_sel_type override value. Active high. Used for debug purposes.   |
| 15    | RESERVED_15_15                                            | ro     | ro    | 0x0      | Reserved for Future use and actual reset value is 0xX                                |

| 1.1.1                                           | 1.1.1.284 CORE_DIG_IOCTRL_RW_AFE_LANE1_CTRL_10 0x124A |     |     |         |                                                                  |  |  |  |  |
|-------------------------------------------------|-------------------------------------------------------|-----|-----|---------|------------------------------------------------------------------|--|--|--|--|
| Analog macro lane 1 control access : read-write |                                                       |     |     |         |                                                                  |  |  |  |  |
| bits                                            | name                                                  | s/w | h/w | default | description                                                      |  |  |  |  |
| 2:0                                             | OA_LANE1_HSRX_E<br>QUALIZER_OVR_VA<br>L               | rw  | ro  | 0x0     | oa_lane1_hsrx_equalizer override value. Used for debug purposes. |  |  |  |  |

| 5:3   | OA_LANE1_HSRX_H<br>S_CLK_DIV             | rw | ro | 0x7 | Lane 1 D-PHY DDR clock lane divider (data rate dependent). This signal is quasi-static. Please check table for more details.          |
|-------|------------------------------------------|----|----|-----|---------------------------------------------------------------------------------------------------------------------------------------|
| 6     | OA_LANE1_HSRX_S<br>EL_GATED_POLARI<br>TY | rw | ro | 0x0 | Lane <0> deserializer output polarity (D-PHY related). Active high. This signal is quasi-static. Please check table for more details. |
| 9:7   | OA_LANE1_HSRX_C<br>PHY_CDR_DIV           | rw | ro | 0x5 | Lane 1 C-PHY oscillation clock divider (for calibration). This signal is quasi-static. Please check table for more details.           |
| 14:10 | OA_LANE1_HSRX_C<br>PHY_DELAY_OVR_V<br>AL | rw | ro | 0x0 | oa_lane1_hsrx_cphy_delay override value. Used for debug purposes.                                                                     |
| 15    | RESERVED_15_15                           | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                                                                 |

| 1.1.1 | .285 CORE_DIG_IO                                     | CTRL_ | _RW_ | _AFE_LAN | E1_CTRL_11 0x124B                                                                                                                   |
|-------|------------------------------------------------------|-------|------|----------|-------------------------------------------------------------------------------------------------------------------------------------|
|       | og macro lane 1 control<br>ss : read-write           |       |      |          |                                                                                                                                     |
| bits  | name                                                 | s/w   | h/w  | default  | description                                                                                                                         |
| 0     | OA_LANE1_HSRX_T<br>ERM_RIGHT_EN_OV<br>R_VAL          | rw    | ro   | 0x0      | oa_lane1_hsrx_term_right_en override value. Used for debug purposes.                                                                |
| 1     | OA_LANE1_HSRX_T<br>ERM_LEFT_EN_OVR<br>_VAL           | rw    | ro   | 0x0      | oa_lane1_hsrx_term_left_en override value. Used for debug purposes.                                                                 |
| 2     | OA_LANE1_HSRX_D<br>PHY_CLK_CHANNEL<br>_PULL_EN       | rw    | ro   | 0x0      | Lane 1 D-PHY clock channel pull-up/pull-down enable. Active high. This signal is quasi-static. Please check table for more details. |
| 3     | OA_LANE1_HSRX_H<br>S_CLK_DIV_EN_OV<br>R_VAL          | rw    | ro   | 0x0      | oa_lane1_hsrx_hs_clk_div_en override value. Used for debug purposes.                                                                |
| 4     | OA_LANE1_HSRX_D<br>ESERIALIZER_EN_<br>OVR_VAL        | rw    | ro   | 0x0      | oa_lane1_hsrx_deserializer_en override value. Used for debug purposes.                                                              |
| 5     | OA_LANE1_HSRX_D<br>ESERIALIZER_DAT<br>A_EN_OVR_VAL   | rw    | ro   | 0x0      | oa_lane1_hsrx_deserializer_data_en override value. Used for debug purposes.                                                         |
| 6     | OA_LANE1_HSRX_D<br>ESERIALIZER_DIV<br>_EN_OVR_VAL    | rw    | ro   | 0x0      | oa_lane1_hsrx_deserializer_div_en override value. Used for debug purposes.                                                          |
| 7     | OA_LANE1_HSRX_O<br>FFCAL_OBS_EN_OV<br>R_VAL          | rw    | ro   | 0x0      | oa_lane1_hsrx_offcal_obs_en override value. Used for debug purposes.                                                                |
| 8     | OA_LANE1_HSRX_V<br>CM_DET_PON_OVR_<br>VAL            | rw    | ro   | 0x0      | oa_lane1_hsrx_vcm_det_pon override value. Used for debug purposes.                                                                  |
| 9     | OA_LANE1_HSRX_V<br>CM_DET_OUT_EN_O<br>VR_VAL         | rw    | ro   | 0x0      | oa_lane1_hsrx_vcm_det_out_en override value. Used for debug purposes.                                                               |
| 10    | OA_LANE1_HSRX_C<br>PHY_ALP_DET_RIG<br>HT_PON_OVR_VAL | rw    | ro   | 0x0      | oa_lane1_hsrx_cphy_alp_det_right_pon override value. Used for debug purposes.                                                       |
| 11    | OA_LANE1_HSRX_C<br>PHY_ALP_DET_LEF<br>T_PON_OVR_VAL  | rw    | ro   | 0x0      | oa_lane1_hsrx_cphy_alp_det_left_pon override value. Used for debug purposes.                                                        |
| 12    | OA_LANE1_HSRX_C<br>PHY_MASK_CHANGE<br>_OVR_EN        | rw    | ro   | 0x0      | oa_lane1_hsrx_cphy_mask_change override enable. Active high. Used for debug purposes.                                               |
| 13    | OA_LANE1_HSRX_P<br>ON_OVR_EN                         | rw    | ro   | 0x0      | oa_lane1_hsrx_pon override enable. Active high. Used for debug purposes.                                                            |
| 14    | OA_LANE1_HSRX_E<br>N_OVR_EN                          | rw    | ro   | 0x0      | oa_lane1_hsrx_en override enable. Active high. Used for debug purposes.                                                             |
| 15    | OA_LANE1_HSTX_D<br>IV_EN_OVR_EN                      | rw    | ro   | 0x0      | oa_lane1_hstx_div_en override enable. Active high. Used for debug purposes.                                                         |

| 1.1.1.286 CORE DIG IOCTRL RW AFE LANE1 CTRL 1 | Reg. | 0x124C |
|-----------------------------------------------|------|--------|
|-----------------------------------------------|------|--------|

Copyright 2020 Cruise LLC Page 104 of 193

|       | og macro lane 1 control<br>ss : read-write          |     |     |         |                                                                                                                             |
|-------|-----------------------------------------------------|-----|-----|---------|-----------------------------------------------------------------------------------------------------------------------------|
| bits  | name                                                | s/w | h/w | default | description                                                                                                                 |
| 0     | OA_LANE1_HSRX_T<br>ERM_RIGHT_EN_OV<br>R_EN          | rw  | ro  | 0x0     | oa_lane1_hsrx_term_right_en override enable. Active high. Used for debug purposes.                                          |
| 1     | OA_LANE1_HSRX_T<br>ERM_LEFT_EN_OVR<br>_EN           | rw  | ro  | 0x0     | oa_lane1_hsrx_term_left_en override enable. Active high. Used for debug purposes.                                           |
| 2     | OA_LANE1_HSRX_H<br>S_CLK_DIV_EN_OV<br>R_EN          | rw  | ro  | 0x0     | oa_lane1_hsrx_hs_clk_div_en override enable. Active high. Used for debug purposes.                                          |
| 3     | OA_LANE1_HSRX_D<br>ESERIALIZER_EN_<br>OVR_EN        | rw  | ro  | 0x0     | oa_lane1_hsrx_deserializer_en override enable. Active high. Used for debug purposes.                                        |
| 4     | OA_LANE1_HSRX_D<br>ESERIALIZER_DAT<br>A_EN_OVR_EN   | rw  | ro  | 0x0     | oa_lane1_hsrx_deserializer_data_en override enable. Active high. Used for debug purposes.                                   |
| 5     | OA_LANE1_HSRX_D<br>ESERIALIZER_DIV<br>_EN_OVR_EN    | rw  | ro  | 0x0     | oa_lane1_hsrx_deserializer_div_en override enable. Active high. Used for debug purposes.                                    |
| 6     | OA_LANE1_HSRX_O<br>FFCAL_OBS_EN_OV<br>R_EN          | rw  | ro  | 0x0     | oa_lane1_hsrx_offcal_obs_en override enable. Active high. Used for debug purposes.                                          |
| 7     | OA_LANE1_HSRX_V<br>CM_DET_PON_OVR_<br>EN            | rw  | ro  | 0x0     | oa_lane1_hsrx_vcm_det_pon override enable. Active high. Used for debug purposes.                                            |
| 8     | OA_LANE1_HSRX_V<br>CM_DET_OUT_EN_O<br>VR_EN         | rw  | ro  | 0x0     | oa_lane1_hsrx_vcm_det_out_en override enable. Active high. Used for debug purposes.                                         |
| 9     | OA_LANE1_HSRX_C<br>PHY_ALP_DET_RIG<br>HT_PON_OVR_EN | rw  | ro  | 0x0     | oa_lane1_hsrx_cphy_alp_det_right_pon override enable. Active high. Used for debug purposes.                                 |
| 10    | OA_LANE1_HSRX_C<br>PHY_ALP_DET_LEF<br>T_PON_OVR_EN  | rw  | ro  | 0x0     | oa_lane1_hsrx_cphy_alp_det_left_pon override enable. Active high. Used for debug purposes.                                  |
|       | OA_LANE1_HSRX_P<br>ON_OVR_VAL                       | rw  | ro  | 0x0     | oa_lane1_hsrx_pon override value. Used for debug purposes.                                                                  |
| 14:13 | OA_LANE1_HSRX_E<br>N_OVR_VAL                        | rw  | ro  | 0x0     | oa_lane1_hsrx_en override value. Used for debug purposes.                                                                   |
| 15    | OA_LANE1_HSRX_C<br>PHY_SR_BYPASS_Z                  | rw  | ro  | 0x0     | Enable for the slew rate control latch bypass inside CDR. This signal is quasi-static. Please check table for more details. |

| 1.1.1 | 1.1.1.287 CORE_DIG_IOCTRL_RW_AFE_LANE1_CTRL_13 0x124D |     |     |         |                                                                                 |  |  |  |  |  |
|-------|-------------------------------------------------------|-----|-----|---------|---------------------------------------------------------------------------------|--|--|--|--|--|
|       | Analog macro lane 1 control access : read-write       |     |     |         |                                                                                 |  |  |  |  |  |
| bits  | name                                                  | s/w | h/w | default | description                                                                     |  |  |  |  |  |
| 0     | OA_LANE1_HSRX_D<br>PHY_DDL_BIAS_BY<br>PASS_EN_OVR_VAL | rw  | ro  | 0x0     | oa_lane1_hsrx_dphy_ddl_bias_bypass_en override value. Used for debug purposes.  |  |  |  |  |  |
| 1     | OA_LANE1_HSRX_D<br>PHY_DDL_BYPASS_<br>EN_OVR_VAL      | rw  | ro  | 0x0     | oa_lane1_hsrx_dphy_ddl_bypass_en override value. Used for debug purposes.       |  |  |  |  |  |
| 2     | OA_LANE1_HSRX_D<br>PHY_DDL_PHASE_C<br>HANGE_OVR_VAL   | rw  | ro  | 0x0     | oa_lane1_hsrx_dphy_ddl_phase_change override value. Used for debug purposes.    |  |  |  |  |  |
| 3     | OA_LANE1_HSRX_D<br>PHY_DLL_EN_OVR_<br>VAL             | rw  | ro  | 0x0     | oa_lane1_hsrx_dphy_dll_en override value. Used for debug purposes.              |  |  |  |  |  |
| 4     | OA_LANE1_HSRX_D<br>PHY_PREAMBLE_CA<br>L_EN_OVR_VAL    | rw  | ro  | 0x0     | oa_lane1_hsrx_dphy_preamble_cal_en override value. Used for debug purposes.     |  |  |  |  |  |
| 9:5   | OA_LANE1_HSRX_D<br>PHY_DDL_VT_COMP                    | rw  | ro  | 0x0     | oa_lane1_hsrx_dphy_ddl_vt_comp_bias override value.<br>Used for debug purposes. |  |  |  |  |  |

|       | _BIAS_OVR_VAL                                |    |    |     |                                                                                                               |
|-------|----------------------------------------------|----|----|-----|---------------------------------------------------------------------------------------------------------------|
| 10    | OA_LANE1_HSRX_D<br>PHY_DATA_DELAY_<br>OVR_EN | rw | ro | 0x0 | oa_lane1_hsrx_dphy_data_delay override enable. Active high. Used for debug purposes.                          |
| 13:11 | OA_LANE1_HSRX_D<br>PHY_DDL_DIV               | rw | ro | 0x2 | Lane 1 HS-RX DDL oscillation clock divider. This signal is quasi-static. Please check table for more details. |
| 15:14 | OA_LANE1_HSRX_C<br>PHY_FINE_RANGE            | rw | ro | 0x0 | Delay line fine delay cell setting for DDL. This signal is quasi-static. Please check table for more details. |

| 1.1.1 | .288 CORE_DIG_IO                                   | CTRL | _RW_ | _AFE_LAN | E1_CTRL_14 Reg. 0x124E                                                                       |
|-------|----------------------------------------------------|------|------|----------|----------------------------------------------------------------------------------------------|
|       | og macro lane 1 control<br>ss : read-write         |      |      |          |                                                                                              |
| bits  | name                                               | s/w  | h/w  | default  | description                                                                                  |
| 0     | OA_LANE1_HSRX_D PHY_DDL_BIAS_BY PASS_EN_OVR_EN     | rw   | ro   | 0x0      | oa_lane1_hsrx_dphy_ddl_bias_bypass_en override enable. Active high. Used for debug purposes. |
| 1     | OA_LANE1_HSRX_D<br>PHY_DDL_BYPASS_<br>EN_OVR_EN    | rw   | ro   | 0x0      | oa_lane1_hsrx_dphy_ddl_bypass_en override enable. Active high. Used for debug purposes.      |
| 2     | OA_LANE1_HSRX_D<br>PHY_DDL_PHASE_C<br>HANGE_OVR_EN | rw   | ro   | 0x0      | oa_lane1_hsrx_dphy_ddl_phase_change override enable. Active high. Used for debug purposes.   |
| 3     | OA_LANE1_HSRX_D<br>PHY_DLL_EN_OVR_<br>EN           | rw   | ro   | 0x0      | oa_lane1_hsrx_dphy_dll_en override enable. Active high. Used for debug purposes.             |
| 4     | OA_LANE1_HSRX_D<br>PHY_PREAMBLE_CA<br>L_EN_OVR_EN  | rw   | ro   | 0x0      | oa_lane1_hsrx_dphy_preamble_cal_en override enable. Active high. Used for debug purposes.    |
| 5     | OA_LANE1_HSRX_D<br>PHY_DDL_VT_COMP<br>_EN_OVR_EN   | rw   | ro   | 0x0      | oa_lane1_hsrx_dphy_ddl_vt_comp_en override enable. Used for debug purposes.                  |
| 9:6   | OA_LANE1_HSRX_D<br>PHY_DATA_DELAY_<br>OVR_VAL      | rw   | ro   | 0x0      | oa_lane1_hsrx_dphy_data_delay override value. Used for debug purposes.                       |
| 10    | OA_LANE1_HSRX_D<br>PHY_DDL_BIAS_OV<br>R_EN         | rw   | ro   | 0x0      | oa_lane1_hsrx_dphy_ddl_bias override enable. Active high. Used for debug purposes.           |
| 11    | OA_LANE1_HSRX_D<br>PHY_DDL_COARSE_<br>BANK_OVR_EN  | rw   | ro   | 0x0      | oa_lane1_hsrx_dphy_ddl_coarse_bank override enable. Active high. Used for debug purposes.    |
| 12    | OA_LANE1_HSRX_D<br>PHY_DDL_TUNE_MO<br>DE_OVR_EN    | rw   | ro   | 0x0      | oa_lane1_hsrx_dphy_ddl_tune_mode override enable. Active high. Used for debug purposes.      |
| 13    | OA_LANE1_HSRX_D<br>PHY_DLL_FBK_OVR<br>_EN          | rw   | ro   | 0x0      | oa_lane1_hsrx_dphy_dll_fbk override enable. Active high. Used for debug purposes.            |
| 14    | OA_LANE1_HSRX_E<br>QUALIZER_OVR_EN                 | rw   | ro   | 0x0      | oa_lane1_hsrx_equalizer override enable. Active high. Used for debug purposes.               |
| 15    | RESERVED_15_15                                     | ro   | ro   | 0x0      | Reserved for Future use and actual reset value is 0xX                                        |

| 1.1.1 | 1.1.1.289 CORE_DIG_IOCTRL_RW_AFE_LANE1_CTRL_15 0x124F |     |     |         |                                                                             |  |  |  |  |  |
|-------|-------------------------------------------------------|-----|-----|---------|-----------------------------------------------------------------------------|--|--|--|--|--|
|       | Analog macro lane 1 control access : read-write       |     |     |         |                                                                             |  |  |  |  |  |
| bits  | name                                                  | s/w | h/w | default | description                                                                 |  |  |  |  |  |
| 3:0   | OA_LANE1_HSRX_D<br>PHY_DDL_COARSE_<br>BANK_OVR_VAL    | rw  | ro  | 0x0     | oa_lane1_hsrx_dphy_ddl_coarse_bank override value. Used for debug purposes. |  |  |  |  |  |
| 5:4   | OA_LANE1_HSRX_D<br>PHY_DDL_TUNE_MO<br>DE_OVR_VAL      | rw  | ro  | 0x0     | oa_lane1_hsrx_dphy_ddl_tune_mode override value. Used for debug purposes.   |  |  |  |  |  |
| 6     | OA_LANE1_HSRX_D PHY_DDL_VT_COMP _EN_OVR_VAL           | rw  | ro  | 0x0     | oa_lane1_hsrx_dphy_ddl_vt_comp_en override value. Use for debug purposes.   |  |  |  |  |  |

Copyright 2020 Cruise LLC Page 106 of 193

| 7    | OA_LANE1_HSRX_D<br>PHY_DDL_VT_COMP<br>_BIAS_OVR_EN | rw | ro | 0x0 | oa_lane1_hsrx_dphy_ddl_vt_comp_bias override enable. Used for debug purposes. |
|------|----------------------------------------------------|----|----|-----|-------------------------------------------------------------------------------|
| 15:8 | RESERVED_15_8                                      | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                         |

| 1.1.1. | .290 CORE_DIG_IO                                  | CTRL | _RW_ | _AFE_LAN | E1_CTRL_16 0x1250                                                                                                        |  |  |  |  |
|--------|---------------------------------------------------|------|------|----------|--------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|        | Analog macro lane 1 control access : read-write   |      |      |          |                                                                                                                          |  |  |  |  |
| bits   | name                                              | s/w  | h/w  | default  | description                                                                                                              |  |  |  |  |
| 2:0    | OA_LANE1_HSRX_D<br>PHY_DLL_CP_PROG                | rw   | ro   | 0x4      | Lane 1 D-PHY HS-RX DDL charge pump gain configuration. This signal is quasi-static. Please check table for more details. |  |  |  |  |
| 4:3    | OA_LANE1_HSRX_D<br>PHY_CLK_CHANNEL                | rw   | ro   | 0x0      | Lane 1 D-PHY HS-RX clock channel selection. This signal is quasi-static. Please check table for more details.            |  |  |  |  |
| 5      | OA_LANE1_HSRX_O<br>FFCAL_RIGHT_OVR<br>_EN         | rw   | ro   | 0x0      | oa_lane1_hsrx_offcal_right override enable. Active high. Used for debug purposes.                                        |  |  |  |  |
| 6      | OA_LANE1_HSRX_O<br>FFCAL_LEFT_OVR_<br>EN          | rw   | ro   | 0x0      | oa_lane1_hsrx_offcal_left override enable. Active high. Used for debug purposes.                                         |  |  |  |  |
| 7      | OA_LANE1_HSRX_D<br>PHY_DDL_PHASE_R<br>IGHT_OVR_EN | rw   | ro   | 0x0      | oa_lane1_hsrx_dphy_ddl_phase_right override enable. Active high. Used for debug purposes.                                |  |  |  |  |
| 8      | OA_LANE1_HSRX_D<br>PHY_DDL_PHASE_M<br>ID_OVR_EN   | rw   | ro   | 0x0      | oa_lane1_hsrx_dphy_ddl_phase_mid override enable. Active high. Used for debug purposes.                                  |  |  |  |  |
| 9      | OA_LANE1_HSRX_D<br>PHY_DDL_PHASE_L<br>EFT_OVR_EN  | rw   | ro   | 0x0      | oa_lane1_hsrx_dphy_ddl_phase_left override enable. Active high. Used for debug purposes.                                 |  |  |  |  |
| 10     | OA_LANE1_HSRX_M<br>ODE_OVR_EN                     | rw   | ro   | 0x0      | oa_lane1_hsrx_mode override enable. Active high. Used for debug purposes.                                                |  |  |  |  |
| 15:11  | OA_LANE1_ATB_SW                                   | rw   | ro   | 0x0      | Lane 1 analog test bus signal selection. This signal is quasistatic. Please check table for more details.                |  |  |  |  |

| 1.1.1.291 CORE_DIG_IOCTRL_RW_AFE_LANE1_CTRL_17 0x1251 |                                            |     |     |         |                                                                     |  |  |  |
|-------------------------------------------------------|--------------------------------------------|-----|-----|---------|---------------------------------------------------------------------|--|--|--|
| Analog macro lane 1 control access : read-write       |                                            |     |     |         |                                                                     |  |  |  |
| bits                                                  | name                                       | s/w | h/w | default | description                                                         |  |  |  |
| 7:0                                                   | OA_LANE1_HSRX_O<br>FFCAL_RIGHT_OVR<br>_VAL | rw  | ro  | 0x0     | oa_lane1_hsrx_offcal_right override value. Used for debug purposes. |  |  |  |
| 15:8                                                  | OA_LANE1_HSRX_O<br>FFCAL_LEFT_OVR_<br>VAL  | rw  | ro  | 0x0     | oa_lane1_hsrx_offcal_left override value. Used for debug purposes.  |  |  |  |

| 1.1.1.292 CORE_DIG_IOCTRL_RW_AFE_LANE1_CTRL_18 0x1252 |                                                    |     |     |         |                                                |                                   |  |
|-------------------------------------------------------|----------------------------------------------------|-----|-----|---------|------------------------------------------------|-----------------------------------|--|
| Analog macro lane 1 control access : read-write       |                                                    |     |     |         |                                                |                                   |  |
| bits                                                  | name                                               | s/w | h/w | default | d                                              | escription                        |  |
|                                                       | OA_LANE1_HSRX_D<br>PHY_DDL_PHASE_R<br>IGHT_OVR_VAL | rw  | ro  | 0x0     | oa_lane1_hsrx_dphy_ddl_<br>for debug purposes. | _phase_right override value. Used |  |
| 15:11                                                 | RESERVED_15_11                                     | ro  | ro  | 0x0     | Reserved for Future use a                      | and actual reset value is 0xX     |  |

| 1.1.1.293 CORE_DIG_IOCTRL_RW_AFE_LANE1_CTRL_19  | Reg. | 0x1253 |
|-------------------------------------------------|------|--------|
| Analog macro lane 1 control access : read-write |      |        |

Copyright 2020 Cruise LLC Page 107 of 193

| bits  | name                                             | s/w | h/w | default | description                                                               |
|-------|--------------------------------------------------|-----|-----|---------|---------------------------------------------------------------------------|
| 10:0  | OA_LANE1_HSRX_D<br>PHY_DDL_PHASE_M<br>ID_OVR_VAL | rw  | ro  | 0x0     | oa_lane1_hsrx_dphy_ddl_phase_mid override value. Used for debug purposes. |
| 15:11 | RESERVED_15_11                                   | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                     |

| 1.1.1.294 CORE_DIG_IOCTRL_RW_AFE_LANE1_CTRL_20 0x1254 |                                                   |     |     |         |                                                                            |  |  |
|-------------------------------------------------------|---------------------------------------------------|-----|-----|---------|----------------------------------------------------------------------------|--|--|
| Analog macro lane 1 control access : read-write       |                                                   |     |     |         |                                                                            |  |  |
| bits                                                  | name                                              | s/w | h/w | default | description                                                                |  |  |
| 10:0                                                  | OA_LANE1_HSRX_D<br>PHY_DDL_PHASE_L<br>EFT_OVR_VAL | rw  | ro  | 0x0     | oa_lane1_hsrx_dphy_ddl_phase_left override value. Used for debug purposes. |  |  |
| 13:11                                                 | OA_LANE1_HSRX_M<br>ODE_OVR_VAL                    | rw  | ro  | 0x0     | oa_lane1_hsrx_mode override value. Used for debug purposes.                |  |  |
| 15:14                                                 | RESERVED_15_14                                    | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                      |  |  |

| 1.1.1                                           | 1.1.1.295 CORE_DIG_IOCTRL_RW_AFE_LANE1_CTRL_21 0x1255 |     |     |         |                                 |                   |                          |  |  |
|-------------------------------------------------|-------------------------------------------------------|-----|-----|---------|---------------------------------|-------------------|--------------------------|--|--|
| Analog macro lane 1 control access : read-write |                                                       |     |     |         |                                 |                   |                          |  |  |
| bits                                            | name                                                  | s/w | h/w | default |                                 | description       | า                        |  |  |
| 15:0                                            | IA_LANE1_HSRX_D<br>ATA_AB_LEFT_OVR<br>_VAL            | rw  | ro  | 0x0     | ia_lane1_hsrx_data<br>purposes. | a_ab_left overrid | de value. Used for debug |  |  |

| 1.1.1.296 CORE_DIG_IOCTRL_RW_AFE_LANE1_CTRL_22 Reg. 0x1256 |                                           |     |     |         |                              |                     |                          |  |
|------------------------------------------------------------|-------------------------------------------|-----|-----|---------|------------------------------|---------------------|--------------------------|--|
| Analog macro lane 1 control access : read-write            |                                           |     |     |         |                              |                     |                          |  |
| bits                                                       | name                                      | s/w | h/w | default |                              | descriptio          | n                        |  |
| 15:0                                                       | IA_LANE1_HSRX_D<br>ATA_BC_MID_OVR_<br>VAL | rw  | ro  | 0x0     | ia_lane1_hsrx_d<br>purposes. | ata_bc_left overric | de value. Used for debug |  |

| 1.1.1.297 CORE_DIG_IOCTRL_RW_AFE_LANE1_CTRL_23 0x1257 |                                             |     |     |         |                                   |                    |                         |  |
|-------------------------------------------------------|---------------------------------------------|-----|-----|---------|-----------------------------------|--------------------|-------------------------|--|
| Analog macro lane 1 control access : read-write       |                                             |     |     |         |                                   |                    |                         |  |
| bits                                                  | name                                        | s/w | h/w | default |                                   | description        | n                       |  |
| 15:0                                                  | IA_LANE1_HSRX_D<br>ATA_CA_RIGHT_OV<br>R_VAL | rw  | ro  | 0x0     | ia_lane1_hsrx_da<br>bug purposes. | ita_ca_right overr | ide value. Used for de- |  |

| 1.1.1 | 1.1.1.298 CORE_DIG_IOCTRL_RW_AFE_LANE1_CTRL_24 0x1258 |     |     |         |                                                                                    |  |  |  |  |
|-------|-------------------------------------------------------|-----|-----|---------|------------------------------------------------------------------------------------|--|--|--|--|
|       | Analog macro lane 1 control access : read-write       |     |     |         |                                                                                    |  |  |  |  |
| bits  | name                                                  | s/w | h/w | default | description                                                                        |  |  |  |  |
| 0     | IA_LANE1_HSRX_D<br>ATA_AB_LEFT_OVR<br>_EN             | rw  | ro  | 0x0     | ia_lane1_hsrx_data_ab_left override enable. Active high. Used for debug purposes.  |  |  |  |  |
| 1     | IA_LANE1_HSRX_D<br>ATA_BC_MID_OVR_<br>EN              | rw  | ro  | 0x0     | ia_lane1_hsrx_data_bc_mid override enable. Active high. Used for debug purposes.   |  |  |  |  |
| 2     | IA_LANE1_HSRX_D<br>ATA_CA_RIGHT_OV<br>R_EN            | rw  | ro  | 0x0     | ia_lane1_hsrx_data_ca_right override enable. Active high. Used for debug purposes. |  |  |  |  |

Copyright 2020 Cruise LLC Page 108 of 193

| 3  | IA_LANE1_HSRX_W<br>ORD_CLK_OVR_EN                   | rw | ro | 0x0 | ia_lane1_hsrx_word_clk override enable. Active high. Used for debug purposes.               |
|----|-----------------------------------------------------|----|----|-----|---------------------------------------------------------------------------------------------|
| 4  | IA_LANE1_HSRX_H<br>S_CLK_DIV_OUT_O<br>VR_EN         | rw | ro | 0x0 | ia_lane1_hsrx_hs_clk_div_out override enable. Active high. Used for debug purposes.         |
| 5  | IA_LANE1_HSTX_W<br>ORD_CLK_OVR_EN                   | rw | ro | 0x0 | ia_lane1_hstx_word_clk override enable. Active high. Used for debug purposes.               |
| 6  | IA_LANE1_HSRX_V<br>CM_DET_OUT_OVR_<br>EN            | rw | ro | 0x0 | ia_lane1_hsrx_vcm_det_out override enable. Active high. Used for debug purposes.            |
| 7  | IA_LANE1_HSRX_O<br>UT_CAL_LEFT_N_O<br>VR_EN         | rw | ro | 0x0 | ia_lane1_hsrx_out_cal_left_n override enable. Active high. Used for debug purposes.         |
| 8  | IA_LANE1_HSRX_O<br>UT_CAL_LEFT_P_O<br>VR_EN         | rw | ro | 0x0 | ia_lane1_hsrx_out_cal_left_p override enable. Active high. Used for debug purposes.         |
| 9  | IA_LANE1_HSRX_O<br>UT_CAL_RIGHT_N_<br>OVR_EN        | rw | ro | 0x0 | ia_lane1_hsrx_out_cal_right_n override enable. Active high. Used for debug purposes.        |
| 10 | IA_LANE1_HSRX_O<br>UT_CAL_RIGHT_P_<br>OVR_EN        | rw | ro | 0x0 | ia_lane1_hsrx_out_cal_right_p override enable. Active high. Used for debug purposes.        |
| 11 | IA_LANE1_HSRX_D<br>PHY_DDL_OSC_CLK<br>_OVR_EN       | rw | ro | 0x0 | ia_lane1_hsrx_dphy_ddl_osc_clk override enable. Active high. Used for debug purposes.       |
| 12 | IA_LANE1_HSRX_C<br>PHY_ALP_DET_LEF<br>T_OUT_OVR_EN  | rw | ro | 0x0 | ia_lane1_hsrx_cphy_alp_det_left_out override enable. Active high. Used for debug purposes.  |
| 13 | IA_LANE1_HSRX_C<br>PHY_ALP_DET_RIG<br>HT_OUT_OVR_EN | rw | ro | 0x0 | ia_lane1_hsrx_cphy_alp_det_right_out override enable. Active high. Used for debug purposes. |
| 14 | IA_LANE1_HSRX_C<br>PHY_CDR_OSC_CLK<br>_OVR_EN       | rw | ro | 0x0 | ia_lane1_hsrx_cphy_cdr_osc_clk override enable. Active high. Used for debug purposes.       |
| 15 | RESERVED_15_15                                      | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                       |

| 1.1.1. | .299 CORE_DIG_IO                                     | CTRL | _RW_ | _AFE_LAN | E1_CTRL_25 0x1259                                                             |
|--------|------------------------------------------------------|------|------|----------|-------------------------------------------------------------------------------|
|        | og macro lane 1 control<br>ss : read-write           |      |      |          |                                                                               |
| bits   | name                                                 | s/w  | h/w  | default  | description                                                                   |
| 0      | IA_LANE1_HSRX_D<br>PHY_DDL_OSC_CLK<br>_OVR_VAL       | rw   | ro   | 0x0      | ia_lane1_hsrx_dphy_ddl_osc_clk override value. Used for debug purposes.       |
| 1      | IA_LANE1_HSRX_C<br>PHY_ALP_DET_LEF<br>T_OUT_OVR_VAL  | rw   | ro   | 0x0      | ia_lane1_hsrx_cphy_alp_det_left_out override value. Used for debug purposes.  |
| 2      | IA_LANE1_HSRX_C<br>PHY_ALP_DET_RIG<br>HT_OUT_OVR_VAL | rw   | ro   | 0x0      | ia_lane1_hsrx_cphy_alp_det_right_out override value. Used for debug purposes. |
| 3      | IA_LANE1_HSRX_C<br>PHY_CDR_OSC_CLK<br>_OVR_VAL       | rw   | ro   | 0x0      | ia_lane1_hsrx_cphy_cdr_osc_clk override value. Used for debug purposes.       |
| 5:4    | IA_LANE1_LPRX_D<br>OUTCD_OVR_VAL                     | rw   | ro   | 0x0      | ia_lane1_lprx_doutcd override value. Used for debug purposes.                 |
| 7:6    | IA_LANE1_LPRX_D<br>OUTLP_OVR_VAL                     | rw   | ro   | 0x0      | ia_lane1_lprx_doutlp override value. Used for debug purposes.                 |
| 9:8    | IA_LANE1_LPRX_D<br>OUTULP_OVR_VAL                    | rw   | ro   | 0x0      | ia_lane1_lprx_doutulp override value. Used for debug purposes.                |
| 13:10  | IA_LANE1_SPARE_<br>OUT_OVR_VAL                       | rw   | ro   | 0x0      | ia_lane1_spare_out override value. Used for debug purposes.                   |
| 15:14  | RESERVED_15_14                                       | ro   | ro   | 0x0      | Reserved for Future use and actual reset value is 0xX                         |

| 1.1.1.300 CORE_DIG_IOCTRL_RW_AFE_LANE1_CTRL_26 0x125A | 1.1.1.300 CORE | _DIG_IOCTRL | _RW_AFE_LANE1 | CTRL_26 Reg. | 0x125A |
|-------------------------------------------------------|----------------|-------------|---------------|--------------|--------|
|-------------------------------------------------------|----------------|-------------|---------------|--------------|--------|

Copyright 2020 Cruise LLC Page 109 of 193

|       | og macro lane 1 control<br>ss : read-write    |     |     |         |                                                                              |
|-------|-----------------------------------------------|-----|-----|---------|------------------------------------------------------------------------------|
| bits  | name                                          | s/w | h/w | default | description                                                                  |
| 0     | IA_LANE1_LPRX_D<br>OUTCD_OVR_EN               | rw  | ro  | 0x0     | ia_lane1_lprx_doutcd override enable. Active high. Used for debug purposes.  |
| 1     | IA_LANE1_LPRX_D<br>OUTLP_OVR_EN               | rw  | ro  | 0x0     | ia_lane1_lprx_doutlp override enable. Active high. Used for debug purposes.  |
| 2     | IA_LANE1_LPRX_D<br>OUTULP_OVR_EN              | rw  | ro  | 0x0     | ia_lane1_lprx_doutulp override enable. Active high. Used for debug purposes. |
| 3     | IA_LANE1_SPARE_<br>OUT_OVR_EN                 | rw  | ro  | 0x0     | ia_lane1_spare_out override enable. Active high. Used for debug purposes.    |
| 4     | IA_LANE1_HSRX_W<br>ORD_CLK_OVR_VAL            | rw  | ro  | 0x0     | ia_lane1_hsrx_word_clk override value. Used for debug purposes.              |
| 5     | IA_LANE1_HSRX_H<br>S_CLK_DIV_OUT_O<br>VR_VAL  | rw  | ro  | 0x0     | ia_lane1_hsrx_hs_clk_div_out override value. Used for debug purposes.        |
| 6     | IA_LANE1_HSTX_W<br>ORD_CLK_OVR_VAL            | rw  | ro  | 0x0     | ia_lane1_hstx_word_clk override value. Used for debug purposes.              |
| 7     | IA_LANE1_HSRX_V<br>CM_DET_OUT_OVR_<br>VAL     | rw  | ro  | 0x0     | ia_lane1_hsrx_vcm_det_out override value. Used for debug purposes.           |
| 8     | IA_LANE1_HSRX_O<br>UT_CAL_LEFT_N_O<br>VR_VAL  | rw  | ro  | 0x0     | ia_lane1_hsrx_out_cal_left_n override value. Used for debug purposes.        |
| 9     | IA_LANE1_HSRX_O<br>UT_CAL_LEFT_P_O<br>VR_VAL  | rw  | ro  | 0x0     | ia_lane1_hsrx_out_cal_left_p override value. Used for debug purposes.        |
| 10    | IA_LANE1_HSRX_O<br>UT_CAL_RIGHT_N_<br>OVR_VAL | rw  | ro  | 0x0     | ia_lane1_hsrx_out_cal_right_n override value. Used for debug purposes.       |
| 11    | IA_LANE1_HSRX_O<br>UT_CAL_RIGHT_P_<br>OVR_VAL | rw  | ro  | 0x0     | ia_lane1_hsrx_out_cal_right_p override value. Used for debug purposes.       |
| 15:12 | RESERVED_15_12                                | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                        |

|      | .302 CORE_DIG_IO                           |       | _R_A | FE_LANE | 1_CTRL_0 0x1260                                                                                         |
|------|--------------------------------------------|-------|------|---------|---------------------------------------------------------------------------------------------------------|
|      | og macro lane 1 observab<br>ss : read-only | ility |      |         |                                                                                                         |
| bits | name                                       | s/w   | h/w  | default | description                                                                                             |
| 1:0  | OA_LANE1_HSTX_P<br>ON                      | ro    | rw   | 0x0     | oa_lane1_hstx_pon multiplexer output. Used for debug pur-<br>poses. (volatile)<br>volatile : true       |
| 3:2  | OA_LANE1_HSTX_B<br>OOST_EN                 | ro    | rw   | 0x0     | oa_lane1_hstx_boost_en multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true  |
| 4    | OA_LANE1_HSRX_D<br>PHY_DDL_PON             | ro    | rw   | 0x0     | oa_lane1_hsrx_dphy_ddl_pon multiplexer output. Used for debug purposes. (volatile) volatile: true       |
| 6:5  | OA_LANE1_HSTX_L<br>OWCAP_EN                | ro    | rw   | 0x0     | oa_lane1_hstx_lowcap_en multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true |
| 7    | OA_LANE1_LPTX_D<br>IN_DN                   | ro    | rw   | 0x0     | oa_lane1_lptx_din_dn multiplexer output. Used for debug purposes. (volatile) volatile : true            |
| 8    | OA_LANE1_LPTX_D<br>IN_DP                   | ro    | rw   | 0x0     | oa_lane1_lptx_din_dp multiplexer output. Used for debug purposes. (volatile) volatile : true            |
| 9    | OA_LANE1_HSRX_D<br>PHY_DDL_DCC_EN          | ro    | rw   | 0x0     | oa_lane1_hsrx_dphy_ddl_dcc_en multiplexer output. Used for debug purposes. (volatile) volatile : true   |
| 10   | OA_LANE1_HSRX_D<br>PHY_DDL_EN              | ro    | rw   | 0x0     | oa_lane1_hsrx_dphy_ddl_en multiplexer output. Used for debug purposes. (volatile) volatile : true       |
| 11   | OA_LANE1_HSRX_C<br>PHY_CDR_FBK_FAS         | ro    | rw   | 0x0     | oa_lane1_hsrx_cphy_cdr_fbk_fast_lock_en multiplexer output. Used for debug purposes. (volatile)         |

|       | T_LOCK_EN      |    |    |     | volatile : true                                       |
|-------|----------------|----|----|-----|-------------------------------------------------------|
| 15:12 | RESERVED_15_12 | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX |

| 1.1.1                                                | 1.1.1.303 CORE_DIG_IOCTRL_R_AFE_LANE1_CTRL_1 0x1261 |     |     |         |       |         |  |  |  |  |
|------------------------------------------------------|-----------------------------------------------------|-----|-----|---------|-------|---------|--|--|--|--|
| Analog macro lane 1 observability access : read-only |                                                     |     |     |         |       |         |  |  |  |  |
|                                                      |                                                     |     |     |         |       |         |  |  |  |  |
| bits                                                 | name                                                | s/w | h/w | default | desci | ription |  |  |  |  |

| 1.1.1                                                | 1.1.1.304 CORE_DIG_IOCTRL_R_AFE_LANE1_CTRL_2 0x1262 |     |     |         |                                                                                                     |  |  |  |  |  |
|------------------------------------------------------|-----------------------------------------------------|-----|-----|---------|-----------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Analog macro lane 1 observability access : read-only |                                                     |     |     |         |                                                                                                     |  |  |  |  |  |
| bits                                                 | name                                                | s/w | h/w | default | description                                                                                         |  |  |  |  |  |
| 13:0                                                 | OA_LANE1_HSTX_D<br>ATA_BC                           | ro  | rw  | 0x0     | oa_lane1_hstx_data_bc multiplexer output. Used for debug purposes. (volatile) volatile : true       |  |  |  |  |  |
| 15:14                                                | OA_LANE1_HSTX_T<br>ERM_EN                           | ro  | rw  | 0x0     | oa_lane1_hstx_term_en multiplexer output. Used for debug<br>purposes. (volatile)<br>volatile : true |  |  |  |  |  |

| 1.1.1                                                | 1.1.1.305 CORE_DIG_IOCTRL_R_AFE_LANE1_CTRL_3 0x1263 |     |     |         |                                                                                                |  |  |  |  |
|------------------------------------------------------|-----------------------------------------------------|-----|-----|---------|------------------------------------------------------------------------------------------------|--|--|--|--|
| Analog macro lane 1 observability access : read-only |                                                     |     |     |         |                                                                                                |  |  |  |  |
| bits                                                 | name                                                | s/w | h/w | default | description                                                                                    |  |  |  |  |
| 13:0                                                 | OA_LANE1_HSTX_D<br>ATA_CA                           | ro  | rw  | 0x0     | oa_lane1_hstx_data_ca[ multiplexer output. Used for debug purposes. (volatile) volatile : true |  |  |  |  |
| 14                                                   | OA_LANE1_HSTX_D<br>IV_EN                            | ro  | rw  | 0x0     | oa_lane1_hstx_div_en multiplexer output. Used for debug purposes. (volatile) volatile : true   |  |  |  |  |
| 15                                                   | RESERVED_15_15                                      | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                          |  |  |  |  |

| 1.1.1.306 CORE_DIG_IOCTRL_R_AFE_LANE1_CTRL_4 0x1264  |                              |     |     |         |                                                                                                   |  |  |  |  |
|------------------------------------------------------|------------------------------|-----|-----|---------|---------------------------------------------------------------------------------------------------|--|--|--|--|
| Analog macro lane 1 observability access : read-only |                              |     |     |         |                                                                                                   |  |  |  |  |
| bits                                                 | name                         | s/w | h/w | default | description                                                                                       |  |  |  |  |
| 1:0                                                  | OA_LANE1_LPTX_E<br>N         | ro  | rw  | 0x0     | oa_lane1_lptx_en multiplexer output. Used for debug pur-<br>poses. (volatile)<br>volatile : true  |  |  |  |  |
| 3:2                                                  | OA_LANE1_LPTX_P<br>ON        | ro  | rw  | 0x0     | oa_lane1_lptx_pon multiplexer output. Used for debug pur-<br>poses. (volatile)<br>volatile : true |  |  |  |  |
| 5:4                                                  | OA_LANE1_LPTX_P<br>ULLDWN_EN | ro  | rw  | 0x0     | oa_lane1_lptx_pulldwn_en multiplexer output. Used for debug purposes. (volatile) volatile : true  |  |  |  |  |
| 7:6                                                  | OA_LANE1_LPRX_L<br>P_PON     | ro  | rw  | 0x0     | oa_lane1_lprx_lp_pon multiplexer output. Used for debug purposes. (volatile) volatile : true      |  |  |  |  |
| 9:8                                                  | OA_LANE1_LPRX_C<br>D_PON     | ro  | rw  | 0x0     | oa_lane1_lprx_cd_pon multiplexer output. Used for debug purposes. (volatile) volatile : true      |  |  |  |  |
| 11:10                                                | OA_LANE1_LPRX_U<br>LP_PON    | ro  | rw  | 0x0     | oa_lane1_lprx_ulp_pon multiplexer output. Used for debug purposes. (volatile) volatile : true     |  |  |  |  |

Copyright 2020 Cruise LLC Page 111 of 193

| 12    | OA_LANE1_HSRX_C<br>PHY_CDR_FBK_EN  | ro | rw | 0x0 | oa_lane1_hsrx_cphy_cdr_fbk_en multiplexer output. Used for debug purposes. (volatile) volatile : true  |
|-------|------------------------------------|----|----|-----|--------------------------------------------------------------------------------------------------------|
| 13    | OA_LANE1_HSRX_C<br>PHY_MASK_CHANGE | ro | rw | 0x0 | oa_lane1_hsrx_cphy_mask_change multiplexer output. Used for debug purposes. (volatile) volatile : true |
| 15:14 | RESERVED_15_14                     | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                                  |

| 1.1.1. | 307 CORE_DIG_IO                              | CTRL  | _R_A | FE_LANE | 1_CTRL_5 0x1265                                                                                             |
|--------|----------------------------------------------|-------|------|---------|-------------------------------------------------------------------------------------------------------------|
|        | g macro lane 1 observab<br>ss : read-only    | ility |      |         |                                                                                                             |
| bits   | name                                         | s/w   | h/w  | default | description                                                                                                 |
| )      | OA_LANE1_HSRX_T<br>ERM_RIGHT_EN              | ro    | rw   | 0x0     | oa_lane1_hsrx_term_right_en multiplexer output. Used for debug purposes. (volatile) volatile : true         |
| 1      | OA_LANE1_HSRX_T<br>ERM_LEFT_EN               | ro    | rw   | 0x0     | oa_lane1_hsrx_term_left_en multiplexer output. Used for debug purposes. (volatile) volatile : true          |
| 2      | OA_LANE1_HSRX_H<br>S_CLK_DIV_EN              | ro    | rw   | 0x0     | oa_lane1_hsrx_hs_clk_div_en multiplexer output. Used for debug purposes. (volatile) volatile: true          |
| 3      | OA_LANE1_HSRX_D<br>ESERIALIZER_EN            | ro    | rw   | 0x0     | oa_lane1_hsrx_deserializer_en multiplexer output. Used for debug purposes. (volatile) volatile : true       |
| 4      | OA_LANE1_HSRX_D<br>ESERIALIZER_DAT<br>A_EN   | ro    | rw   | 0x0     | oa_lane1_hsrx_deserializer_data_en multiplexer output. Used for debug purposes. (volatile) volatile : true  |
| 5      | OA_LANE1_HSRX_D<br>ESERIALIZER_DIV<br>_EN    | ro    | rw   | 0x0     | oa_lane1_hsrx_deserializer_div_en multiplexer output. Used for debug purposes. (volatile) volatile : true   |
| 6      | OA_LANE1_HSRX_O<br>FFCAL_OBS_EN              | ro    | rw   | 0x0     | oa_lane1_hsrx_offcal_obs_en multiplexer output. Used for debug purposes. (volatile) volatile : true         |
| 7      | OA_LANE1_HSRX_V<br>CM_DET_PON                | ro    | rw   | 0x0     | oa_lane1_hsrx_vcm_det_pon multiplexer output. Used for debug purposes. (volatile) volatile: true            |
| 3      | OA_LANE1_HSRX_V<br>CM_DET_OUT_EN             | ro    | rw   | 0x0     | oa_lane1_hsrx_vcm_det_out_en multiplexer output. Used for debug purposes. (volatile) volatile: true         |
| 9      | OA_LANE1_HSRX_C<br>PHY_ALP_DET_RIG<br>HT_PON | ro    | rw   | 0x0     | oa_lane1_hsrx_cphy_alp_det_right_pon multiplexer output. Used for debug purposes. (volatile) volatile: true |
|        | OA_LANE1_HSRX_C<br>PHY_ALP_DET_LEF<br>T_PON  | ro    | rw   | 0x0     | oa_lane1_hsrx_cphy_alp_det_left_pon multiplexer output. Used for debug purposes. (volatile) volatile : true |
|        | OA_LANE1_HSRX_P<br>ON                        | ro    | rw   | 0x0     | oa_lane1_hsrx_pon multiplexer output. Used for debug pur-<br>poses. (volatile)<br>volatile : true           |
| 14:13  | OA_LANE1_HSRX_E<br>N                         | ro    | rw   | 0x0     | oa_lane1_hsrx_en multiplexer output. Used for debug pur-<br>poses. (volatile)<br>volatile : true            |
| 15     | RESERVED_15_15                               | ro    | ro   | 0x0     | Reserved for Future use and actual reset value is 0xX                                                       |

| 1.1.1                                                | 1.1.1.308 CORE_DIG_IOCTRL_R_AFE_LANE1_CTRL_6 0x1266 |     |     |         |                                                                                                              |  |  |  |  |  |
|------------------------------------------------------|-----------------------------------------------------|-----|-----|---------|--------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Analog macro lane 1 observability access : read-only |                                                     |     |     |         |                                                                                                              |  |  |  |  |  |
| bits                                                 | name                                                | s/w | h/w | default | description                                                                                                  |  |  |  |  |  |
| 0                                                    | OA_LANE1_HSRX_D<br>PHY_DDL_BIAS_BY<br>PASS_EN       | ro  | rw  | 0x0     | oa_lane1_hsrx_dphy_ddl_bias_bypass_en multiplexer output. Used for debug purposes. (volatile) volatile: true |  |  |  |  |  |
| 1                                                    | OA_LANE1_HSRX_D<br>PHY_DDL_BYPASS_<br>EN            | ro  | rw  | 0x0     | oa_lane1_hsrx_dphy_ddl_bypass_en multiplexer output. Used for debug purposes. (volatile) volatile : true     |  |  |  |  |  |

Copyright 2020 Cruise LLC Page 112 of 193

| 2     | OA_LANE1_HSRX_D PHY_DDL_PHASE_C HANGE       | ro | rw | 0x0                                                                                               | oa_lane1_hsrx_dphy_ddl_phase_change multiplexer out put. Used for debug purposes. (volatile) volatile: true |  |
|-------|---------------------------------------------|----|----|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--|
| 3     | OA_LANE1_HSRX_D<br>PHY_DLL_EN               | ro | rw | 0x0 oa_lane1_hsrx_dphy_dll_en multiplexer output. Used debug purposes. (volatile) volatile : true |                                                                                                             |  |
| 4     | OA_LANE1_HSRX_D<br>PHY_PREAMBLE_CA<br>L_EN  | ro | rw | 0x0                                                                                               | oa_lane1_hsrx_dphy_preamble_cal_en multiplexer output. Used for debug purposes. (volatile) volatile : true  |  |
| 8:5   | OA_LANE1_HSRX_D<br>PHY_DATA_DELAY           | ro | rw | 0x0                                                                                               | oa_lane1_hsrx_dphy_data_delay multiplexer output. Used for debug purposes. (volatile) volatile : true       |  |
| 9     | OA_LANE1_HSRX_D<br>PHY_DDL_VT_COMP<br>_EN   | ro | rw | 0x0                                                                                               | oa_lane1_hsrx_dphy_ddl_vt_comp_en multiplexer output. Used for debug purposes. (volatile) volatile : true   |  |
| 14:10 | OA_LANE1_HSRX_D<br>PHY_DDL_VT_COMP<br>_BIAS | ro | rw | 0x0                                                                                               | oa_lane1_hsrx_dphy_ddl_vt_comp_bias multiplexer output. Used for debug purposes. (volatile) volatile : true |  |
| 15    | RESERVED_15_15                              | ro | ro | 0x0                                                                                               | Reserved for Future use and actual reset value is 0xX                                                       |  |

| 1.1.1 | .309 CORE_DIG_IO                                     | CTRL | _R_A | FE_LANE | 1_CTRL_7 Reg. 0x1267                                                                                      |  |  |  |  |  |  |
|-------|------------------------------------------------------|------|------|---------|-----------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|       | Analog macro lane 1 observability access : read-only |      |      |         |                                                                                                           |  |  |  |  |  |  |
| bits  | name                                                 | s/w  | h/w  | default | description                                                                                               |  |  |  |  |  |  |
| 4:0   | OA_LANE1_HSRX_D<br>PHY_DDL_BIAS                      | ro   | rw   | 0x0     | oa_lane1_hsrx_dphy_ddl_bias multiplexer output. Used for debug purposes. (volatile) volatile : true       |  |  |  |  |  |  |
| 8:5   | OA_LANE1_HSRX_D<br>PHY_DDL_COARSE_<br>BANK           | ro   | rw   | 0x0     | oa_lane1_hsrx_dphy_ddl_coarse_bank multiplexer output. Used for debug purposes. (volatile) volatile: true |  |  |  |  |  |  |
| 10:9  | OA_LANE1_HSRX_D<br>PHY_DDL_TUNE_MO<br>DE             | ro   | rw   | 0x0     | oa_lane1_hsrx_dphy_ddl_tune_mode multiplexer output. Used for debug purposes. (volatile) volatile: true   |  |  |  |  |  |  |
| 15:11 | OA_LANE1_HSRX_C<br>PHY_DELAY                         | ro   | rw   | 0x0     | oa_lane1_hsrx_cphy_delay multiplexer output. Used for debug purposes. (volatile) volatile: true           |  |  |  |  |  |  |

| 1.1.1. | 1.1.1.310 CORE_DIG_IOCTRL_R_AFE_LANE1_CTRL_8 0x1268  |    |    |     |                                                                                                      |  |  |  |  |  |  |  |
|--------|------------------------------------------------------|----|----|-----|------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
|        | Analog macro lane 1 observability access : read-only |    |    |     |                                                                                                      |  |  |  |  |  |  |  |
| bits   | bits name s/w h/w default description                |    |    |     |                                                                                                      |  |  |  |  |  |  |  |
| 6:0    | OA_LANE1_HSRX_D<br>PHY_DLL_FBK                       | ro | rw | 0x0 | oa_lane1_hsrx_dphy_dll_fbk multiplexer output. Used for debug purposes. (volatile) volatile : true   |  |  |  |  |  |  |  |
| 9:7    | OA_LANE1_HSRX_E<br>QUALIZER                          | ro | rw | 0x0 | oa_lane1_hsrx_equalizer multiplexer output. Used for debug purposes. (volatile) volatile : true      |  |  |  |  |  |  |  |
| 10     | OA_LANE1_HSRX_C<br>DPHY_SEL_FAST                     | ro | rw | 0x0 | oa_lane1_hsrx_cdphy_sel_fast multiplexer output. Used for debug purposes. (volatile) volatile : true |  |  |  |  |  |  |  |
| 15:11  | RESERVED_15_11                                       | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                                |  |  |  |  |  |  |  |

| 1.1.1                                                | 1.1.1.311 CORE_DIG_IOCTRL_R_AFE_LANE1_CTRL_9 0x1269 |     |     |         |             |  |  |  |  |  |  |
|------------------------------------------------------|-----------------------------------------------------|-----|-----|---------|-------------|--|--|--|--|--|--|
| Analog macro lane 1 observability access : read-only |                                                     |     |     |         |             |  |  |  |  |  |  |
| bits                                                 | name                                                | s/w | h/w | default | description |  |  |  |  |  |  |
| 7:0                                                  |                                                     |     |     |         |             |  |  |  |  |  |  |

| 15:8 | OA_LANE1_HSRX_O | ro | rw | 0x0 | oa_lane1_hsrx_offcal_left multiplexer output. Used for de- |
|------|-----------------|----|----|-----|------------------------------------------------------------|
|      | FFCAL_LEFT      |    |    |     | bug purposes. (volatile)                                   |
|      |                 |    |    |     | volatile : true                                            |

| 1.1.1.312 CORE_DIG_IOCTRL_R_AFE_LANE1_CTRL_10 0x126A |                                            |     |     |         |                                                                                  |                         |  |  |
|------------------------------------------------------|--------------------------------------------|-----|-----|---------|----------------------------------------------------------------------------------|-------------------------|--|--|
| Analog macro lane 1 observability access : read-only |                                            |     |     |         |                                                                                  |                         |  |  |
| bits                                                 | name                                       | s/w | h/w | default | descrip                                                                          | otion                   |  |  |
|                                                      | OA_LANE1_HSRX_D<br>PHY_DDL_PHASE_R<br>IGHT | ro  | rw  | 0x0     | oa_lane1_hsrx_dphy_ddl_phas<br>Used for debug purposes. (vola<br>volatile : true |                         |  |  |
| 15:11                                                | RESERVED_15_11                             | ro  | ro  | 0x0     | Reserved for Future use and ac                                                   | tual reset value is 0xX |  |  |

| 1.1.1.                                               | 1.1.1.313 CORE_DIG_IOCTRL_R_AFE_LANE1_CTRL_11 0x126B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |     |     |         |                                  |                       |  |  |  |  |
|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|---------|----------------------------------|-----------------------|--|--|--|--|
| Analog macro lane 1 observability access : read-only |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |     |         |                                  |                       |  |  |  |  |
| bits                                                 | name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | s/w | h/w | default | description                      | on                    |  |  |  |  |
|                                                      | The state of the s |     |     |         |                                  |                       |  |  |  |  |
| 15:11                                                | RESERVED_15_11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ro  | ro  | 0x0     | Reserved for Future use and actu | al reset value is 0xX |  |  |  |  |

| 1.1.1.                                               | 1.1.1.314 CORE_DIG_IOCTRL_R_AFE_LANE1_CTRL_12 0x126C |     |     |         |                                                                                                  |  |  |  |  |  |
|------------------------------------------------------|------------------------------------------------------|-----|-----|---------|--------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Analog macro lane 1 observability access : read-only |                                                      |     |     |         |                                                                                                  |  |  |  |  |  |
| bits                                                 | name                                                 | s/w | h/w | default | description                                                                                      |  |  |  |  |  |
| 10:0                                                 | · ·                                                  |     |     |         |                                                                                                  |  |  |  |  |  |
|                                                      | OA_LANE1_HSRX_M<br>ODE                               | ro  | rw  | 0x0     | oa_lane1_hsrx_mode multiplexer output. Used for debug<br>purposes. (volatile)<br>volatile : true |  |  |  |  |  |
| 15:14                                                | RESERVED_15_14                                       | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                            |  |  |  |  |  |

| 1.1.1.315 CORE_DIG_IOCTRL_R_AFE_LANE1_CTRL_13 0x126D |                                                      |     |     |         |                                                                                  |                             |  |  |  |  |
|------------------------------------------------------|------------------------------------------------------|-----|-----|---------|----------------------------------------------------------------------------------|-----------------------------|--|--|--|--|
|                                                      | Analog macro lane 1 observability access : read-only |     |     |         |                                                                                  |                             |  |  |  |  |
| bits                                                 | name                                                 | s/w | h/w | default | description                                                                      | on                          |  |  |  |  |
| 15:0                                                 | IA_LANE1_HSRX_D<br>ATA_AB_LEFT_INT                   | ro  | rw  | 0x0     | ia_lane1_hsrx_data_ab_left multip<br>bug purposes. (volatile)<br>volatile : true | olexer output. Used for de- |  |  |  |  |

| 1.1.1                                                                                                                            | 1.1.1.316 CORE_DIG_IOCTRL_R_AFE_LANE1_CTRL_14 0x126E |     |     |         |             |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----|-----|---------|-------------|--|--|--|--|--|
|                                                                                                                                  | Analog macro lane 1 observability access : read-only |     |     |         |             |  |  |  |  |  |
| bits                                                                                                                             | name                                                 | s/w | h/w | default | description |  |  |  |  |  |
| 15:0 IA_LANE1_HSRX_D ro rw 0x0 ia_lane1_hsrx_data_bc_mid_ multiplexer output. Used for debug purposes. (volatile) volatile: true |                                                      |     |     |         |             |  |  |  |  |  |

| 1.1.1.317 CORE_DIG_IOCTRL_R_AFE_  | E1_CTRL_15 | Reg. | 0x126F |
|-----------------------------------|------------|------|--------|
| Analog macro lane 1 observability |            |      |        |

Copyright 2020 Cruise LLC Page 114 of 193

| acces | access: read-only                       |     |     |         |                                                                                                     |  |  |  |  |
|-------|-----------------------------------------|-----|-----|---------|-----------------------------------------------------------------------------------------------------|--|--|--|--|
| bits  | name                                    | s/w | h/w | default | description                                                                                         |  |  |  |  |
| 15:0  | IA_LANE1_HSRX_D<br>ATA_CA_RIGHT_IN<br>T | ro  | rw  | 0x0     | ia_lane1_hsrx_data_ca_right multiplexer output. Used for debug purposes. (volatile) volatile : true |  |  |  |  |

| 1.1.1 | 1.1.1.318 CORE_DIG_IOCTRL_R_AFE_LANE1_CTRL_16 0x1270 |     |     |         |                                                                                                       |  |  |  |  |  |
|-------|------------------------------------------------------|-----|-----|---------|-------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|       | Analog macro lane 1 observability access : read-only |     |     |         |                                                                                                       |  |  |  |  |  |
| bits  | name                                                 | s/w | h/w | default | description                                                                                           |  |  |  |  |  |
| 0     | IA_LANE1_HSRX_W<br>ORD_CLK_INT                       | ro  | rw  | 0x0     | ia_lane1_hsrx_word_clk multiplexer output. (volatile) volatile : true                                 |  |  |  |  |  |
| 1     | IA_LANE1_HSRX_H<br>S_CLK_DIV_OUT_I<br>NT             | ro  | rw  | 0x0     | ia_lane1_hsrx_hs_clk_div_out multiplexer output. Used for debug purposes. (volatile) volatile: true   |  |  |  |  |  |
| 2     | IA_LANE1_HSTX_W<br>ORD_CLK_INT                       | ro  | rw  | 0x0     | ia_lane1_hstx_word_clk multiplexer output. Used for debug purposes. (volatile) volatile : true        |  |  |  |  |  |
| 3     | IA_LANE1_HSRX_V<br>CM_DET_OUT_INT                    | ro  | rw  | 0x0     | ia_lane1_hsrx_vcm_det_out multiplexer output. Used for debug purposes. (volatile) volatile : true     |  |  |  |  |  |
| 4     | IA_LANE1_HSRX_O<br>UT_CAL_LEFT_N_I<br>NT             | ro  | rw  | 0x0     | ia_lane1_hsrx_out_cal_left_n multiplexer output. Used for debug purposes. (volatile) volatile : true  |  |  |  |  |  |
| 5     | IA_LANE1_HSRX_O<br>UT_CAL_LEFT_P_I<br>NT             | ro  | rw  | 0x0     | ia_lane1_hsrx_out_cal_left_p multiplexer output. Used for debug purposes. (volatile) volatile : true  |  |  |  |  |  |
| 6     | IA_LANE1_HSRX_O<br>UT_CAL_RIGHT_N_<br>INT            | ro  | rw  | 0x0     | ia_lane1_hsrx_out_cal_right_n multiplexer output. Used for debug purposes. (volatile) volatile : true |  |  |  |  |  |
| 7     | IA_LANE1_HSRX_O<br>UT_CAL_RIGHT_P_<br>INT            | ro  | rw  | 0x0     | ia_lane1_hsrx_out_cal_right_p multiplexer output. Used for debug purposes. (volatile) volatile : true |  |  |  |  |  |
| 15:8  | RESERVED_15_8                                        | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                 |  |  |  |  |  |

| 1.1.1                                                | I.1.1.319 CORE_DIG_IOCTRL_R_AFE_LANE1_CTRL_17 0x1271 |     |     |         |                                                                                                                  |  |  |  |
|------------------------------------------------------|------------------------------------------------------|-----|-----|---------|------------------------------------------------------------------------------------------------------------------|--|--|--|
| Analog macro lane 1 observability access : read-only |                                                      |     |     |         |                                                                                                                  |  |  |  |
| bits                                                 | name                                                 | s/w | h/w | default | description                                                                                                      |  |  |  |
| 0                                                    | IA_LANE1_HSRX_D<br>PHY_DDL_OSC_CLK<br>_INT           | ro  | rw  | 0x0     | ia_lane1_hsrx_dphy_ddl_osc_clk multiplexer output. Used for debug purposes. (volatile) volatile : true           |  |  |  |
| 1                                                    | IA_LANE1_HSRX_C<br>PHY_ALP_DET_LEF<br>T_OUT_INT      | ro  | rw  | 0x0     | ia_lane1_hsrx_cphy_alp_det_left_out multiplexer output. Used for debug purposes. (volatile) volatile : true      |  |  |  |
| 2                                                    | IA_LANE1_HSRX_C<br>PHY_ALP_DET_RIG<br>HT_OUT_INT     | ro  | rw  | 0x0     | ia_lane1_hsrx_cphy_alp_det_right_out multiplexer output. Used for debug purposes. (volatile) volatile : true     |  |  |  |
| 3                                                    | IA_LANE1_HSRX_C<br>PHY_CDR_OSC_CLK<br>_INT           | ro  | rw  | 0x0     | ia_lane1_hsrx_cphy_cdr_osc_clk multiplexer output. Used for debug purposes. (volatile) volatile: true            |  |  |  |
| 5:4                                                  | IA_LANE1_LPRX_D<br>OUTCD_INT                         | ro  | rw  | 0x0     | ia_lane1_lprx_doutcd multiplexer output. Used for debug purposes. (volatile) volatile: true                      |  |  |  |
| 7:6                                                  | IA_LANE1_LPRX_D<br>OUTLP_INT                         | ro  | rw  | 0x0     | ia_lane1_lprx_doutlp multiplexer output. Used for debug purposes. (volatile) volatile: true                      |  |  |  |
| 9:8                                                  | IA_LANE1_LPRX_D<br>OUTULP_INT                        | ro  | rw  | 0x0     | <pre>ia_lane1_lprx_doutulp multiplexer output. Used for debug<br/>purposes. (volatile)<br/>volatile : true</pre> |  |  |  |
| 13:10                                                | IA_LANE1_SPARE_<br>OUT_INT                           | ro  | rw  | 0x0     | ia_lane1_spare_out multiplexer output. Used for debug purposes. (volatile)                                       |  |  |  |

|                      |    |    |     | volatile : true                                       |
|----------------------|----|----|-----|-------------------------------------------------------|
| 15:14 RESERVED_15_14 | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX |

| 1.1.1 | .321 CORE_DIG_RV                               | V_TRI | 0x1280 |         |                                                                                                                                                                                                          |  |  |  |
|-------|------------------------------------------------|-------|--------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|       | Configurations for Trio 1 access : read-write  |       |        |         |                                                                                                                                                                                                          |  |  |  |
| bits  | name                                           | s/w   | h/w    | default | description                                                                                                                                                                                              |  |  |  |
| 2:0   | DESERIALIZER_DA<br>TA_EN_DELAY_THR<br>ESH      | rw    | ro     | 0x2     | Counter for deserializer_data_en delay. Quasi static. 0 is a forbidden value.                                                                                                                            |  |  |  |
| 5:3   | DESERIALIZER_DI<br>V_EN_DELAY_THRE<br>SH       | rw    | ro     | 0x1     | Counter for deserializer_div_en delay. In dco_clk cycles. Quasi static. 0 is a forbidden value.                                                                                                          |  |  |  |
| 8:6   | DESERIALIZER_DI<br>V_EN_DELAY_DEAS<br>S_THRESH | rw    | ro     | 0x1     | Counter for deassertion of deserializer_div_en after de-<br>assertion of deserializer_data_en. In dco_clk cycles, for<br>higher datarates in word_clk cycles. Quasi Static. 0 is a for-<br>bidden value. |  |  |  |
| 15:9  | POST_RECEIVED_R<br>ESET_THRESH                 | rw    | ro     | 0x2     | Counter for resetting the post detected flag. In word_clk cycles. Quasi static.                                                                                                                          |  |  |  |

| 1.1.1                                         | .322 CORE_DIG_RW          | 0x1281 |     |         |                                                                                                         |  |  |
|-----------------------------------------------|---------------------------|--------|-----|---------|---------------------------------------------------------------------------------------------------------|--|--|
| Configurations for Trio 1 access : read-write |                           |        |     |         |                                                                                                         |  |  |
| bits                                          | name                      | s/w    | h/w | default | description                                                                                             |  |  |
| 15:0                                          | POST_DET_DELAY_<br>THRESH | rw     | ro  | 0xA     | Counter for deassertion of deserializer_data_en after Posta reception. In dco_clk cycles. Quasi static. |  |  |

| 1.1.1.                                       | .323 CORE_DIG_RV                           | Reg. | 0x1282 |         |                   |                  |                                                      |  |
|----------------------------------------------|--------------------------------------------|------|--------|---------|-------------------|------------------|------------------------------------------------------|--|
| Configurations for Trio 1 access: read-write |                                            |      |        |         |                   |                  |                                                      |  |
| bits                                         | name                                       | s/w  | h/w    | default |                   | description      |                                                      |  |
| 7:0                                          | DESERIALIZER_EN<br>_DELAY_DEASS_TH<br>RESH | rw   | ro     | 0xA     |                   |                  | izer_en after deassertion cycles. Quasi Static. 0 is |  |
| 15:8                                         | RESERVED_15_8                              | ro   | ro     | 0x0     | Reserved for Futu | re use and actua | Il reset value is 0xX                                |  |

| 1.1.1 | 1.1.1.325 CORE_DIG_IOCTRL_RW_AFE_LANE2_CTRL_0 0x1440 |     |     |         |                                                                                                                                                                                                                                                                        |  |  |  |  |
|-------|------------------------------------------------------|-----|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|       | Analog macro lane 2 control access : read-write      |     |     |         |                                                                                                                                                                                                                                                                        |  |  |  |  |
| bits  | name                                                 | s/w | h/w | default | description                                                                                                                                                                                                                                                            |  |  |  |  |
| 10:0  | OA_LANE2_SPARE_<br>IN                                | rw  | ro  | 0x0     | Lane 2 input spare bus (bits[10:9] independent current programmability 0-100% 1-75% 2-150% 3-125%; bit[8] vt drift compensation bypass; bit[7] dcc programmability 0-filter bandwidth 100% 1-filter bandwidth 200%; bits[6:0] spare bus ) This signal is quasi-static. |  |  |  |  |
| 11    | OA_LANE2_SHORT_<br>LB_EN                             | rw  | ro  | 0x0     | oa_lane2_short_lb_en bit configuration. This signal is quasistatic. Please check table for more details.                                                                                                                                                               |  |  |  |  |
| 12    | OA_LANE2_HSTX_L<br>OWCAP_EN_OVR_EN                   | rw  | ro  | 0x0     | oa_lane2_hstx_lowcap_en override enable. Active high. Used for debug purposes.                                                                                                                                                                                         |  |  |  |  |
| 15:13 | RESERVED_15_13                                       | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                                                                                                                                                                  |  |  |  |  |

| 1.1.1.326 CORE_DIG_IOCTRL_RW_AFE_LANE2_CTRL_1   | Reg. | 0x1441 |
|-------------------------------------------------|------|--------|
| Analog macro lane 2 control access : read-write |      |        |

Copyright 2020 Cruise LLC Page 116 of 193

| bits  | name                                        | s/w | h/w | default | description                                                          |
|-------|---------------------------------------------|-----|-----|---------|----------------------------------------------------------------------|
| 4:0   | OA_LANE2_HSRX_D<br>PHY_DDL_BIAS_OV<br>R_VAL | rw  | ro  | 0x0     | oa_lane2_hsrx_dphy_ddl_bias override value. Used for debug purposes. |
| 11:5  | OA_LANE2_HSRX_D<br>PHY_DLL_FBK_OVR<br>_VAL  | rw  | ro  | 0x0     | oa_lane2_hsrx_dphy_dll_fbk override value. Used for debug purposes.  |
| 15:12 | RESERVED_15_12                              | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                |

| 1.1.1.                                          | 1.1.1.327 CORE_DIG_IOCTRL_RW_AFE_LANE2_CTRL_2 0x1442       |     |     |         |                                                                                                                                                                                                                                                                                         |  |  |  |  |
|-------------------------------------------------|------------------------------------------------------------|-----|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Analog macro lane 2 control access : read-write |                                                            |     |     |         |                                                                                                                                                                                                                                                                                         |  |  |  |  |
| bits                                            | name                                                       | s/w | h/w | default | description                                                                                                                                                                                                                                                                             |  |  |  |  |
| 0                                               | OA_LANE2_SEL_LA<br>NE_CFG                                  | rw  | ro  | 0x0     | Lane 2 D-PHY/C-PHY configuration. 1'b0: D-PHY data lane (when phy_mode is 1'b0); C-PHY slave lane (when phy_mode is 1'b1). 1'b1: D-PHY clock lane (when phy_mode is 1'b0); C-PHY master lane (when phy_mode is 1'b1). This signal is quasi-static. Please check table for more details. |  |  |  |  |
|                                                 | OA_LANE2_HSRX_C<br>PHY_CDR_FBK_FAS<br>T_LOCK_EN_OVR_E<br>N | rw  | ro  | 0x0     | oa_lane2_hsrx_cphy_cdr_fbk_fast_lock_en override enable. Active high. Used for debug purposes.                                                                                                                                                                                          |  |  |  |  |
| 2                                               | OA_LANE2_HSRX_T<br>ERM_EN200OHMS                           | rw  | ro  | 0x0     | Lane 2 HS-RX termination value. Please check table for more details.                                                                                                                                                                                                                    |  |  |  |  |
| 3                                               | OA_LANE2_HSRX_D<br>PHY_DDL_PON_OVR<br>_VAL                 | rw  | ro  | 0x0     | oa_lane2_hsrx_dphy_ddl_pon override value. Used for debug purposes.                                                                                                                                                                                                                     |  |  |  |  |
| 5:4                                             | OA_LANE2_HSTX_L<br>OWCAP_EN_OVR_VA<br>L                    | rw  | ro  | 0x0     | oa_lane2_hstx_lowcap_en override value. Used for debug purposes.                                                                                                                                                                                                                        |  |  |  |  |
| 6                                               | OA_LANE2_HSTX_D<br>IV_EN_OVR_VAL                           | rw  | ro  | 0x0     | oa_lane2_hstx_div_en override value. Used for debug purposes.                                                                                                                                                                                                                           |  |  |  |  |
| 7                                               | OA_LANE2_HSTX_D<br>ATA_BC_OVR_EN                           | rw  | ro  | 0x0     | oa_lane2_hstx_data_ca override enable. Active high. Used for debug purposes.                                                                                                                                                                                                            |  |  |  |  |
| 8                                               | OA_LANE2_HSTX_D<br>ATA_CA_OVR_EN                           | rw  | ro  | 0x0     | oa_lane2_hstx_data_ca override enable. Active high. Used for debug purposes.                                                                                                                                                                                                            |  |  |  |  |
| 10:9                                            | OA_LANE2_HSTX_T<br>ERM_EN_OVR_VAL                          | rw  | ro  | 0x0     | oa_lane2_hstx_term_en override value. Used for debug purposes.                                                                                                                                                                                                                          |  |  |  |  |
| 11                                              | OA_LANE2_HSRX_D<br>PHY_DDL_EN_OVR_<br>EN                   | rw  | ro  | 0x0     | oa_lane2_hsrx_dphy_ddl_en override enable. Active high. Used for debug purposes.                                                                                                                                                                                                        |  |  |  |  |
| 12                                              | OA_LANE2_HSRX_C<br>DPHY_SEL_FAST_O<br>VR_EN                | rw  | ro  | 0x0     | oa_lane2_hsrx_cdphy_sel_fast override enable. Active high. Used for debug purposes.                                                                                                                                                                                                     |  |  |  |  |
| 15:13                                           | RESERVED_15_13                                             | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                                                                                                                                                                                   |  |  |  |  |

| 1.1.1                                           | 1.1.1.328 CORE_DIG_IOCTRL_RW_AFE_LANE2_CTRL_3 0x1443 |     |     |         |                                                                                                                                                                                                                   |  |  |  |
|-------------------------------------------------|------------------------------------------------------|-----|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Analog macro lane 2 control access : read-write |                                                      |     |     |         |                                                                                                                                                                                                                   |  |  |  |
| bits                                            | name                                                 | s/w | h/w | default | description                                                                                                                                                                                                       |  |  |  |
| 1:0                                             | OA_LANE2_HSTX_P<br>ON_OVR_VAL                        | rw  | ro  | 0x0     | oa_lane2_hstx_pon override value. Used for debug purposes.                                                                                                                                                        |  |  |  |
| 3:2                                             | OA_LANE2_HSTX_B<br>OOST_EN_OVR_VAL                   | rw  | ro  | 0x0     | oa_lane2_hstx_boost_en override value. Used for debug purposes.                                                                                                                                                   |  |  |  |
| 4                                               | OA_LANE2_HSTX_S<br>EL_PHASE0                         | rw  | ro  | 0x1     | Lane 2 HS-TX clock phase selection. 1'b0: 90 (for D-PHY clock lane configuration). 1'b1: 0 (for both C-PHY and D-PHY data lane configurations). This signal is quasi-static. Please check table for more details. |  |  |  |
| 7:5                                             | OA_LANE2_HSTX_E<br>QA                                | rw  | ro  | 0x0     | Lane 2 HS-TX de-emphasis word (upper-half). This signal is quasi-static. Please check table for more details.                                                                                                     |  |  |  |

| 8     | OA_LANE2_HSTX_S<br>EL_CLKLB                                 | rw | ro | 0x1 | Lane 2 HS-TX clock source. 1'b0: External PLL clock. 1'b1: Common block internal DCO clock. This signal is quasi-static. |
|-------|-------------------------------------------------------------|----|----|-----|--------------------------------------------------------------------------------------------------------------------------|
| 9     | OA_LANE2_LPTX_D<br>IN_DN_OVR_VAL                            | rw | ro | 0x0 | oa_lane2_lptx_din_dn override value. Used for debug purposes.                                                            |
| 10    | OA_LANE2_LPTX_D<br>IN_DP_OVR_VAL                            | rw | ro | 0x0 | oa_lane2_lptx_din_dp override value. Used for debug purposes.                                                            |
| 11    | OA_LANE2_HSRX_D<br>PHY_DDL_DCC_EN_<br>OVR_VAL               | rw | ro | 0x0 | oa_lane2_hsrx_dphy_ddl_dcc_en override value. Used for debug purposes.                                                   |
| 12    | OA_LANE2_HSRX_D<br>PHY_DDL_EN_OVR_<br>VAL                   | rw | ro | 0x0 | oa_lane2_hsrx_dphy_ddl_en override value. Used for debug purposes.                                                       |
| 13    | OA_LANE2_HSRX_C<br>PHY_CDR_FBK_FAS<br>T_LOCK_EN_OVR_V<br>AL | rw | ro | 0x0 | oa_lane2_hsrx_cphy_cdr_fbk_fast_lock_en override value. Used for debug purposes.                                         |
| 15:14 | RESERVED_15_14                                              | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                                                    |

| 1.1.1 | 1.1.1.329 CORE_DIG_IOCTRL_RW_AFE_LANE2_CTRL_4 0x1444 |     |     |         |                                                                                                               |  |  |  |  |  |
|-------|------------------------------------------------------|-----|-----|---------|---------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|       | Analog macro lane 2 control access : read-write      |     |     |         |                                                                                                               |  |  |  |  |  |
| bits  | name                                                 | s/w | h/w | default | description                                                                                                   |  |  |  |  |  |
| 0     | OA_LANE2_HSTX_P<br>ON_OVR_EN                         | rw  | ro  | 0x0     | oa_lane2_hstx_pon override enable. Active high. Used for debug purposes.                                      |  |  |  |  |  |
| 1     | OA_LANE2_HSTX_B<br>OOST_EN_OVR_EN                    | rw  | ro  | 0x0     | oa_lane2_hstx_boost_en override enable. Active high. Used for debug purposes.                                 |  |  |  |  |  |
| 4:2   | OA_LANE2_HSTX_E<br>QB                                | rw  | ro  | 0x0     | Lane 2 HS-TX de-emphasis word (lower-half). This signal is quasi-static. Please check table for more details. |  |  |  |  |  |
| 5     | OA_LANE2_HSTX_C<br>LK_OBS_EN                         | rw  | ro  | 0x0     | Lane 2 HS clock pattern driven in the lines (debug feature). Active high. This signal is quasi-static.        |  |  |  |  |  |
| 6     | OA_LANE2_LPTX_D<br>IN_DN_OVR_EN                      | rw  | ro  | 0x0     | oa_lane2_hsrx_dphy_ddl_dcc_en override enable. Active high. Used for debug purposes.                          |  |  |  |  |  |
| 7     | OA_LANE2_LPTX_D<br>IN_DP_OVR_EN                      | rw  | ro  | 0x0     | oa_lane2_hsrx_dphy_ddl_dcc_en override enable. Active high. Used for debug purposes.                          |  |  |  |  |  |
| 9:8   | OA_LANE2_LPTX_S<br>R_BYPASS_EN                       | rw  | ro  | 0x0     | oa_lane2_lptx_sr_bypass_en override enable. Active high. Used for debug purposes.                             |  |  |  |  |  |
| 10    | OA_LANE2_HSTX_T<br>ERM_EN_OVR_EN                     | rw  | ro  | 0x0     | oa_lane2_hstx_term_en override enable. Active high. Used for debug purposes.                                  |  |  |  |  |  |
| 11    | OA_LANE2_HSRX_D<br>PHY_DDL_DCC_EN_<br>OVR_EN         | rw  | ro  | 0x0     | oa_lane2_hsrx_dphy_ddl_dcc_en override enable. Active high. Used for debug purposes.                          |  |  |  |  |  |
| 15:12 | RESERVED_15_12                                       | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                         |  |  |  |  |  |

| 1.1.1                                           | 1.1.1.330 CORE_DIG_IOCTRL_RW_AFE_LANE2_CTRL_5 0x1445 |     |     |         |                                    |                                     |  |  |  |  |
|-------------------------------------------------|------------------------------------------------------|-----|-----|---------|------------------------------------|-------------------------------------|--|--|--|--|
| Analog macro lane 2 control access : read-write |                                                      |     |     |         |                                    |                                     |  |  |  |  |
| bits                                            | name                                                 | s/w | h/w | default |                                    | description                         |  |  |  |  |
| 15:0                                            | OA_LANE2_HSTX_D<br>ATA_AB_DPHY_OVR<br>VAL            | rw  | ro  | 0x0     | oa_lane2_hstx_data_albug purposes. | b_dphy override value. Used for de- |  |  |  |  |

| 1.1.1.                                          | .1.1.331 CORE_DIG_IOCTRL_RW_AFE_LANE2_CTRL_6 0x1446 |     |     |         |                                                                                   |  |  |  |  |  |
|-------------------------------------------------|-----------------------------------------------------|-----|-----|---------|-----------------------------------------------------------------------------------|--|--|--|--|--|
| Analog macro lane 2 control access : read-write |                                                     |     |     |         |                                                                                   |  |  |  |  |  |
| bits                                            | name                                                | s/w | h/w | default | description                                                                       |  |  |  |  |  |
| 13:0                                            | OA_LANE2_HSTX_D<br>ATA_BC_OVR_VAL                   | rw  | ro  | 0x0     | oa_lane2_hstx_data_bc override value. Used for debug purposes.                    |  |  |  |  |  |
| 14                                              | OA_LANE2_HSTX_D<br>ATA_AB_DPHY_OVR                  | rw  | ro  | 0x0     | oa_lane2_hstx_data_ab_dphy override enable. Active high. Used for debug purposes. |  |  |  |  |  |

|    | _EN                                       |    |    |                                                                                   |
|----|-------------------------------------------|----|----|-----------------------------------------------------------------------------------|
| 15 | OA_LANE2_HSRX_D<br>PHY_DDL_PON_OVR<br>_EN | rw | ro | oa_lane2_hsrx_dphy_ddl_pon override enable. Active high. Used for debug purposes. |

| 1.1.1. | 1.1.1.332 CORE_DIG_IOCTRL_RW_AFE_LANE2_CTRL_7 0x1447 |     |     |         |                             |                                                                        |  |  |  |  |
|--------|------------------------------------------------------|-----|-----|---------|-----------------------------|------------------------------------------------------------------------|--|--|--|--|
|        | Analog macro lane 2 control access : read-write      |     |     |         |                             |                                                                        |  |  |  |  |
| bits   | name                                                 | s/w | h/w | default |                             | description                                                            |  |  |  |  |
| 13:0   | OA_LANE2_HSTX_D<br>ATA_CA_OVR_VAL                    | rw  | ro  | 0x0     | oa_lane2_hstx_data_caposes. | a override value. Used for debug pur-                                  |  |  |  |  |
| 15:14  | OA_LANE2_HSRX_G<br>MODE                              | rw  | ro  | 0x2     |                             | ifier bandwidth configuration. This ease check table for more details. |  |  |  |  |

| 1.1.1 | .333 CORE_DIG_IO                                | CTRL | _RW_ | _AFE_LAN | <b>IE2_CTRL_8</b> 0x1448                                                                                                                  |  |  |  |  |  |
|-------|-------------------------------------------------|------|------|----------|-------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|       | Analog macro lane 2 control access : read-write |      |      |          |                                                                                                                                           |  |  |  |  |  |
| bits  | name                                            | s/w  | h/w  | default  | description                                                                                                                               |  |  |  |  |  |
| 1:0   | OA_LANE2_LPTX_E<br>N_OVR_VAL                    | rw   | ro   | 0x0      | oa_lane2_lptx_en override value. Used for debug purposes.                                                                                 |  |  |  |  |  |
| 3:2   | OA_LANE2_LPTX_P<br>ON_OVR_VAL                   | rw   | ro   | 0x0      | oa_lane2_lptx_pon override value. Used for debug purposes.                                                                                |  |  |  |  |  |
| 5:4   | OA_LANE2_LPTX_P<br>ULLDWN_EN_OVR_V<br>AL        | rw   | ro   | 0x0      | oa_lane2_lptx_pulldwn_en override value. Used for debug purposes.                                                                         |  |  |  |  |  |
| 6     | OA_LANE2_LPRX_L<br>P_PON_OVR_EN                 | rw   | ro   | 0x0      | oa_lane2_lprx_lp_pon override enable. Active high. Used for debug purposes.                                                               |  |  |  |  |  |
| 7     | OA_LANE2_LPRX_C<br>D_PON_OVR_EN                 | rw   | ro   | 0x0      | oa_lane2_lprx_cd_pon override enable. Active high. Used for debug purposes.                                                               |  |  |  |  |  |
| 8     | OA_LANE2_LPRX_U<br>LP_PON_OVR_EN                | rw   | ro   | 0x0      | oa_lane2_lprx_ulp_pon override enable. Active high. Used for debug purposes.                                                              |  |  |  |  |  |
| 9     | OA_LANE2_HSRX_C<br>PHY_CDR_FBK_EN_<br>OVR_VAL   | rw   | ro   | 0x0      | oa_lane2_hsrx_cphy_cdr_fbk_en override value. Used for debug purposes.                                                                    |  |  |  |  |  |
| 13:10 | OA_LANE2_HSRX_C<br>PHY_CDR_FBK_CAP<br>_PROG     | rw   | ro   | 0x7      | Lane 2 C-PHY low-pass filter bandwidth (symbol rate dependent). This signal is quasi-static. Please check table for more details.         |  |  |  |  |  |
| 14    | OA_LANE2_HSRX_V<br>CM_DET_SYNC_BYP<br>ASS       | rw   | ro   | 0x0      | Enable vcm detector filter bypass which controls CDR input propagation. This signal is quasi-static. Please check table for more details. |  |  |  |  |  |
| 15    | RESERVED_15_15                                  | ro   | ro   | 0x0      | Reserved for Future use and actual reset value is 0xX                                                                                     |  |  |  |  |  |

| 1.1.1 | I.1.1.334 CORE_DIG_IOCTRL_RW_AFE_LANE2_CTRL_9 0x1449 |     |     |         |                                                                                 |  |  |  |  |  |  |
|-------|------------------------------------------------------|-----|-----|---------|---------------------------------------------------------------------------------|--|--|--|--|--|--|
|       | Analog macro lane 2 control access : read-write      |     |     |         |                                                                                 |  |  |  |  |  |  |
| bits  | name                                                 | s/w | h/w | default | description                                                                     |  |  |  |  |  |  |
| 1:0   | OA_LANE2_LPRX_L<br>P_PON_OVR_VAL                     | rw  | ro  | 0x0     | oa_lane2_lprx_lp_pon override value. Used for debug purposes.                   |  |  |  |  |  |  |
| 3:2   | OA_LANE2_LPRX_C<br>D_PON_OVR_VAL                     | rw  | ro  | 0x0     | oa_lane2_lprx_cd_pon override value. Used for debug purposes.                   |  |  |  |  |  |  |
| 5:4   | OA_LANE2_LPRX_U<br>LP_PON_OVR_VAL                    | rw  | ro  | 0x0     | oa_lane2_lprx_ulp_pon override value. Used for debug purposes.                  |  |  |  |  |  |  |
| 6     | OA_LANE2_LPTX_E<br>N_OVR_EN                          | rw  | ro  | 0x0     | oa_lane2_lptx_en override enable. Active high. Used for debug purposes.         |  |  |  |  |  |  |
| 7     | OA_LANE2_LPTX_P<br>ON_OVR_EN                         | rw  | ro  | 0x0     | oa_lane2_lptx_pon override enable. Active high. Used for debug purposes.        |  |  |  |  |  |  |
| 8     | OA_LANE2_LPTX_P<br>ULLDWN_EN_OVR_E<br>N              | rw  | ro  | 0x0     | oa_lane2_lptx_pulldwn_en override enable. Active high. Used for debug purposes. |  |  |  |  |  |  |

Copyright 2020 Cruise LLC Page 119 of 193

| 9     | OA_LANE2_HSRX_C<br>PHY_CDR_FBK_EN_<br>OVR_EN   | rw | ro | 0x0 | oa_lane2_hsrx_cphy_cdr_fbk_en override enable. Active high. Used for debug purposes. |
|-------|------------------------------------------------|----|----|-----|--------------------------------------------------------------------------------------|
| 10    | OA_LANE2_HSRX_C<br>PHY_MASK_CHANGE<br>_OVR_VAL | rw | ro | 0x0 | oa_lane2_hsrx_cphy_mask_change override value. Used for debug purposes.              |
| 11    | OA_LANE2_HSRX_C<br>PHY_DELAY_OVR_E<br>N        | rw | ro | 0x0 | oa_lane2_hsrx_cphy_delay override enable. Active high. Used for debug purposes.      |
| 12    | OA_LANE2_HSRX_C<br>DPHY_SEL_FAST_O<br>VR_VAL   | rw | ro | 0x1 | oa_lane2_hsrx_cdphy_sel_fast override value. Please check table for more details.    |
| 14:13 | OA_LANE2_HSRX_C<br>DPHY_SEL_TYPE               | rw | ro | 0x0 | oa_lane2_hsrx_cdphy_sel_type override value. Active high. Used for debug purposes.   |
| 15    | RESERVED_15_15                                 | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                |

| 1.1.1. | 1.1.1.335 CORE_DIG_IOCTRL_RW_AFE_LANE2_CTRL_10 0x144A |     |     |         |                                                                                                                                       |  |  |  |  |  |  |
|--------|-------------------------------------------------------|-----|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|        | Analog macro lane 2 control access : read-write       |     |     |         |                                                                                                                                       |  |  |  |  |  |  |
| bits   | name                                                  | s/w | h/w | default | description                                                                                                                           |  |  |  |  |  |  |
| 2:0    | OA_LANE2_HSRX_E<br>QUALIZER_OVR_VA<br>L               | rw  | ro  | 0x0     | oa_lane2_hsrx_equalizer override value. Used for debug purposes.                                                                      |  |  |  |  |  |  |
| 5:3    | OA_LANE2_HSRX_H<br>S_CLK_DIV                          | rw  | ro  | 0x7     | Lane 2 D-PHY DDR clock lane divider (data rate dependent). This signal is quasi-static. Please check table for more details.          |  |  |  |  |  |  |
| 6      | OA_LANE2_HSRX_S<br>EL_GATED_POLARI<br>TY              | rw  | ro  | 0x0     | Lane <0> deserializer output polarity (D-PHY related). Active high. This signal is quasi-static. Please check table for more details. |  |  |  |  |  |  |
| 9:7    | OA_LANE2_HSRX_C<br>PHY_CDR_DIV                        | rw  | ro  | 0x5     | Lane 2 C-PHY oscillation clock divider (for calibration). This signal is quasi-static. Please check table for more details.           |  |  |  |  |  |  |
| 14:10  | OA_LANE2_HSRX_C<br>PHY_DELAY_OVR_V<br>AL              | rw  | ro  | 0x0     | oa_lane2_hsrx_cphy_delay override value. Used for debug purposes.                                                                     |  |  |  |  |  |  |
| 15     | RESERVED_15_15                                        | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                                 |  |  |  |  |  |  |

| 1.1.1 | 1.1.1.336 CORE_DIG_IOCTRL_RW_AFE_LANE2_CTRL_11 0x144B |     |     |         |                                                                                                                                     |  |  |  |  |  |
|-------|-------------------------------------------------------|-----|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|       | Analog macro lane 2 control access : read-write       |     |     |         |                                                                                                                                     |  |  |  |  |  |
| bits  | name                                                  | s/w | h/w | default | description                                                                                                                         |  |  |  |  |  |
| 0     | OA_LANE2_HSRX_T<br>ERM_RIGHT_EN_OV<br>R_VAL           | rw  | ro  | 0x0     | oa_lane2_hsrx_term_right_en override value. Used for debug purposes.                                                                |  |  |  |  |  |
| 1     | OA_LANE2_HSRX_T<br>ERM_LEFT_EN_OVR<br>_VAL            | rw  | ro  | 0x0     | oa_lane2_hsrx_term_left_en override value. Used for debug purposes.                                                                 |  |  |  |  |  |
| 2     | OA_LANE2_HSRX_D<br>PHY_CLK_CHANNEL<br>_PULL_EN        | rw  | ro  | 0x0     | Lane 2 D-PHY clock channel pull-up/pull-down enable. Active high. This signal is quasi-static. Please check table for more details. |  |  |  |  |  |
| 3     | OA_LANE2_HSRX_H<br>S_CLK_DIV_EN_OV<br>R_VAL           | rw  | ro  | 0x0     | oa_lane2_hsrx_hs_clk_div_en override value. Used for debug purposes.                                                                |  |  |  |  |  |
| 4     | OA_LANE2_HSRX_D<br>ESERIALIZER_EN_<br>OVR_VAL         | rw  | ro  | 0x0     | oa_lane2_hsrx_deserializer_en override value. Used for debug purposes.                                                              |  |  |  |  |  |
| 5     | OA_LANE2_HSRX_D<br>ESERIALIZER_DAT<br>A_EN_OVR_VAL    | rw  | ro  | 0x0     | oa_lane2_hsrx_deserializer_data_en override value. Used for debug purposes.                                                         |  |  |  |  |  |
| 6     | OA_LANE2_HSRX_D<br>ESERIALIZER_DIV<br>_EN_OVR_VAL     | rw  | ro  | 0x0     | oa_lane2_hsrx_deserializer_div_en override value. Used for debug purposes.                                                          |  |  |  |  |  |
| 7     | OA_LANE2_HSRX_O<br>FFCAL_OBS_EN_OV                    | rw  | ro  | 0x0     | oa_lane2_hsrx_offcal_obs_en override value. Used for debug purposes.                                                                |  |  |  |  |  |

|    | R_VAL                                                |    |    |     |                                                                                       |
|----|------------------------------------------------------|----|----|-----|---------------------------------------------------------------------------------------|
| 8  | OA_LANE2_HSRX_V<br>CM_DET_PON_OVR_<br>VAL            | rw | ro | 0x0 | oa_lane2_hsrx_vcm_det_pon override value. Used for debug purposes.                    |
| 9  | OA_LANE2_HSRX_V<br>CM_DET_OUT_EN_O<br>VR_VAL         | rw | ro | 0x0 | oa_lane2_hsrx_vcm_det_out_en override value. Used for debug purposes.                 |
| 10 | OA_LANE2_HSRX_C<br>PHY_ALP_DET_RIG<br>HT_PON_OVR_VAL | rw | ro | 0x0 | oa_lane2_hsrx_cphy_alp_det_right_pon override value. Used for debug purposes.         |
| 11 | OA_LANE2_HSRX_C<br>PHY_ALP_DET_LEF<br>T_PON_OVR_VAL  | rw | ro | 0x0 | oa_lane2_hsrx_cphy_alp_det_left_pon override value. Used for debug purposes.          |
| 12 | OA_LANE2_HSRX_C<br>PHY_MASK_CHANGE<br>_OVR_EN        | rw | ro | 0x0 | oa_lane2_hsrx_cphy_mask_change override enable. Active high. Used for debug purposes. |
| 13 | OA_LANE2_HSRX_P<br>ON_OVR_EN                         | rw | ro | 0x0 | oa_lane2_hsrx_pon override enable. Active high. Used for debug purposes.              |
| 14 | OA_LANE2_HSRX_E<br>N_OVR_EN                          | rw | ro | 0x0 | oa_lane2_hsrx_en override enable. Active high. Used for debug purposes.               |
| 15 | OA_LANE2_HSTX_D<br>IV_EN_OVR_EN                      | rw | ro | 0x0 | oa_lane2_hstx_div_en override enable. Active high. Used for debug purposes.           |

|       | og macro lane 2 control<br>ss : read-write          |     |     |         |                                                                                             |
|-------|-----------------------------------------------------|-----|-----|---------|---------------------------------------------------------------------------------------------|
| bits  | name                                                | s/w | h/w | default | description                                                                                 |
| 0     | OA_LANE2_HSRX_T<br>ERM_RIGHT_EN_OV<br>R_EN          | rw  | ro  | 0x0     | oa_lane2_hsrx_term_right_en override enable. Active high. Used for debug purposes.          |
| 1     | OA_LANE2_HSRX_T<br>ERM_LEFT_EN_OVR<br>_EN           | rw  | ro  | 0x0     | oa_lane2_hsrx_term_left_en override enable. Active high. Used for debug purposes.           |
| 2     | OA_LANE2_HSRX_H<br>S_CLK_DIV_EN_OV<br>R_EN          | rw  | ro  | 0x0     | oa_lane2_hsrx_hs_clk_div_en override enable. Active high. Used for debug purposes.          |
| 3     | OA_LANE2_HSRX_D<br>ESERIALIZER_EN_<br>OVR_EN        | rw  | ro  | 0x0     | oa_lane2_hsrx_deserializer_en override enable. Active high. Used for debug purposes.        |
| 4     | OA_LANE2_HSRX_D<br>ESERIALIZER_DAT<br>A_EN_OVR_EN   | rw  | ro  | 0x0     | oa_lane2_hsrx_deserializer_data_en override enable. Active high. Used for debug purposes.   |
| 5     | OA_LANE2_HSRX_D<br>ESERIALIZER_DIV<br>_EN_OVR_EN    | rw  | ro  | 0x0     | oa_lane2_hsrx_deserializer_div_en override enable. Active high. Used for debug purposes.    |
| 6     | OA_LANE2_HSRX_O<br>FFCAL_OBS_EN_OV<br>R_EN          | rw  | ro  | 0x0     | oa_lane2_hsrx_offcal_obs_en override enable. Active high. Used for debug purposes.          |
| 7     | OA_LANE2_HSRX_V<br>CM_DET_PON_OVR_<br>EN            | rw  | ro  | 0x0     | oa_lane2_hsrx_vcm_det_pon override enable. Active high. Used for debug purposes.            |
| 8     | OA_LANE2_HSRX_V<br>CM_DET_OUT_EN_O<br>VR_EN         | rw  | ro  | 0x0     | oa_lane2_hsrx_vcm_det_out_en override enable. Active high. Used for debug purposes.         |
| 9     | OA_LANE2_HSRX_C<br>PHY_ALP_DET_RIG<br>HT_PON_OVR_EN | rw  | ro  | 0x0     | oa_lane2_hsrx_cphy_alp_det_right_pon override enable. Active high. Used for debug purposes. |
| 10    | OA_LANE2_HSRX_C<br>PHY_ALP_DET_LEF<br>T_PON_OVR_EN  | rw  | ro  | 0x0     | oa_lane2_hsrx_cphy_alp_det_left_pon override enable. Active high. Used for debug purposes.  |
|       | OA_LANE2_HSRX_P<br>ON_OVR_VAL                       | rw  | ro  | 0x0     | oa_lane2_hsrx_pon override value. Used for debug purposes.                                  |
| 14:13 | OA_LANE2_HSRX_E<br>N_OVR_VAL                        | rw  | ro  | 0x0     | oa_lane2_hsrx_en override value. Used for debug purposes.                                   |

Copyright 2020 Cruise LLC Page 121 of 193

| 15 | OA_LANE2_HSRX_C | rw | ro | 0x0 | Enable for the slew rate control latch bypass inside CDR.    |
|----|-----------------|----|----|-----|--------------------------------------------------------------|
|    | PHY_SR_BYPASS_Z |    |    |     | This signal is quasi-static. Please check table for more de- |
|    |                 |    |    |     | tails.                                                       |

| 1.1.1 | .338 CORE_DIG_IO                                      | CTRL | _RW_ | _AFE_LAN | IE2_CTRL_13 Reg. 0x144D                                                                                       |
|-------|-------------------------------------------------------|------|------|----------|---------------------------------------------------------------------------------------------------------------|
|       | og macro lane 2 control<br>ss : read-write            |      |      |          |                                                                                                               |
| bits  | name                                                  | s/w  | h/w  | default  | description                                                                                                   |
| 0     | OA_LANE2_HSRX_D<br>PHY_DDL_BIAS_BY<br>PASS_EN_OVR_VAL | rw   | ro   | 0x0      | oa_lane2_hsrx_dphy_ddl_bias_bypass_en override value. Used for debug purposes.                                |
| 1     | OA_LANE2_HSRX_D<br>PHY_DDL_BYPASS_<br>EN_OVR_VAL      | rw   | ro   | 0x0      | oa_lane2_hsrx_dphy_ddl_bypass_en override value. Used for debug purposes.                                     |
| 2     | OA_LANE2_HSRX_D<br>PHY_DDL_PHASE_C<br>HANGE_OVR_VAL   | rw   | ro   | 0x0      | oa_lane2_hsrx_dphy_ddl_phase_change override value. Used for debug purposes.                                  |
| 3     | OA_LANE2_HSRX_D<br>PHY_DLL_EN_OVR_<br>VAL             | rw   | ro   | 0x0      | oa_lane2_hsrx_dphy_dll_en override value. Used for debug purposes.                                            |
| 4     | OA_LANE2_HSRX_D<br>PHY_PREAMBLE_CA<br>L_EN_OVR_VAL    | rw   | ro   | 0x0      | oa_lane2_hsrx_dphy_preamble_cal_en override value. Used for debug purposes.                                   |
| 9:5   | OA_LANE2_HSRX_D<br>PHY_DDL_VT_COMP<br>_BIAS_OVR_VAL   | rw   | ro   | 0x0      | oa_lane2_hsrx_dphy_ddl_vt_comp_bias override value. Used for debug purposes.                                  |
| 10    | OA_LANE2_HSRX_D<br>PHY_DATA_DELAY_<br>OVR_EN          | rw   | ro   | 0x0      | oa_lane2_hsrx_dphy_data_delay override enable. Active high. Used for debug purposes.                          |
| 13:11 | OA_LANE2_HSRX_D<br>PHY_DDL_DIV                        | rw   | ro   | 0x2      | Lane 2 HS-RX DDL oscillation clock divider. This signal is quasi-static. Please check table for more details. |
| 15:14 | OA_LANE2_HSRX_C<br>PHY_FINE_RANGE                     | rw   | ro   | 0x0      | Delay line fine delay cell setting for DDL. This signal is quasi-static. Please check table for more details. |

| 1.1.1 | .339 CORE_DIG_IO                                     | CTRL | _RW_ | _AFE_LAN | E2_CTRL_14 Reg. 0x144E                                                                       |
|-------|------------------------------------------------------|------|------|----------|----------------------------------------------------------------------------------------------|
|       | og macro lane 2 control<br>ss : read-write           |      |      |          |                                                                                              |
| bits  | name                                                 | s/w  | h/w  | default  | description                                                                                  |
| 0     | OA_LANE2_HSRX_D<br>PHY_DDL_BIAS_BY<br>PASS_EN_OVR_EN | rw   | ro   | 0x0      | oa_lane2_hsrx_dphy_ddl_bias_bypass_en override enable. Active high. Used for debug purposes. |
| 1     | OA_LANE2_HSRX_D<br>PHY_DDL_BYPASS_<br>EN_OVR_EN      | rw   | ro   | 0x0      | oa_lane2_hsrx_dphy_ddl_bypass_en override enable. Active high. Used for debug purposes.      |
| 2     | OA_LANE2_HSRX_D<br>PHY_DDL_PHASE_C<br>HANGE_OVR_EN   | rw   | ro   | 0x0      | oa_lane2_hsrx_dphy_ddl_phase_change override enable. Active high. Used for debug purposes.   |
| 3     | OA_LANE2_HSRX_D<br>PHY_DLL_EN_OVR_<br>EN             | rw   | ro   | 0x0      | oa_lane2_hsrx_dphy_dll_en override enable. Active high. Used for debug purposes.             |
| 4     | OA_LANE2_HSRX_D<br>PHY_PREAMBLE_CA<br>L_EN_OVR_EN    | rw   | ro   | 0x0      | oa_lane2_hsrx_dphy_preamble_cal_en override enable. Active high. Used for debug purposes.    |
| 5     | OA_LANE2_HSRX_D<br>PHY_DDL_VT_COMP<br>_EN_OVR_EN     | rw   | ro   | 0x0      | oa_lane2_hsrx_dphy_ddl_vt_comp_en override enable. Used for debug purposes.                  |
| 9:6   | OA_LANE2_HSRX_D<br>PHY_DATA_DELAY_<br>OVR_VAL        | rw   | ro   | 0x0      | oa_lane2_hsrx_dphy_data_delay override value. Used for debug purposes.                       |
| 10    | OA_LANE2_HSRX_D<br>PHY_DDL_BIAS_OV<br>R_EN           | rw   | ro   | 0x0      | oa_lane2_hsrx_dphy_ddl_bias override enable. Active high. Used for debug purposes.           |

Copyright 2020 Cruise LLC Page 122 of 193

| 11 | OA_LANE2_HSRX_D<br>PHY_DDL_COARSE_<br>BANK_OVR_EN | rw | ro | 0x0 | oa_lane2_hsrx_dphy_ddl_coarse_bank override enable. Active high. Used for debug purposes. |
|----|---------------------------------------------------|----|----|-----|-------------------------------------------------------------------------------------------|
| 12 | OA_LANE2_HSRX_D<br>PHY_DDL_TUNE_MO<br>DE_OVR_EN   | rw | ro | 0x0 | oa_lane2_hsrx_dphy_ddl_tune_mode override enable. Active high. Used for debug purposes.   |
| 13 | OA_LANE2_HSRX_D<br>PHY_DLL_FBK_OVR<br>_EN         | rw | ro | 0x0 | oa_lane2_hsrx_dphy_dll_fbk override enable. Active high. Used for debug purposes.         |
| 14 | OA_LANE2_HSRX_E<br>QUALIZER_OVR_EN                | rw | ro | 0x0 | oa_lane2_hsrx_equalizer override enable. Active high. Used for debug purposes.            |
| 15 | RESERVED_15_15                                    | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                     |

| 1.1.1 | 1.1.1.340 CORE_DIG_IOCTRL_RW_AFE_LANE2_CTRL_15 0x144F |     |     |         |                                                                               |  |  |  |  |  |
|-------|-------------------------------------------------------|-----|-----|---------|-------------------------------------------------------------------------------|--|--|--|--|--|
|       | og macro lane 2 control<br>ss : read-write            |     |     |         |                                                                               |  |  |  |  |  |
| bits  | name                                                  | s/w | h/w | default | description                                                                   |  |  |  |  |  |
| 3:0   | OA_LANE2_HSRX_D<br>PHY_DDL_COARSE_<br>BANK_OVR_VAL    | rw  | ro  | 0x0     | oa_lane2_hsrx_dphy_ddl_coarse_bank override value. Used for debug purposes.   |  |  |  |  |  |
| 5:4   | OA_LANE2_HSRX_D<br>PHY_DDL_TUNE_MO<br>DE_OVR_VAL      | rw  | ro  | 0x0     | oa_lane2_hsrx_dphy_ddl_tune_mode override value. Used for debug purposes.     |  |  |  |  |  |
| 6     | OA_LANE2_HSRX_D<br>PHY_DDL_VT_COMP<br>_EN_OVR_VAL     | rw  | ro  | 0x0     | oa_lane2_hsrx_dphy_ddl_vt_comp_en override value. Used for debug purposes.    |  |  |  |  |  |
| 7     | OA_LANE2_HSRX_D<br>PHY_DDL_VT_COMP<br>_BIAS_OVR_EN    | rw  | ro  | 0x0     | oa_lane2_hsrx_dphy_ddl_vt_comp_bias override enable. Used for debug purposes. |  |  |  |  |  |
| 15:8  | RESERVED_15_8                                         | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                         |  |  |  |  |  |

| 1.1.1 | .341 CORE_DIG_IO                                  | CTRL | _RW_ | _AFE_LAN | IE2_CTRL_16 Reg. 0x1450                                                                                                  |
|-------|---------------------------------------------------|------|------|----------|--------------------------------------------------------------------------------------------------------------------------|
|       | og macro lane 2 control<br>ss : read-write        |      |      |          |                                                                                                                          |
| bits  | name                                              | s/w  | h/w  | default  | description                                                                                                              |
| 2:0   | OA_LANE2_HSRX_D<br>PHY_DLL_CP_PROG                | rw   | ro   | 0x4      | Lane 2 D-PHY HS-RX DDL charge pump gain configuration. This signal is quasi-static. Please check table for more details. |
| 4:3   | OA_LANE2_HSRX_D<br>PHY_CLK_CHANNEL                | rw   | ro   | 0x0      | Lane 2 D-PHY HS-RX clock channel selection. This signal is quasi-static. Please check table for more details.            |
| 5     | OA_LANE2_HSRX_O<br>FFCAL_RIGHT_OVR<br>_EN         | rw   | ro   | 0x0      | oa_lane2_hsrx_offcal_right override enable. Active high. Used for debug purposes.                                        |
| 6     | OA_LANE2_HSRX_O<br>FFCAL_LEFT_OVR_<br>EN          | rw   | ro   | 0x0      | oa_lane2_hsrx_offcal_left override enable. Active high. Used for debug purposes.                                         |
| 7     | OA_LANE2_HSRX_D<br>PHY_DDL_PHASE_R<br>IGHT_OVR_EN | rw   | ro   | 0x0      | oa_lane2_hsrx_dphy_ddl_phase_right override enable. Active high. Used for debug purposes.                                |
| 8     | OA_LANE2_HSRX_D<br>PHY_DDL_PHASE_M<br>ID_OVR_EN   | rw   | ro   | 0x0      | oa_lane2_hsrx_dphy_ddl_phase_mid override enable. Active high. Used for debug purposes.                                  |
| 9     | OA_LANE2_HSRX_D<br>PHY_DDL_PHASE_L<br>EFT_OVR_EN  | rw   | ro   | 0x0      | oa_lane2_hsrx_dphy_ddl_phase_left override enable. Active high. Used for debug purposes.                                 |
| 10    | OA_LANE2_HSRX_M<br>ODE_OVR_EN                     | rw   | ro   | 0x0      | oa_lane2_hsrx_mode override enable. Active high. Used for debug purposes.                                                |
| 15:11 | OA_LANE2_ATB_SW                                   | rw   | ro   | 0x0      | Lane 2 analog test bus signal selection. This signal is quasistatic. Please check table for more details.                |

| 1.1.1.342 CORE_DIG_IOCTRL_RW_AFE_LANE2_CTRL_17 | Reg. | 0x1451 |
|------------------------------------------------|------|--------|
|------------------------------------------------|------|--------|

Copyright 2020 Cruise LLC Page 123 of 193

Cruise LLC

| Analog macro lane 2 control access : read-write |                                            |     |     |         |                                                                     |  |  |  |
|-------------------------------------------------|--------------------------------------------|-----|-----|---------|---------------------------------------------------------------------|--|--|--|
| bits                                            | name                                       | s/w | h/w | default | description                                                         |  |  |  |
| 7:0                                             | OA_LANE2_HSRX_O<br>FFCAL_RIGHT_OVR<br>_VAL | rw  | ro  | 0x0     | oa_lane2_hsrx_offcal_right override value. Used for debug purposes. |  |  |  |
| 15:8                                            | OA_LANE2_HSRX_O<br>FFCAL_LEFT_OVR_<br>VAL  | rw  | ro  | 0x0     | oa_lane2_hsrx_offcal_left override value. Used for debug purposes.  |  |  |  |

| 1.1.1.                                          | 1.1.1.343 CORE_DIG_IOCTRL_RW_AFE_LANE2_CTRL_18 0x1452 |     |     |         |                                                                 |               |  |  |  |
|-------------------------------------------------|-------------------------------------------------------|-----|-----|---------|-----------------------------------------------------------------|---------------|--|--|--|
| Analog macro lane 2 control access : read-write |                                                       |     |     |         |                                                                 |               |  |  |  |
| bits                                            | name                                                  | s/w | h/w | default | description                                                     |               |  |  |  |
| 10:0                                            | OA_LANE2_HSRX_D<br>PHY_DDL_PHASE_R<br>IGHT_OVR_VAL    | rw  | ro  | 0x0     | oa_lane2_hsrx_dphy_ddl_phase_right override for debug purposes. | e value. Used |  |  |  |
| 15:11                                           | RESERVED_15_11                                        | ro  | ro  | 0x0     | Reserved for Future use and actual reset value                  | e is 0xX      |  |  |  |

| 1.1.1                                           | 1.1.1.344 CORE_DIG_IOCTRL_RW_AFE_LANE2_CTRL_19 0x1453 |     |     |         |                                                                           |  |  |  |  |
|-------------------------------------------------|-------------------------------------------------------|-----|-----|---------|---------------------------------------------------------------------------|--|--|--|--|
| Analog macro lane 2 control access : read-write |                                                       |     |     |         |                                                                           |  |  |  |  |
| bits                                            | name                                                  | s/w | h/w | default | description                                                               |  |  |  |  |
| 10:0                                            | OA_LANE2_HSRX_D<br>PHY_DDL_PHASE_M<br>ID_OVR_VAL      | rw  | ro  | 0x0     | oa_lane2_hsrx_dphy_ddl_phase_mid override value. Used for debug purposes. |  |  |  |  |
| 15:11                                           | RESERVED_15_11                                        | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                     |  |  |  |  |

| 1.1.1.                                          | 1.1.1.345 CORE_DIG_IOCTRL_RW_AFE_LANE2_CTRL_20 0x1454 |     |     |         |                                                                            |  |  |  |  |
|-------------------------------------------------|-------------------------------------------------------|-----|-----|---------|----------------------------------------------------------------------------|--|--|--|--|
| Analog macro lane 2 control access : read-write |                                                       |     |     |         |                                                                            |  |  |  |  |
| bits                                            | name                                                  | s/w | h/w | default | description                                                                |  |  |  |  |
| 10:0                                            | OA_LANE2_HSRX_D<br>PHY_DDL_PHASE_L<br>EFT_OVR_VAL     | rw  | ro  | 0x0     | oa_lane2_hsrx_dphy_ddl_phase_left override value. Used for debug purposes. |  |  |  |  |
| 13:11                                           | OA_LANE2_HSRX_M<br>ODE_OVR_VAL                        | rw  | ro  | 0x0     | oa_lane2_hsrx_mode override value. Used for debug purposes.                |  |  |  |  |
| 15:14                                           | RESERVED_15_14                                        | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                      |  |  |  |  |

| 1.1.1                                           | 1.1.1.346 CORE_DIG_IOCTRL_RW_AFE_LANE2_CTRL_21 0x1455 |     |     |         |  |             |   |  |  |  |
|-------------------------------------------------|-------------------------------------------------------|-----|-----|---------|--|-------------|---|--|--|--|
| Analog macro lane 2 control access : read-write |                                                       |     |     |         |  |             |   |  |  |  |
|                                                 |                                                       |     |     |         |  |             |   |  |  |  |
| bits                                            | name                                                  | s/w | h/w | default |  | description | n |  |  |  |

| 1.1.1 | 1.1.1.347 CORE_DIG_IOCTRL_RW_AFE_LANE2_CTRL_22  |     |     |         |             |   |  |  |  |
|-------|-------------------------------------------------|-----|-----|---------|-------------|---|--|--|--|
|       | Analog macro lane 2 control access : read-write |     |     |         |             |   |  |  |  |
| bits  | name                                            | s/w | h/w | default | description | n |  |  |  |
| 15:0  | · ·                                             |     |     |         |             |   |  |  |  |

| 1.1.1 | 1.1.1.348 CORE_DIG_IOCTRL_RW_AFE_LANE2_CTRL_23 0x1457                                                                                             |  |  |  |  |  |  |  |  |  |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| acces | Analog macro lane 2 control access : read-write                                                                                                   |  |  |  |  |  |  |  |  |  |
| 15:0  | bits name s/w h/w default description  15:0 IA_LANE2_HSRX_D rw ro 0x0 ia_lane2_hsrx_data_ca_right override value. Used for debug purposes.  R_VAL |  |  |  |  |  |  |  |  |  |

| 1.1.1 | .349 CORE_DIG_IO                                    | CTRL | _RW_ | _AFE_LAN | E2_CTRL_24 0x1458                                                                           |
|-------|-----------------------------------------------------|------|------|----------|---------------------------------------------------------------------------------------------|
|       | og macro lane 2 control<br>ss : read-write          |      |      |          |                                                                                             |
| bits  | name                                                | s/w  | h/w  | default  | description                                                                                 |
| 0     | IA_LANE2_HSRX_D<br>ATA_AB_LEFT_OVR<br>_EN           | rw   | ro   | 0x0      | ia_lane2_hsrx_data_ab_left override enable. Active high. Used for debug purposes.           |
| 1     | IA_LANE2_HSRX_D<br>ATA_BC_MID_OVR_<br>EN            | rw   | ro   | 0x0      | ia_lane2_hsrx_data_bc_mid override enable. Active high. Used for debug purposes.            |
| 2     | IA_LANE2_HSRX_D<br>ATA_CA_RIGHT_OV<br>R_EN          | rw   | ro   | 0x0      | ia_lane2_hsrx_data_ca_right override enable. Active high. Used for debug purposes.          |
| 3     | IA_LANE2_HSRX_W<br>ORD_CLK_OVR_EN                   | rw   | ro   | 0x0      | ia_lane2_hsrx_word_clk override enable. Active high. Used for debug purposes.               |
| 4     | IA_LANE2_HSRX_H<br>S_CLK_DIV_OUT_O<br>VR_EN         | rw   | ro   | 0x0      | ia_lane2_hsrx_hs_clk_div_out override enable. Active high. Used for debug purposes.         |
| 5     | IA_LANE2_HSTX_W<br>ORD_CLK_OVR_EN                   | rw   | ro   | 0x0      | ia_lane2_hstx_word_clk override enable. Active high. Used for debug purposes.               |
| 6     | IA_LANE2_HSRX_V<br>CM_DET_OUT_OVR_<br>EN            | rw   | ro   | 0x0      | ia_lane2_hsrx_vcm_det_out override enable. Active high. Used for debug purposes.            |
| 7     | IA_LANE2_HSRX_O<br>UT_CAL_LEFT_N_O<br>VR_EN         | rw   | ro   | 0x0      | ia_lane2_hsrx_out_cal_left_n override enable. Active high. Used for debug purposes.         |
| 8     | IA_LANE2_HSRX_O<br>UT_CAL_LEFT_P_O<br>VR_EN         | rw   | ro   | 0x0      | ia_lane2_hsrx_out_cal_left_p override enable. Active high. Used for debug purposes.         |
| 9     | IA_LANE2_HSRX_O<br>UT_CAL_RIGHT_N_<br>OVR_EN        | rw   | ro   | 0x0      | ia_lane2_hsrx_out_cal_right_n override enable. Active high. Used for debug purposes.        |
| 10    | IA_LANE2_HSRX_O<br>UT_CAL_RIGHT_P_<br>OVR_EN        | rw   | ro   | 0x0      | ia_lane2_hsrx_out_cal_right_p override enable. Active high. Used for debug purposes.        |
| 11    | IA_LANE2_HSRX_D<br>PHY_DDL_OSC_CLK<br>_OVR_EN       | rw   | ro   | 0x0      | ia_lane2_hsrx_dphy_ddl_osc_clk override enable. Active high. Used for debug purposes.       |
| 12    | IA_LANE2_HSRX_C<br>PHY_ALP_DET_LEF<br>T_OUT_OVR_EN  | rw   | ro   | 0x0      | ia_lane2_hsrx_cphy_alp_det_left_out override enable. Active high. Used for debug purposes.  |
| 13    | IA_LANE2_HSRX_C<br>PHY_ALP_DET_RIG<br>HT_OUT_OVR_EN | rw   | ro   | 0x0      | ia_lane2_hsrx_cphy_alp_det_right_out override enable. Active high. Used for debug purposes. |
| 14    | IA_LANE2_HSRX_C<br>PHY_CDR_OSC_CLK<br>_OVR_EN       | rw   | ro   | 0x0      | ia_lane2_hsrx_cphy_cdr_osc_clk override enable. Active high. Used for debug purposes.       |
| 15    | RESERVED_15_15                                      | ro   | ro   | 0x0      | Reserved for Future use and actual reset value is 0xX                                       |

| 1.1.1.350 CORE DIG IOCTRL | DIM ACE LANCE CTDL 25 | Reg. 0x1459 |  |
|---------------------------|-----------------------|-------------|--|
| 1.1.1.330 COKE_DIG_IOCTKL | _RW_AFE_LANEZ_CIRL_23 | UX 1700     |  |
|                           |                       |             |  |

Copyright 2020 Cruise LLC Page 125 of 193

|       | ng macro lane 2 control<br>ss : read-write           |     |     |         |                                                                               |
|-------|------------------------------------------------------|-----|-----|---------|-------------------------------------------------------------------------------|
| bits  | name                                                 | s/w | h/w | default | description                                                                   |
| 0     | IA_LANE2_HSRX_D<br>PHY_DDL_OSC_CLK<br>_OVR_VAL       | rw  | ro  | 0x0     | ia_lane2_hsrx_dphy_ddl_osc_clk override value. Used for debug purposes.       |
| 1     | IA_LANE2_HSRX_C<br>PHY_ALP_DET_LEF<br>T_OUT_OVR_VAL  | rw  | ro  | 0x0     | ia_lane2_hsrx_cphy_alp_det_left_out override value. Used for debug purposes.  |
| 2     | IA_LANE2_HSRX_C<br>PHY_ALP_DET_RIG<br>HT_OUT_OVR_VAL | rw  | ro  | 0x0     | ia_lane2_hsrx_cphy_alp_det_right_out override value. Used for debug purposes. |
| 3     | IA_LANE2_HSRX_C<br>PHY_CDR_OSC_CLK<br>_OVR_VAL       | rw  | ro  | 0x0     | ia_lane2_hsrx_cphy_cdr_osc_clk override value. Used for debug purposes.       |
| 5:4   | IA_LANE2_LPRX_D<br>OUTCD_OVR_VAL                     | rw  | ro  | 0x0     | ia_lane2_lprx_doutcd override value. Used for debug purposes.                 |
| 7:6   | IA_LANE2_LPRX_D<br>OUTLP_OVR_VAL                     | rw  | ro  | 0x0     | ia_lane2_lprx_doutlp override value. Used for debug purposes.                 |
| 9:8   | IA_LANE2_LPRX_D<br>OUTULP_OVR_VAL                    | rw  | ro  | 0x0     | ia_lane2_lprx_doutulp override value. Used for debug purposes.                |
| 13:10 | IA_LANE2_SPARE_<br>OUT_OVR_VAL                       | rw  | ro  | 0x0     | ia_lane2_spare_out override value. Used for debug purposes.                   |
| 15:14 | RESERVED_15_14                                       | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                         |

| 1.1.1 | .351 CORE_DIG_IO                              | CTRL | _RW | _AFE_LAN | IE2_CTRL_26 Reg. 0x145A                                                      |
|-------|-----------------------------------------------|------|-----|----------|------------------------------------------------------------------------------|
|       | og macro lane 2 control<br>ss : read-write    |      |     |          |                                                                              |
| bits  | name                                          | s/w  | h/w | default  | description                                                                  |
| 0     | IA_LANE2_LPRX_D<br>OUTCD_OVR_EN               | rw   | ro  | 0x0      | ia_lane2_lprx_doutcd override enable. Active high. Used for debug purposes.  |
| 1     | IA_LANE2_LPRX_D<br>OUTLP_OVR_EN               | rw   | ro  | 0x0      | ia_lane2_lprx_doutlp override enable. Active high. Used for debug purposes.  |
| 2     | IA_LANE2_LPRX_D<br>OUTULP_OVR_EN              | rw   | ro  | 0x0      | ia_lane2_lprx_doutulp override enable. Active high. Used for debug purposes. |
| 3     | IA_LANE2_SPARE_<br>OUT_OVR_EN                 | rw   | ro  | 0x0      | ia_lane2_spare_out override enable. Active high. Used for debug purposes.    |
| 4     | IA_LANE2_HSRX_W<br>ORD_CLK_OVR_VAL            | rw   | ro  | 0x0      | ia_lane2_hsrx_word_clk override value. Used for debug purposes.              |
| 5     | IA_LANE2_HSRX_H<br>S_CLK_DIV_OUT_O<br>VR_VAL  | rw   | ro  | 0x0      | ia_lane2_hsrx_hs_clk_div_out override value. Used for debug purposes.        |
| 6     | IA_LANE2_HSTX_W<br>ORD_CLK_OVR_VAL            | rw   | ro  | 0x0      | ia_lane2_hstx_word_clk override value. Used for debug purposes.              |
| 7     | IA_LANE2_HSRX_V<br>CM_DET_OUT_OVR_<br>VAL     | rw   | ro  | 0x0      | ia_lane2_hsrx_vcm_det_out override value. Used for debug purposes.           |
| 8     | IA_LANE2_HSRX_O<br>UT_CAL_LEFT_N_O<br>VR_VAL  | rw   | ro  | 0x0      | ia_lane2_hsrx_out_cal_left_n override value. Used for debug purposes.        |
| 9     | IA_LANE2_HSRX_O<br>UT_CAL_LEFT_P_O<br>VR_VAL  | rw   | ro  | 0x0      | ia_lane2_hsrx_out_cal_left_p override value. Used for debug purposes.        |
| 10    | IA_LANE2_HSRX_O<br>UT_CAL_RIGHT_N_<br>OVR_VAL | rw   | ro  | 0x0      | ia_lane2_hsrx_out_cal_right_n override value. Used for debug purposes.       |
| 11    | IA_LANE2_HSRX_O<br>UT_CAL_RIGHT_P_<br>OVR_VAL | rw   | ro  | 0x0      | ia_lane2_hsrx_out_cal_right_p override value. Used for debug purposes.       |
| 15:12 | RESERVED_15_12                                | ro   | ro  | 0x0      | Reserved for Future use and actual reset value is 0xX                        |

| 1.1.1.353 CORE_DIG_I | OCTRL_R_AFE_LANE2_ | CTRL_0 | 0x1460 |
|----------------------|--------------------|--------|--------|
|----------------------|--------------------|--------|--------|

|       | og macro lane 2 observab<br>ss : read-only      | ility |     |         |                                                                                                                         |
|-------|-------------------------------------------------|-------|-----|---------|-------------------------------------------------------------------------------------------------------------------------|
| bits  | name                                            | s/w   | h/w | default | description                                                                                                             |
| 1:0   | OA_LANE2_HSTX_P<br>ON                           | ro    | rw  | 0x0     | oa_lane2_hstx_pon multiplexer output. Used for debug pur-<br>poses. (volatile)<br>volatile : true                       |
| 3:2   | OA_LANE2_HSTX_B<br>OOST_EN                      | ro    | rw  | 0x0     | oa_lane2_hstx_boost_en multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true                  |
| 4     | OA_LANE2_HSRX_D<br>PHY_DDL_PON                  | ro    | rw  | 0x0     | oa_lane2_hsrx_dphy_ddl_pon multiplexer output. Used for debug purposes. (volatile) volatile: true                       |
| 6:5   | OA_LANE2_HSTX_L<br>OWCAP_EN                     | ro    | rw  | 0x0     | oa_lane2_hstx_lowcap_en multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true                 |
| 7     | OA_LANE2_LPTX_D<br>IN_DN                        | ro    | rw  | 0x0     | oa_lane2_lptx_din_dn multiplexer output. Used for debug purposes. (volatile) volatile : true                            |
| 8     | OA_LANE2_LPTX_D<br>IN_DP                        | ro    | rw  | 0x0     | oa_lane2_lptx_din_dp multiplexer output. Used for debug purposes. (volatile) volatile : true                            |
| 9     | OA_LANE2_HSRX_D<br>PHY_DDL_DCC_EN               | ro    | rw  | 0x0     | oa_lane2_hsrx_dphy_ddl_dcc_en multiplexer output. Used for debug purposes. (volatile) volatile: true                    |
| 10    | OA_LANE2_HSRX_D<br>PHY_DDL_EN                   | ro    | rw  | 0x0     | oa_lane2_hsrx_dphy_ddl_en multiplexer output. Used for debug purposes. (volatile) volatile: true                        |
| 11    | OA_LANE2_HSRX_C<br>PHY_CDR_FBK_FAS<br>T_LOCK_EN | ro    | rw  | 0x0     | oa_lane2_hsrx_cphy_cdr_fbk_fast_lock_en multiplexer out-<br>put. Used for debug purposes. (volatile)<br>volatile : true |
| 15:12 | RESERVED_15_12                                  | ro    | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                   |

| 1.1.1                                                | 1.1.1.354 CORE_DIG_IOCTRL_R_AFE_LANE2_CTRL_1 0x1461 |     |     |         |             |  |  |  |  |  |
|------------------------------------------------------|-----------------------------------------------------|-----|-----|---------|-------------|--|--|--|--|--|
| Analog macro lane 2 observability access : read-only |                                                     |     |     |         |             |  |  |  |  |  |
| bits                                                 | name                                                | s/w | h/w | default | description |  |  |  |  |  |
| 15:0                                                 |                                                     |     |     |         |             |  |  |  |  |  |

| 1.1.1. | 1.1.1.355 CORE_DIG_IOCTRL_R_AFE_LANE2_CTRL_2 0x1462                                                           |     |     |         |                                                                               |  |  |  |  |
|--------|---------------------------------------------------------------------------------------------------------------|-----|-----|---------|-------------------------------------------------------------------------------|--|--|--|--|
|        | Analog macro lane 2 observability access : read-only                                                          |     |     |         |                                                                               |  |  |  |  |
| bits   | name                                                                                                          | s/w | h/w | default | description                                                                   |  |  |  |  |
| 13:0   | OA_LANE2_HSTX_D<br>ATA_BC                                                                                     | ro  | rw  | 0x0     | oa_lane2_hstx_data_bc multiplexer output. Used for debug purposes. (volatile) |  |  |  |  |
| 15:14  | 15:14 OA_LANE2_HSTX_T ro rw 0x0 oa_lane2_hstx_term_en multiplexer output. Used for debug purposes. (volatile) |     |     |         |                                                                               |  |  |  |  |

| 1.1.1. | 1.1.1.356 CORE_DIG_IOCTRL_R_AFE_LANE2_CTRL_3 0x1463  |     |     |         |  |             |   |  |  |  |
|--------|------------------------------------------------------|-----|-----|---------|--|-------------|---|--|--|--|
|        | Analog macro lane 2 observability access : read-only |     |     |         |  |             |   |  |  |  |
| bits   | name                                                 | s/w | h/w | default |  | description | n |  |  |  |
| 13:0   | ·                                                    |     |     |         |  |             |   |  |  |  |

| 14 | OA_LANE2_HSTX_D<br>IV_EN | ro | rw | 0x0 | oa_lane2_hstx_div_en multiplexer output. Used for debug purposes. (volatile) volatile: true |
|----|--------------------------|----|----|-----|---------------------------------------------------------------------------------------------|
| 15 | RESERVED_15_15           | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                       |

| 1.1.1 | .357 CORE_DIG_IO                            | CTRL | _R_A | FE_LANE | 2_CTRL_4 0x1464                                                                                       |
|-------|---------------------------------------------|------|------|---------|-------------------------------------------------------------------------------------------------------|
|       | og macro lane 2 observabi<br>ss : read-only | lity |      |         |                                                                                                       |
| bits  | name                                        | s/w  | h/w  | default | description                                                                                           |
| 1:0   | OA_LANE2_LPTX_E<br>N                        | ro   | rw   | 0x0     | oa_lane2_lptx_en multiplexer output. Used for debug pur-<br>poses. (volatile)<br>volatile : true      |
| 3:2   | OA_LANE2_LPTX_P<br>ON                       | ro   | rw   | 0x0     | oa_lane2_lptx_pon multiplexer output. Used for debug pur-<br>poses. (volatile)<br>volatile : true     |
| 5:4   | OA_LANE2_LPTX_P<br>ULLDWN_EN                | ro   | rw   | 0x0     | oa_lane2_lptx_pulldwn_en multiplexer output. Used for debug purposes. (volatile) volatile: true       |
| 7:6   | OA_LANE2_LPRX_L<br>P_PON                    | ro   | rw   | 0x0     | oa_lane2_lprx_lp_pon multiplexer output. Used for debug purposes. (volatile) volatile : true          |
| 9:8   | OA_LANE2_LPRX_C<br>D_PON                    | ro   | rw   | 0x0     | oa_lane2_lprx_cd_pon multiplexer output. Used for debug purposes. (volatile) volatile : true          |
| 11:10 | OA_LANE2_LPRX_U<br>LP_PON                   | ro   | rw   | 0x0     | oa_lane2_lprx_ulp_pon multiplexer output. Used for debug purposes. (volatile) volatile : true         |
| 12    | OA_LANE2_HSRX_C<br>PHY_CDR_FBK_EN           | ro   | rw   | 0x0     | oa_lane2_hsrx_cphy_cdr_fbk_en multiplexer output. Used for debug purposes. (volatile) volatile : true |
| 13    | OA_LANE2_HSRX_C<br>PHY_MASK_CHANGE          | ro   | rw   | 0x0     | oa_lane2_hsrx_cphy_mask_change multiplexer output. Used for debug purposes. (volatile) volatile: true |
| 15:14 | RESERVED_15_14                              | ro   | ro   | 0x0     | Reserved for Future use and actual reset value is 0xX                                                 |

| 1.1.1 | .358 CORE_DIG_IO                           | CTRL  | _R_A | FE_LANE | 2_CTRL_5 0x1465                                                                                            |
|-------|--------------------------------------------|-------|------|---------|------------------------------------------------------------------------------------------------------------|
|       | og macro lane 2 observab<br>ss : read-only | ility |      |         |                                                                                                            |
| bits  | name                                       | s/w   | h/w  | default | description                                                                                                |
| 0     | OA_LANE2_HSRX_T<br>ERM_RIGHT_EN            | ro    | rw   | 0x0     | oa_lane2_hsrx_term_right_en multiplexer output. Used for debug purposes. (volatile) volatile: true         |
| 1     | OA_LANE2_HSRX_T<br>ERM_LEFT_EN             | ro    | rw   | 0x0     | oa_lane2_hsrx_term_left_en multiplexer output. Used for debug purposes. (volatile) volatile: true          |
| 2     | OA_LANE2_HSRX_H<br>S_CLK_DIV_EN            | ro    | rw   | 0x0     | oa_lane2_hsrx_hs_clk_div_en multiplexer output. Used for debug purposes. (volatile) volatile : true        |
| 3     | OA_LANE2_HSRX_D<br>ESERIALIZER_EN          | ro    | rw   | 0x0     | oa_lane2_hsrx_deserializer_en multiplexer output. Used for debug purposes. (volatile) volatile: true       |
| 4     | OA_LANE2_HSRX_D<br>ESERIALIZER_DAT<br>A_EN | ro    | rw   | 0x0     | oa_lane2_hsrx_deserializer_data_en multiplexer output. Used for debug purposes. (volatile) volatile : true |
| 5     | OA_LANE2_HSRX_D<br>ESERIALIZER_DIV<br>_EN  | ro    | rw   | 0x0     | oa_lane2_hsrx_deserializer_div_en multiplexer output. Used for debug purposes. (volatile) volatile : true  |
| 6     | OA_LANE2_HSRX_O<br>FFCAL_OBS_EN            | ro    | rw   | 0x0     | oa_lane2_hsrx_offcal_obs_en multiplexer output. Used for debug purposes. (volatile) volatile: true         |
| 7     | OA_LANE2_HSRX_V<br>CM_DET_PON              | ro    | rw   | 0x0     | oa_lane2_hsrx_vcm_det_pon multiplexer output. Used for debug purposes. (volatile) volatile: true           |

Copyright 2020 Cruise LLC Page 128 of 193

| 8     | OA_LANE2_HSRX_V<br>CM_DET_OUT_EN             | ro | rw | 0x0 | oa_lane2_hsrx_vcm_det_out_en multiplexer output. Used for debug purposes. (volatile) volatile : true         |
|-------|----------------------------------------------|----|----|-----|--------------------------------------------------------------------------------------------------------------|
| 9     | OA_LANE2_HSRX_C<br>PHY_ALP_DET_RIG<br>HT_PON | ro | rw | 0x0 | oa_lane2_hsrx_cphy_alp_det_right_pon multiplexer output. Used for debug purposes. (volatile) volatile : true |
| 10    | OA_LANE2_HSRX_C<br>PHY_ALP_DET_LEF<br>T_PON  | ro | rw | 0x0 | oa_lane2_hsrx_cphy_alp_det_left_pon multiplexer output. Used for debug purposes. (volatile) volatile : true  |
| 12:11 | OA_LANE2_HSRX_P<br>ON                        | ro | rw | 0x0 | oa_lane2_hsrx_pon multiplexer output. Used for debug purposes. (volatile) volatile: true                     |
| 14:13 | OA_LANE2_HSRX_E<br>N                         | ro | rw | 0x0 | oa_lane2_hsrx_en multiplexer output. Used for debug pur-<br>poses. (volatile)<br>volatile : true             |
| 15    | RESERVED_15_15                               | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                                        |

| 1.1.1 | .359 CORE_DIG_IO                              | CTRL  | _R_A | FE_LANE | 2_CTRL_6 0x1466                                                                                                      |
|-------|-----------------------------------------------|-------|------|---------|----------------------------------------------------------------------------------------------------------------------|
|       | ng macro lane 2 observables : read-only       | ility |      |         |                                                                                                                      |
| bits  | name                                          | s/w   | h/w  | default | description                                                                                                          |
| 0     | OA_LANE2_HSRX_D<br>PHY_DDL_BIAS_BY<br>PASS_EN | ro    | rw   | 0x0     | oa_lane2_hsrx_dphy_ddl_bias_bypass_en multiplexer out-<br>put. Used for debug purposes. (volatile)<br>volatile: true |
| 1     | OA_LANE2_HSRX_D<br>PHY_DDL_BYPASS_<br>EN      | ro    | rw   | 0x0     | oa_lane2_hsrx_dphy_ddl_bypass_en multiplexer output. Used for debug purposes. (volatile) volatile: true              |
| 2     | OA_LANE2_HSRX_D<br>PHY_DDL_PHASE_C<br>HANGE   | ro    | rw   | 0x0     | oa_lane2_hsrx_dphy_ddl_phase_change multiplexer out-<br>put. Used for debug purposes. (volatile)<br>volatile: true   |
| 3     | OA_LANE2_HSRX_D<br>PHY_DLL_EN                 | ro    | rw   | 0x0     | oa_lane2_hsrx_dphy_dll_en multiplexer output. Used for debug purposes. (volatile) volatile: true                     |
| 4     | OA_LANE2_HSRX_D<br>PHY_PREAMBLE_CA<br>L_EN    | ro    | rw   | 0x0     | oa_lane2_hsrx_dphy_preamble_cal_en multiplexer output. Used for debug purposes. (volatile) volatile : true           |
| 8:5   | OA_LANE2_HSRX_D<br>PHY_DATA_DELAY             | ro    | rw   | 0x0     | oa_lane2_hsrx_dphy_data_delay multiplexer output. Used for debug purposes. (volatile) volatile: true                 |
| 9     | OA_LANE2_HSRX_D<br>PHY_DDL_VT_COMP<br>_EN     | ro    | rw   | 0x0     | oa_lane2_hsrx_dphy_ddl_vt_comp_en multiplexer output. Used for debug purposes. (volatile) volatile : true            |
| 14:10 | OA_LANE2_HSRX_D<br>PHY_DDL_VT_COMP<br>_BIAS   | ro    | rw   | 0x0     | oa_lane2_hsrx_dphy_ddl_vt_comp_bias multiplexer output. Used for debug purposes. (volatile) volatile: true           |
| 15    | RESERVED_15_15                                | ro    | ro   | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                |

| 1.1.1 | .1.1.360 CORE_DIG_IOCTRL_R_AFE_LANE2_CTRL_7 |       |     |         |                                                                                                           |  |  |  |  |
|-------|---------------------------------------------|-------|-----|---------|-----------------------------------------------------------------------------------------------------------|--|--|--|--|
|       | og macro lane 2 observab<br>ss : read-only  | ility |     |         |                                                                                                           |  |  |  |  |
| bits  | name                                        | s/w   | h/w | default | description                                                                                               |  |  |  |  |
| 4:0   | OA_LANE2_HSRX_D<br>PHY_DDL_BIAS             | ro    | rw  | 0x0     | oa_lane2_hsrx_dphy_ddl_bias multiplexer output. Used for debug purposes. (volatile) volatile : true       |  |  |  |  |
| 8:5   | OA_LANE2_HSRX_D<br>PHY_DDL_COARSE_<br>BANK  | ro    | rw  | 0x0     | oa_lane2_hsrx_dphy_ddl_coarse_bank multiplexer output. Used for debug purposes. (volatile) volatile: true |  |  |  |  |
| 10:9  | OA_LANE2_HSRX_D<br>PHY_DDL_TUNE_MO<br>DE    | ro    | rw  | 0x0     | oa_lane2_hsrx_dphy_ddl_tune_mode multiplexer output. Used for debug purposes. (volatile) volatile: true   |  |  |  |  |
| 15:11 | OA_LANE2_HSRX_C<br>PHY_DELAY                | ro    | rw  | 0x0     | oa_lane2_hsrx_cphy_delay multiplexer output. Used for debug purposes. (volatile) volatile : true          |  |  |  |  |

| 1.1.1 | .1.361 CORE_DIG_IOCTRL_R_AFE_LANE2_CTRL_8 0x1468 |       |     |         |                                                                                                      |  |  |  |  |  |
|-------|--------------------------------------------------|-------|-----|---------|------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|       | og macro lane 2 observab<br>ss : read-only       | ility |     |         |                                                                                                      |  |  |  |  |  |
| bits  | name                                             | s/w   | h/w | default | description                                                                                          |  |  |  |  |  |
| 6:0   | OA_LANE2_HSRX_D<br>PHY_DLL_FBK                   | ro    | rw  | 0x0     | oa_lane2_hsrx_dphy_dll_fbk multiplexer output. Used for debug purposes. (volatile) volatile : true   |  |  |  |  |  |
| 9:7   | OA_LANE2_HSRX_E<br>QUALIZER                      | ro    | rw  | 0x0     | oa_lane2_hsrx_equalizer multiplexer output. Used for debug purposes. (volatile) volatile: true       |  |  |  |  |  |
| 10    | OA_LANE2_HSRX_C<br>DPHY_SEL_FAST                 | ro    | rw  | 0x0     | oa_lane2_hsrx_cdphy_sel_fast multiplexer output. Used for debug purposes. (volatile) volatile : true |  |  |  |  |  |
| 15:11 | RESERVED_15_11                                   | ro    | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                |  |  |  |  |  |

| 1.1.1.                                               | 1.1.362 CORE_DIG_IOCTRL_R_AFE_LANE2_CTRL_9 0x1469 |     |     |         |                                                                                                   |  |  |  |
|------------------------------------------------------|---------------------------------------------------|-----|-----|---------|---------------------------------------------------------------------------------------------------|--|--|--|
| Analog macro lane 2 observability access : read-only |                                                   |     |     |         |                                                                                                   |  |  |  |
| bits                                                 | name                                              | s/w | h/w | default | description                                                                                       |  |  |  |
| 7:0                                                  | OA_LANE2_HSRX_O<br>FFCAL_RIGHT                    | ro  | rw  | 0x0     | oa_lane2_hsrx_offcal_right multiplexer output. Used for debug purposes. (volatile) volatile: true |  |  |  |
| 15:8                                                 | OA_LANE2_HSRX_O<br>FFCAL_LEFT                     | ro  | rw  | 0x0     | oa_lane2_hsrx_offcal_left multiplexer output. Used for debug purposes. (volatile) volatile: true  |  |  |  |

| 1.1.1.                                               | .1.1.363 CORE_DIG_IOCTRL_R_AFE_LANE2_CTRL_10 0x146A |     |     |         |                                                        |                   |                          |  |  |
|------------------------------------------------------|-----------------------------------------------------|-----|-----|---------|--------------------------------------------------------|-------------------|--------------------------|--|--|
| Analog macro lane 2 observability access : read-only |                                                     |     |     |         |                                                        |                   |                          |  |  |
| bits                                                 | name                                                | s/w | h/w | default |                                                        | description       | n                        |  |  |
| 10:0                                                 | OA_LANE2_HSRX_D<br>PHY_DDL_PHASE_R<br>IGHT          | ro  | rw  | 0x0     | oa_lane2_hsrx_d<br>Used for debug p<br>volatile : true |                   | ight multiplexer output. |  |  |
| 15:11                                                | RESERVED_15_11                                      | ro  | ro  | 0x0     | Reserved for Futu                                      | ire use and actua | I reset value is 0xX     |  |  |

| 1.1.1.                                               | I.1.1.364 CORE_DIG_IOCTRL_R_AFE_LANE2_CTRL_11 0x146B |     |     |         |                                                          |                  |                         |  |  |
|------------------------------------------------------|------------------------------------------------------|-----|-----|---------|----------------------------------------------------------|------------------|-------------------------|--|--|
| Analog macro lane 2 observability access : read-only |                                                      |     |     |         |                                                          |                  |                         |  |  |
| bits                                                 | name                                                 | s/w | h/w | default |                                                          | description      | า                       |  |  |
| 10:0                                                 | OA_LANE2_HSRX_D<br>PHY_DDL_PHASE_M<br>ID             | ro  | rw  | 0x0     | oa_lane2_hsrx_dp<br>Used for debug pu<br>volatile : true | •                | nid multiplexer output. |  |  |
| 15:11                                                | RESERVED_15_11                                       | ro  | ro  | 0x0     | Reserved for Futu                                        | re use and actua | I reset value is 0xX    |  |  |

| 1.1.1 | .365 CORE_DIG_IO                                     | CTRL | _R_A | FE_LANE2 | _CTRL_12                                                                                                  |  |  |  |  |
|-------|------------------------------------------------------|------|------|----------|-----------------------------------------------------------------------------------------------------------|--|--|--|--|
|       | Analog macro lane 2 observability access : read-only |      |      |          |                                                                                                           |  |  |  |  |
| bits  | name                                                 | s/w  | h/w  | default  | description                                                                                               |  |  |  |  |
| 10:0  | OA_LANE2_HSRX_D<br>PHY_DDL_PHASE_L<br>EFT            | ro   | rw   | 0x0      | oa_lane2_hsrx_dphy_ddl_phase_left multiplexer output. Used for debug purposes. (volatile) volatile : true |  |  |  |  |
| 13:11 | OA_LANE2_HSRX_M<br>ODE                               | ro   | rw   | 0x0      | oa_lane2_hsrx_mode multiplexer output. Used for debug purposes. (volatile)                                |  |  |  |  |

|                      |    |    |     | volatile : true                                       |
|----------------------|----|----|-----|-------------------------------------------------------|
| 15:14 RESERVED_15_14 | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX |

| 1.1.1.366 CORE_DIG_IOCTRL_R_AFE_LANE2_CTRL_13 0x146D |                                    |     |     |         |                                                                                  |                             |  |  |
|------------------------------------------------------|------------------------------------|-----|-----|---------|----------------------------------------------------------------------------------|-----------------------------|--|--|
| Analog macro lane 2 observability access : read-only |                                    |     |     |         |                                                                                  |                             |  |  |
| bits                                                 | name                               | s/w | h/w | default | description                                                                      | on                          |  |  |
| 15:0                                                 | IA_LANE2_HSRX_D<br>ATA_AB_LEFT_INT | ro  | rw  | 0x0     | ia_lane2_hsrx_data_ab_left multip<br>bug purposes. (volatile)<br>volatile : true | olexer output. Used for de- |  |  |

| 1.1.1.367 CORE_DIG_IOCTRL_R_AFE_LANE2_CTRL_14 0x146E |                                   |     |     |         |                                                                  |             |                          |  |
|------------------------------------------------------|-----------------------------------|-----|-----|---------|------------------------------------------------------------------|-------------|--------------------------|--|
| Analog macro lane 2 observability access : read-only |                                   |     |     |         |                                                                  |             |                          |  |
| bits                                                 | name                              | s/w | h/w | default |                                                                  | description | n                        |  |
| 15:0                                                 | IA_LANE2_HSRX_D<br>ATA_BC_MID_INT | ro  | rw  | 0x0     | ia_lane2_hsrx_data_b<br>debug purposes. (vola<br>volatile : true |             | iplexer output. Used for |  |

| 1.1.1                                                | 1.1.1.368 CORE_DIG_IOCTRL_R_AFE_LANE2_CTRL_15 0x146F |     |     |         |         |      |  |  |  |
|------------------------------------------------------|------------------------------------------------------|-----|-----|---------|---------|------|--|--|--|
| Analog macro lane 2 observability access : read-only |                                                      |     |     |         |         |      |  |  |  |
| bits                                                 | name                                                 | s/w | h/w | default | descrip | tion |  |  |  |
| 15:0                                                 | IA_LANE2_HSRX_D                                      |     |     |         |         |      |  |  |  |

| 1.1.1 | .369 CORE_DIG_IO                           | CTRL  | _R_A | FE_LANE | 2_CTRL_16 Reg. 0x1470                                                                                 |
|-------|--------------------------------------------|-------|------|---------|-------------------------------------------------------------------------------------------------------|
|       | og macro lane 2 observab<br>ss : read-only | ility |      |         |                                                                                                       |
| bits  | name                                       | s/w   | h/w  | default | description                                                                                           |
| 0     | IA_LANE2_HSRX_W<br>ORD_CLK_INT             | ro    | rw   | 0x0     | ia_lane2_hsrx_word_clk multiplexer output. (volatile) volatile : true                                 |
| 1     | IA_LANE2_HSRX_H<br>S_CLK_DIV_OUT_I<br>NT   | ro    | rw   | 0x0     | ia_lane2_hsrx_hs_clk_div_out multiplexer output. Used for debug purposes. (volatile) volatile: true   |
| 2     | IA_LANE2_HSTX_W<br>ORD_CLK_INT             | ro    | rw   | 0x0     | ia_lane2_hstx_word_clk multiplexer output. Used for debug purposes. (volatile) volatile : true        |
| 3     | IA_LANE2_HSRX_V<br>CM_DET_OUT_INT          | ro    | rw   | 0x0     | ia_lane2_hsrx_vcm_det_out multiplexer output. Used for debug purposes. (volatile) volatile: true      |
| 4     | IA_LANE2_HSRX_O<br>UT_CAL_LEFT_N_I<br>NT   | ro    | rw   | 0x0     | ia_lane2_hsrx_out_cal_left_n multiplexer output. Used for debug purposes. (volatile) volatile: true   |
| 5     | IA_LANE2_HSRX_O<br>UT_CAL_LEFT_P_I<br>NT   | ro    | rw   | 0x0     | ia_lane2_hsrx_out_cal_left_p multiplexer output. Used for debug purposes. (volatile) volatile: true   |
| 6     | IA_LANE2_HSRX_O<br>UT_CAL_RIGHT_N_<br>INT  | ro    | rw   | 0x0     | ia_lane2_hsrx_out_cal_right_n multiplexer output. Used for debug purposes. (volatile) volatile: true  |
| 7     | IA_LANE2_HSRX_O<br>UT_CAL_RIGHT_P_<br>INT  | ro    | rw   | 0x0     | ia_lane2_hsrx_out_cal_right_p multiplexer output. Used for debug purposes. (volatile) volatile : true |
| 15:8  | RESERVED_15_8                              | ro    | ro   | 0x0     | Reserved for Future use and actual reset value is 0xX                                                 |

Copyright 2020 Cruise LLC Page 131 of 193

| 1.1.1 | .370 CORE_DIG_IO                                     | CTRL | _R_A | FE_LANE | 2_CTRL_17 Reg. 0x1471                                                                                       |  |  |  |  |
|-------|------------------------------------------------------|------|------|---------|-------------------------------------------------------------------------------------------------------------|--|--|--|--|
|       | Analog macro lane 2 observability access : read-only |      |      |         |                                                                                                             |  |  |  |  |
| bits  | name                                                 | s/w  | h/w  | default | description                                                                                                 |  |  |  |  |
| 0     | IA_LANE2_HSRX_D<br>PHY_DDL_OSC_CLK<br>_INT           | ro   | rw   | 0x0     | ia_lane2_hsrx_dphy_ddl_osc_clk multiplexer output. Used for debug purposes. (volatile) volatile: true       |  |  |  |  |
| 1     | IA_LANE2_HSRX_C<br>PHY_ALP_DET_LEF<br>T_OUT_INT      | ro   | rw   | 0x0     | ia_lane2_hsrx_cphy_alp_det_left_out multiplexer output. Used for debug purposes. (volatile) volatile: true  |  |  |  |  |
| 2     | IA_LANE2_HSRX_C<br>PHY_ALP_DET_RIG<br>HT_OUT_INT     | ro   | rw   | 0x0     | ia_lane2_hsrx_cphy_alp_det_right_out multiplexer output. Used for debug purposes. (volatile) volatile: true |  |  |  |  |
| 3     | IA_LANE2_HSRX_C<br>PHY_CDR_OSC_CLK<br>_INT           | ro   | rw   | 0x0     | ia_lane2_hsrx_cphy_cdr_osc_clk multiplexer output. Used for debug purposes. (volatile) volatile: true       |  |  |  |  |
| 5:4   | IA_LANE2_LPRX_D<br>OUTCD_INT                         | ro   | rw   | 0x0     | ia_lane2_lprx_doutcd multiplexer output. Used for debug purposes. (volatile) volatile: true                 |  |  |  |  |
| 7:6   | IA_LANE2_LPRX_D<br>OUTLP_INT                         | ro   | rw   | 0x0     | ia_lane2_lprx_doutlp multiplexer output. Used for debug purposes. (volatile) volatile: true                 |  |  |  |  |
| 9:8   | IA_LANE2_LPRX_D<br>OUTULP_INT                        | ro   | rw   | 0x0     | ia_lane2_lprx_doutulp multiplexer output. Used for debug purposes. (volatile) volatile: true                |  |  |  |  |
| 13:10 | IA_LANE2_SPARE_<br>OUT_INT                           | ro   | rw   | 0x0     | ia_lane2_spare_out multiplexer output. Used for debug pur-<br>poses. (volatile)<br>volatile : true          |  |  |  |  |
| 15:14 | RESERVED 15 14                                       | ro   | ro   | 0x0     | Reserved for Future use and actual reset value is 0xX                                                       |  |  |  |  |

| 1.1.1 | .372 CORE_DIG_IO                                          | CTRL | _RW | _DPHY_PF | PI_CLK_OVR_0 Reg. 0x1A00                                                |  |  |  |  |  |
|-------|-----------------------------------------------------------|------|-----|----------|-------------------------------------------------------------------------|--|--|--|--|--|
| _     | Digital hard macro interface override access : read-write |      |     |          |                                                                         |  |  |  |  |  |
| bits  | name                                                      | s/w  | h/w | default  | description                                                             |  |  |  |  |  |
| 0     | I_ENABLE_DCK_OV<br>R_VAL                                  | rw   | ro  | 0x0      | i_enable_dck override value. Used for debug purposes.                   |  |  |  |  |  |
| 1     | O_STOPSTATE_DCK<br>_OVR_VAL                               | rw   | ro  | 0x0      | o_stopstate_dck override value. Used for debug purposes.                |  |  |  |  |  |
| 2     | O_ULPSACTIVENOT<br>_DCK_OVR_VAL                           | rw   | ro  | 0x0      | o_ulpsactivenot_dck override value. Used for debug purposes.            |  |  |  |  |  |
| 3     | O_RXULPSCLKNOT_<br>DCK_OVR_VAL                            | rw   | ro  | 0x0      | o_rxulpsclknot_dck override value. Used for debug purposes.             |  |  |  |  |  |
| 4     | O_RXCLKACTIVEHS<br>_DCK_OVR_VAL                           | rw   | ro  | 0x0      | o_rxclkactivehs_dck override value. Used for debug purposes.            |  |  |  |  |  |
| 5     | I_TXREQUESTHS_D<br>CK_OVR_VAL                             | rw   | ro  | 0x0      | i_txrequesths_dck override value. Used for debug purposes.              |  |  |  |  |  |
| 6     | I_FORCETXSTOPMO<br>DE_DCK_OVR_VAL                         | rw   | ro  | 0x0      | i_forcetxstopmode_dck override value. Used for debug purposes.          |  |  |  |  |  |
| 7     | I_FORCERXMODE_D<br>CK_OVR_VAL                             | rw   | ro  | 0x0      | i_forcerxmode_dck override value. Used for debug purposes.              |  |  |  |  |  |
| 8     | I_TXULPSCLK_DCK<br>_OVR_VAL                               | rw   | ro  | 0x0      | i_txulpsclk_dck override value. Used for debug purposes.                |  |  |  |  |  |
| 9     | I_TXULPSEXIT_DC<br>K_OVR_VAL                              | rw   | ro  | 0x0      | i_txulpsexit_dck override value. Used for debug purposes.               |  |  |  |  |  |
| 10    | I_TXHSIDLECLKHS<br>_OVR_VAL                               | rw   | ro  | 0x0      | i_txhsidleclkhs override value. Used for debug purposes.                |  |  |  |  |  |
| 11    | O_TXHSIDLECLKRE<br>ADYHS_OVR_VAL                          | rw   | ro  | 0x0      | o_txhsidleclkreadyhs override value. Used for debug purposes.           |  |  |  |  |  |
| 14:12 | I_DPHY_RX_CLK_A<br>G_OVR_VAL                              | rw   | ro  | 0x0      | i_dphy_rx_clk_ag override value. Used for debug purposes.               |  |  |  |  |  |
| 15    | I_DPHY_RX_CLK_A<br>G_OVR_EN                               | rw   | ro  | 0x0      | i_dphy_rx_clk_ag override enable. Active high. Used for debug purposes. |  |  |  |  |  |

| 1.1.1                                                     | .373 CORE_DIG_IO                 | CTRL | _RW_ | _DPHY_PP | I_CLK_OVR_1 Reg. 0x1A01                                                      |  |  |  |  |
|-----------------------------------------------------------|----------------------------------|------|------|----------|------------------------------------------------------------------------------|--|--|--|--|
| Digital hard macro interface override access : read-write |                                  |      |      |          |                                                                              |  |  |  |  |
| bits                                                      | name                             | s/w  | h/w  | default  | description                                                                  |  |  |  |  |
| 0                                                         | I_ENABLE_DCK_OV<br>R_EN          | rw   | ro   | 0x0      | i_enable_dck override enable. Active high. Used for debug purposes.          |  |  |  |  |
| 1                                                         | O_STOPSTATE_DCK<br>_OVR_EN       | rw   | ro   | 0x0      | o_stopstate_dck override enable. Active high. Used for debug purposes.       |  |  |  |  |
| 2                                                         | O_ULPSACTIVENOT<br>_DCK_OVR_EN   | rw   | ro   | 0x0      | o_ulpsactivenot_dck override enable. Active high. Used for debug purposes.   |  |  |  |  |
| 3                                                         | O_RXULPSCLKNOT_<br>DCK_OVR_EN    | rw   | ro   | 0x0      | o_rxulpsclknot_dck override enable. Active high. Used for debug purposes.    |  |  |  |  |
| 4                                                         | O_RXCLKACTIVEHS<br>_DCK_OVR_EN   | rw   | ro   | 0x0      | o_rxclkactivehs_ride enable. Active high. Used for debug purposes.           |  |  |  |  |
| 5                                                         | I_TXREQUESTHS_D<br>CK_OVR_EN     | rw   | ro   | 0x0      | i_txrequesths_dck override enable. Active high. Used for debug purposes.     |  |  |  |  |
| 6                                                         | I_FORCETXSTOPMO<br>DE_DCK_OVR_EN | rw   | ro   | 0x0      | i_forcetxstopmode_dck override enable. Active high. Used for debug purposes. |  |  |  |  |
| 7                                                         | I_FORCERXMODE_D<br>CK_OVR_EN     | rw   | ro   | 0x0      | i_forcerxmode_dck override enable. Active high. Used for debug purposes.     |  |  |  |  |
| 8                                                         | I_TXULPSCLK_DCK<br>_OVR_EN       | rw   | ro   | 0x0      | i_txulpsclk_dck override enable. Active high. Used for debug purposes.       |  |  |  |  |
| 9                                                         | I_TXULPSEXIT_DC<br>K_OVR_EN      | rw   | ro   | 0x0      | i_txulpsexit_dck override enable. Active high. Used for debug purposes.      |  |  |  |  |
| 10                                                        | I_TXHSIDLECLKHS<br>_OVR_EN       | rw   | ro   | 0x0      | i_txhsidleclkhs override enable. Active high. Used for debug purposes.       |  |  |  |  |
| 11                                                        | O_TXHSIDLECLKRE<br>ADYHS_OVR_EN  | rw   | ro   | 0x0      | o_txhsidleclkreadyhs override enable. Active high. Used for debug purposes.  |  |  |  |  |
| 14:12                                                     | O_DPHY_RX_CLK_A<br>G_OVR_VAL     | rw   | ro   | 0x0      | o_dphy_rx_clk_ag override value. Used for debug purposes.                    |  |  |  |  |
| 15                                                        | O_DPHY_RX_CLK_A<br>G_OVR_EN      | rw   | ro   | 0x0      | o_dphy_rx_clk_ag override enable. Active high. Used for debug purposes.      |  |  |  |  |

| 1.1.1 | .374 CORE_DIG_IO                                              | CTRL | _RW_ | _DPHY_PF | PI_CLK_OVR_2                                        | 0x1A02                          |  |  |
|-------|---------------------------------------------------------------|------|------|----------|-----------------------------------------------------|---------------------------------|--|--|
|       | Digital hard macro interface observability access: read-write |      |      |          |                                                     |                                 |  |  |
| bits  | name                                                          | s/w  | h/w  | default  | desc                                                | ription                         |  |  |
| 0     | I_DPHY_HSACTIVE<br>RX_AG_OVR_VAL                              | rw   | ro   | 0x0      | i_dphy_hsactiverx_ag overrid poses.                 | e value. Used for debug pur-    |  |  |
| 1     | O_DPHY_HSACTIVE<br>RX_AG_OVR_VAL                              | rw   | ro   | 0x0      | o_dphy_hsactiverx_ag overrid<br>poses.              | de value. Used for debug pur-   |  |  |
| 2     | I_DPHY_HSACTIVE<br>RX_AG_OVR_EN                               | rw   | ro   | 0x0      | i_dphy_hsactiverx_ag overrid debug purposes.        | e enable. Active high. Used for |  |  |
| 3     | O_DPHY_HSACTIVE<br>RX_AG_OVR_EN                               | rw   | ro   | 0x0      | o_dphy_hsactiverx_ag overrid<br>for debug purposes. | de enable. Active high. Used    |  |  |
| 15:4  | RESERVED_15_4                                                 | ro   | ro   | 0x0      | Reserved for Future use and                         | actual reset value is 0xX       |  |  |

| 1.1.1 | .1.1.375 CORE_DIG_IOCTRL_R_DPHY_PPI_CLK_OVR_0 0x1A03         |     |     |         |                                                             |             |                         |  |  |
|-------|--------------------------------------------------------------|-----|-----|---------|-------------------------------------------------------------|-------------|-------------------------|--|--|
| _     | Digital hard macro interface observability access: read-only |     |     |         |                                                             |             |                         |  |  |
| bits  | name                                                         | s/w | h/w | default |                                                             | description | 1                       |  |  |
| 0     | I_ENABLE_DCK_IN<br>T                                         | ro  | rw  | 0x0     | i_enable_dck_int of<br>bug purposes. (vo<br>volatile : true | •           | er output. Used for de- |  |  |
| 1     | O_STOPSTATE_DCK                                              | ro  | rw  | 0x0     | o_stopstate_dck o<br>bug purposes. (vo<br>volatile : true   | •           | er output. Used for de- |  |  |
| 2     | O_ULPSACTIVENOT<br>_DCK                                      | ro  | rw  | 0x0     | o_ulpsactivenot_d debug purposes. (                         |             | olexer output. Used for |  |  |

|       |                               |    |    |     | volatile : true                                                                                             |
|-------|-------------------------------|----|----|-----|-------------------------------------------------------------------------------------------------------------|
| 3     | O_RXULPSCLKNOT_<br>DCK        | ro | rw | 0x0 | o_rxulpsclknot_dck override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true |
| 4     | O_RXCLKACTIVEHS<br>_DCK_INT   | ro | rw | 0x0 | o_rxclkactivehs_dck_int override multiplexer output. Used for debug purposes. (volatile) volatile : true    |
| 5     | I_TXREQUESTHS_D<br>CK         | ro | rw | 0x0 | i_txrequesths_dck override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true  |
| 6     | I_FORCETXSTOPMO<br>DE_DCK_INT | ro | rw | 0x0 | i_forcetxstopmode_dck override multiplexer output. Used for debug purposes. (volatile) volatile : true      |
| 7     | I_FORCERXMODE_D<br>CK_INT     | ro | rw | 0x0 | i_forcerxmode_dck override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true  |
| 8     | I_TXULPSCLK_DCK<br>_INT       | ro | rw | 0x0 | i_txulpsclk_dck override multiplexer output. Used for debug purposes. (volatile) volatile : true            |
| 9     | I_TXULPSEXIT_DC<br>K_INT      | ro | rw | 0x0 | i_txulpsexit_dck override multiplexer output. Used for debug purposes. (volatile) volatile : true           |
| 10    | I_TXHSIDLECLKHS<br>_INT       | ro | rw | 0x0 | i_txhsidleclkhs override multiplexer output. Used for debug purposes. (volatile) volatile : true            |
| 11    | O_TXHSIDLECLKRE<br>ADYHS_INT  | ro | rw | 0x0 | o_txhsidleclkreadyhs override multiplexer output. Used for debug purposes. (volatile) volatile : true       |
| 15:12 | RESERVED_15_12                | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                                       |

| 1.1.1                                 | 1.1.1.376 CORE_DIG_IOCTRL_R_DPHY_PPI_CLK_OVR_1 0x1A04        |    |    |     |                                                                                                           |  |  |  |
|---------------------------------------|--------------------------------------------------------------|----|----|-----|-----------------------------------------------------------------------------------------------------------|--|--|--|
| _                                     | Digital hard macro interface observability access: read-only |    |    |     |                                                                                                           |  |  |  |
| bits name s/w h/w default description |                                                              |    |    |     |                                                                                                           |  |  |  |
| 2:0                                   | I_DPHY_RX_CLK_A<br>G_INT                                     | ro | rw | 0x0 | i_dphy_rx_clk_ag override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true |  |  |  |
| 5:3                                   | O_DPHY_RX_CLK_A<br>G_INT                                     | ro | rw | 0x0 | o_dphy_rx_clk_ag override multiplexer output. Used for debug purposes. (volatile) volatile: true          |  |  |  |
| 6                                     | I_DPHY_HSACTIVE<br>RX_AG_INT                                 | ro | rw | 0x0 | i_dphy_hsactiverx_ag_int override multiplexer output. Used for debug purposes. (volatile) volatile: true  |  |  |  |
| 7                                     | O_DPHY_HSACTIVE<br>RX_AG_INT                                 | ro | rw | 0x0 | o_dphy_hsactiverx_ag_int override multiplexer output. Used for debug purposes. (volatile) volatile: true  |  |  |  |
| 15:8                                  | RESERVED_15_8                                                | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                                     |  |  |  |

| 1.1.1 | 1.1.1.378 CORE_DIG_IOCTRL_RW_COMMON_PPI_OVR_0 0x1C00      |     |     |         |                                                             |  |  |  |  |
|-------|-----------------------------------------------------------|-----|-----|---------|-------------------------------------------------------------|--|--|--|--|
|       | Digital hard macro interface override access : read-write |     |     |         |                                                             |  |  |  |  |
| bits  | name                                                      | s/w | h/w | default | description                                                 |  |  |  |  |
| 0     | I_CFG_CLK_OVR_V<br>AL                                     | rw  | ro  | 0x0     | i_cfg_clk override value. Used for debug purposes.          |  |  |  |  |
| 1     | I_TXCLKESC_OVR_<br>VAL                                    | rw  | ro  | 0x0     | i_txclkesc override value. Used for debug purposes.         |  |  |  |  |
| 2     | I_RST_N_OVR_VAL                                           | rw  | ro  | 0x0     | i_rst_n override value. Used for debug purposes.            |  |  |  |  |
| 3     | I_PHY_MODE_OVR_<br>VAL                                    | rw  | ro  | 0x0     | i_phy_mode override value. Used for debug purposes.         |  |  |  |  |
| 4     | I_CONT_EN_OVR_V<br>AL                                     | rw  | ro  | 0x0     | i_cont_en override value. Used for debug purposes.          |  |  |  |  |
| 5     | I_TEST_STOP_CLK<br>_EN_OVR_VAL                            | rw  | ro  | 0x0     | i_test_stop_clk_en override value. Used for debug purposes. |  |  |  |  |

| 6     | O_OCLA_CLK_OVR_<br>VAL      | rw | ro | 0x0 | o_ocla_clk override value. Used for debug purposes.                    |
|-------|-----------------------------|----|----|-----|------------------------------------------------------------------------|
| 7     | O_MON_OUT_VALID<br>_OVR_VAL | rw | ro | 0x0 | o_mon_out_valid override value. Used for debug purposes.               |
| 8     | I_PHY_STATE_OVR<br>_EN      | rw | ro | 0x0 | i_phy_state override enable. Active high. Used for debug purposes.     |
| 9     | I_PHY_CALIB_IN_<br>OVR_EN   | rw | ro | 0x0 | i_phy_calib_in override enable. Active high. Used for debug purposes.  |
| 10    | O_PHY_CALIB_OUT<br>_OVR_EN  | rw | ro | 0x0 | o_phy_calib_out override enable. Active high. Used for debug purposes. |
| 11    | I_RX_TX_N_OVR_V<br>AL       | rw | ro | 0x0 | i_rx_tn_n override value. Used for debug purposes.                     |
| 15:12 | RESERVED_15_12              | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                  |

| 1.1.1 | 1.1.1.379 CORE_DIG_IOCTRL_RW_COMMON_PPI_OVR_1 0x1C01 |        |     |         |                                                                           |  |  |  |
|-------|------------------------------------------------------|--------|-----|---------|---------------------------------------------------------------------------|--|--|--|
| _     | Il hard macro interface ove<br>ss : read-write       | erride |     |         |                                                                           |  |  |  |
| bits  | name                                                 | s/w    | h/w | default | description                                                               |  |  |  |
| 0     | I_CFG_CLK_OVR_E<br>N                                 | rw     | ro  | 0x0     | i_cfg_clk override enable. Active high. Used for debug purposes.          |  |  |  |
| 1     | I_TXCLKESC_OVR_<br>EN                                | rw     | ro  | 0x0     | i_txclkesc override enable. Active high. Used for debug purposes.         |  |  |  |
| 2     | I_RST_N_OVR_EN                                       | rw     | ro  | 0x0     | i_rst_n override enable. Active high. Used for debug purposes.            |  |  |  |
| 3     | I_PHY_MODE_OVR_<br>EN                                | rw     | ro  | 0x0     | i_phy_mode override enable. Active high. Used for debug purposes.         |  |  |  |
| 4     | I_CONT_EN_OVR_E<br>N                                 | rw     | ro  | 0x0     | i_cont_en override enable. Active high. Used for debug purposes.          |  |  |  |
| 5     | I_TEST_STOP_CLK<br>_EN_OVR_EN                        | rw     | ro  | 0x0     | i_test_stop_clk_en override enable. Active high. Used for debug purposes. |  |  |  |
| 6     | O_OCLA_CLK_OVR_<br>EN                                | rw     | ro  | 0x0     | o_ocla_clk override enable. Active high. Used for debug purposes.         |  |  |  |
| 7     | O_MON_OUT_VALID<br>_OVR_EN                           | rw     | ro  | 0x0     | o_mon_out_valid override enable. Active high. Used for debug purposes.    |  |  |  |
| 8     | O_MON_OUT_OVR_E<br>N                                 | rw     | ro  | 0x0     | o_mon_out override enable. Active high. Used for debug purposes.          |  |  |  |
| 9     | O_CONT_DATA_OVR<br>_EN                               | rw     | ro  | 0x0     | o_cont_data override enable. Active high. Used for debug purposes.        |  |  |  |
| 10    | O_DTB_OUT_OVR_E<br>N                                 | rw     | ro  | 0x0     | o_dtb_out override enable. Active high. Used for debug purposes.          |  |  |  |
| 11    | I_RX_TX_N_OVR_E<br>N                                 | rw     | ro  | 0x0     | i_rx_tx_n override enable. Active high. Used for debug purposes.          |  |  |  |
| 15:12 | RESERVED_15_12                                       | ro     | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                     |  |  |  |

| 1.1.1 | .1.1.380 CORE_DIG_IOCTRL_RW_COMMON_PPI_OVR_2              |     |     |         |                                                       |  |  |  |
|-------|-----------------------------------------------------------|-----|-----|---------|-------------------------------------------------------|--|--|--|
| _     | Digital hard macro interface override access : read-write |     |     |         |                                                       |  |  |  |
| bits  | name                                                      | s/w | h/w | default | description                                           |  |  |  |
| 4:0   | I_PHY_STATE_OVR<br>_VAL                                   | rw  | ro  | 0x0     | i_phy_state override value. Used for debug purposes.  |  |  |  |
| 11:5  | O_CONT_DATA_OVR<br>_VAL                                   | rw  | ro  | 0x0     | o_cont_data override value. Used for debug purposes.  |  |  |  |
| 15:12 | RESERVED_15_12                                            | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX |  |  |  |

| 1.1.1                                                    | 1.1.1.381 CORE_DIG_IOCTRL_RW_COMMON_PPI_OVR_3 0x1C03 |     |     |         |                           |                   |                          |  |  |
|----------------------------------------------------------|------------------------------------------------------|-----|-----|---------|---------------------------|-------------------|--------------------------|--|--|
| Digital hard macro interface override access: read-write |                                                      |     |     |         |                           |                   |                          |  |  |
| bits                                                     | name                                                 | s/w | h/w | default |                           | description       | า                        |  |  |
| 15:0                                                     | I_PHY_CALIB_IN_<br>OVR_VAL                           | rw  | ro  | 0x0     | i_phy_calib_in[15:<br>es. | 0] override value | . Used for debug purpos- |  |  |

| 1.1.1                                                    | I.1.1.382 CORE_DIG_IOCTRL_RW_COMMON_PPI_OVR_4 |     |     |         |                                                                |  |  |  |
|----------------------------------------------------------|-----------------------------------------------|-----|-----|---------|----------------------------------------------------------------|--|--|--|
| Digital hard macro interface override access: read-write |                                               |     |     |         |                                                                |  |  |  |
| bits                                                     | name                                          | s/w | h/w | default | description                                                    |  |  |  |
| 15:0                                                     | I_PHY_CALIB_IN_<br>OVR_VAI                    | rw  | ro  | 0x0     | i_phy_calib_in[31:16] override value. Used for debug purposes. |  |  |  |

| 1.1.1 | 1.1.1.383 CORE_DIG_IOCTRL_RW_COMMON_PPI_OVR_5 0x1C05      |     |     |         |                          |                    |                        |  |
|-------|-----------------------------------------------------------|-----|-----|---------|--------------------------|--------------------|------------------------|--|
| _     | Digital hard macro interface override access : read-write |     |     |         |                          |                    |                        |  |
| bits  | name                                                      | s/w | h/w | default |                          | description        | 1                      |  |
| 7:0   | I_PHY_CALIB_IN_<br>OVR_VAL                                | rw  | ro  | 0x0     | i_phy_calib_in[39 poses. | :32] override valu | e. Used for debug pur- |  |
| 15:8  | O_DTB_OUT_OVR_V<br>AL                                     | rw  | ro  | 0x0     | o_dtb_out overric        | le value. Used for | debug purposes.        |  |

| 1.1.1 | 1.1.1.384 CORE_DIG_IOCTRL_RW_COMMON_PPI_OVR_6             |     |     |         |                           |                    |                         |  |
|-------|-----------------------------------------------------------|-----|-----|---------|---------------------------|--------------------|-------------------------|--|
| _     | Digital hard macro interface override access : read-write |     |     |         |                           |                    |                         |  |
| bits  | name                                                      | s/w | h/w | default |                           | description        | 1                       |  |
| 15:0  | O_PHY_CALIB_OUT<br>_OVR_VAL                               | rw  | ro  | 0x0     | o_phy_calib_out[15 poses. | 5:0] override valu | ue. Used for debug pur- |  |

| 1.1.1 | 1.1.1.385 CORE_DIG_IOCTRL_RW_COMMON_PPI_OVR_7             |     |     |         |                 |                   |                         |  |
|-------|-----------------------------------------------------------|-----|-----|---------|-----------------|-------------------|-------------------------|--|
| _     | Digital hard macro interface override access : read-write |     |     |         |                 |                   |                         |  |
| bits  | name                                                      | s/w | h/w | default |                 | description       | n                       |  |
| 15:0  | O_MON_OUT_OVR_V<br>AL                                     | rw  | ro  | 0x0     | o_mon_out[15:0] | override value. U | sed for debug purposes. |  |

| 1.1.1. | 1.1.1.386 CORE_DIG_IOCTRL_RW_COMMON_PPI_OVR_8             |     |     |         |                                  |                          |  |  |  |
|--------|-----------------------------------------------------------|-----|-----|---------|----------------------------------|--------------------------|--|--|--|
| _      | Digital hard macro interface override access : read-write |     |     |         |                                  |                          |  |  |  |
| bits   | name                                                      | s/w | h/w | default | description                      | n                        |  |  |  |
| 15:0   | O_MON_OUT_OVR_V<br>AL                                     | rw  | ro  | 0x0     | o_mon_out[31:16] override value. | Used for debug purposes. |  |  |  |

| 1.1.1 | 1.1.1.387 CORE_DIG_IOCTRL_RW_COMMON_PPI_OVR_9 0x1C09      |     |     |         |                 |                     |                          |  |  |
|-------|-----------------------------------------------------------|-----|-----|---------|-----------------|---------------------|--------------------------|--|--|
| _     | Digital hard macro interface override access : read-write |     |     |         |                 |                     |                          |  |  |
| bits  | name                                                      | s/w | h/w | default |                 | description         | 1                        |  |  |
| 15:0  | O_MON_OUT_OVR_V<br>AL                                     | rw  | ro  | 0x0     | o_mon_out[47:32 | ] override value. l | Jsed for debug purposes. |  |  |

| 1.1.1.388 CORE_DIG_IOCTRL_RW_COMMON_PPI_OVR_10            | 0x1C0A |
|-----------------------------------------------------------|--------|
| Digital hard macro interface override access : read-write |        |

Copyright 2020 Cruise LLC Page 136 of 193

| bits | name                  | s/w | h/w | default | description                                               |
|------|-----------------------|-----|-----|---------|-----------------------------------------------------------|
| 15:0 | O_MON_OUT_OVR_V<br>AL | rw  | ro  | 0x0     | o_mon_out[63:48] override value. Used for debug purposes. |

| 1.1.1                                                     | 1.1.1.389 CORE_DIG_IOCTRL_RW_COMMON_PPI_OVR_11 |     |     |         |                                                   |                   |  |  |  |
|-----------------------------------------------------------|------------------------------------------------|-----|-----|---------|---------------------------------------------------|-------------------|--|--|--|
| Digital hard macro interface override access : read-write |                                                |     |     |         |                                                   |                   |  |  |  |
| bits                                                      | name                                           | s/w | h/w | default | description                                       |                   |  |  |  |
| 7:0                                                       | O_PHY_CALIB_OUT<br>_OVR_VAL                    | rw  | ro  | 0x0     | o_phy_calib_out[23:16] override value. Use poses. | ed for debug pur- |  |  |  |
| 15:8                                                      | RESERVED_15_8                                  | ro  | ro  | 0x0     | Reserved for Future use and actual reset va       | alue is 0xX       |  |  |  |

| poses. (volatile) volatile : true  1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1.1.1 | .391 CORE_DIG_IO | CTRL    | _R_C  | OMMON_  | PPI_OVR_0 0x1C10                                      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------|---------|-------|---------|-------------------------------------------------------|
| CFG_CLK_INT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | _     |                  | servabi | ility |         |                                                       |
| poses. (volatile) volatile: true  1 I_TXCLKESC_INT ro rw 0x0 i_txclkesc override multiplexer output. Used for debug purposes. (volatile) volatile: true  2 I_RST_N_INT ro rw 0x0 i_rst_n override multiplexer output. Used for debug purposes. (volatile) volatile: true  3 I_PHY_MODE_INT ro rw 0x0 i_phy_mode override multiplexer output. Used for debug purposes. (volatile) volatile: true  4 I_CONT_EN_INT ro rw 0x0 i_cont_en override multiplexer output. Used for debug purposes. (volatile) volatile: true  5 I_TEST_STOP_CLK ro rw 0x0 i_test_stop_clk_en override multiplexer output. Used for debug purposes. (volatile) volatile: true  6 O_OCLA_CLK ro rw 0x0 o_cola_clk override multiplexer output. Used for debug purposes. (volatile) volatile: true  7 O_MON_OUT_VALID ro rw 0x0 o_mon_out_valid override multiplexer output. Used for debug purposes. (volatile) volatile: true  8 I_RX_TX_N ro rw 0x0 i_rx_tx_n override multiplexer output. Used for debug purposes. (volatile) volatile: true | bits  | name             | s/w     | h/w   | default | description                                           |
| poses. (volatile) volatile: true  2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0     | I_CFG_CLK_INT    | ro      | rw    | 0x0     | poses. (volatile)                                     |
| es. (volatile) volatile : true  3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1     | I_TXCLKESC_INT   | ro      | rw    | 0x0     | poses. (volatile)                                     |
| purposes. (volatile)  volatile: true  I_CONT_EN_INT  ro  rw  0x0  i_cont_en override multiplexer output. Used for debug purposes. (volatile)  volatile: true  I_TEST_STOP_CLK  EN_INT  ro  rw  0x0  i_test_stop_clk_en override multiplexer output. Used for debug purposes. (volatile)  volatile: true  O_OCLA_CLK  ro  rw  0x0  o_ocla_clk override multiplexer output. Used for debug purposes. (volatile)  volatile: true  O_MON_OUT_VALID  ro  rw  0x0  o_mon_out_valid override multiplexer output. Used for debug purposes. (volatile)  volatile: true  I_RX_TX_N  ro  rw  0x0  i_rx_tx_n override multiplexer output. Used for debug purposes. (volatile)  volatile: true                                                                                                                                                                                                                                                                                                                                     | 2     | I_RST_N_INT      | ro      | rw    | 0x0     | es. (volatile)                                        |
| poses. (volatile) volatile: true  5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 3     | I_PHY_MODE_INT   | ro      | rw    | 0x0     | purposes. (volatile)                                  |
| LEN_INT  bug purposes. (volatile)  volatile: true  O_OCLA_CLK  ro  rw  0x0  O_ocla_clk override multiplexer output. Used for debug purposes. (volatile)  volatile: true  O_MON_OUT_VALID  ro  rw  0x0  O_mon_out_valid override multiplexer output. Used for debug purposes. (volatile)  volatile: true  I_RX_TX_N  ro  rw  0x0  i_rx_tx_n override multiplexer output. Used for debug purposes. (volatile)  volatile: true                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 4     | I_CONT_EN_INT    | ro      | rw    | 0x0     | poses. (volatile)                                     |
| poses. (volatile) volatile: true  7 O_MON_OUT_VALID ro rw 0x0 o_mon_out_valid override multiplexer output. Used for debug purposes. (volatile) volatile: true  8 I_RX_TX_N ro rw 0x0 i_rx_tx_n override multiplexer output. Used for debug purposes. (volatile) volatile: true                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 5     |                  | ro      | rw    | 0x0     | 9 , ,                                                 |
| bug purposes. (volatile)  volatile: true  I_RX_TX_N  ro  rw  0x0  i_rx_tx_n override multiplexer output. Used for debug purposes. (volatile)  volatile: true                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 6     | O_OCLA_CLK       | ro      | rw    | 0x0     | , , ,                                                 |
| poses. (volatile) volatile : true                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 7     | O_MON_OUT_VALID  | ro      | rw    | 0x0     | bug purposes. (volatile)                              |
| 15:9 RESERVED_15_9 ro ro 0x0 Reserved for Future use and actual reset value is 0xX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 8     | I_RX_TX_N        | ro      | rw    | 0x0     | poses. (volatile)                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 15:9  | RESERVED_15_9    | ro      | ro    | 0x0     | Reserved for Future use and actual reset value is 0xX |

| 1.1.1. | 1.1.1.392 CORE_DIG_IOCTRL_R_COMMON_PPI_OVR_1 0x1C11           |     |     |         |                                                                                                      |  |  |  |  |
|--------|---------------------------------------------------------------|-----|-----|---------|------------------------------------------------------------------------------------------------------|--|--|--|--|
| _      | Digital hard macro interface observability access : read-only |     |     |         |                                                                                                      |  |  |  |  |
| bits   | name                                                          | s/w | h/w | default | description                                                                                          |  |  |  |  |
| 4:0    | I_PHY_STATE_INT                                               | ro  | rw  | 0x0     | i_phy_state override multiplexer output. Used for debug pur-<br>poses. (volatile)<br>volatile : true |  |  |  |  |
| 11:5   | O_CONT_DATA                                                   | ro  | rw  | 0x0     | o_cont_data override multiplexer output. Used for debug purposes. (volatile) volatile : true         |  |  |  |  |
| 15:12  | RESERVED_15_12                                                | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                |  |  |  |  |

| 1.1.1.393 CORE_DIG_IOCTRL | R_COMMON_PPI_OVR_2 | Reg. 0x1C12 |  |
|---------------------------|--------------------|-------------|--|
|---------------------------|--------------------|-------------|--|

Copyright 2020 Cruise LLC Page 137 of 193

|      | I hard macro interface obs<br>s : read-only | servabi | lity |         |                                                                                 |
|------|---------------------------------------------|---------|------|---------|---------------------------------------------------------------------------------|
| bits | name                                        | s/w     | h/w  | default | description                                                                     |
| 15:0 | I_PHY_CALIB_IN_<br>INT                      | ro      | rw   | 0x0     | i_phy_calib_in override multiplexer output. Used for debug purposes. (volatile) |
|      |                                             |         |      |         | volatile : true                                                                 |

| 1.1.1                                                         | 1.1.1.394 CORE_DIG_IOCTRL_R_COMMON_PPI_OVR_3 0x1C13 |     |     |         |             |  |  |  |  |
|---------------------------------------------------------------|-----------------------------------------------------|-----|-----|---------|-------------|--|--|--|--|
| Digital hard macro interface observability access : read-only |                                                     |     |     |         |             |  |  |  |  |
| bits                                                          | name                                                | s/w | h/w | default | description |  |  |  |  |
| 15:0                                                          |                                                     |     |     |         |             |  |  |  |  |

| 1.1.1.                                                       | 1.1.1.395 CORE_DIG_IOCTRL_R_COMMON_PPI_OVR_4 0x1C14 |     |     |         |                                                                                                    |  |  |  |  |
|--------------------------------------------------------------|-----------------------------------------------------|-----|-----|---------|----------------------------------------------------------------------------------------------------|--|--|--|--|
| Digital hard macro interface observability access: read-only |                                                     |     |     |         |                                                                                                    |  |  |  |  |
| bits                                                         | name                                                | s/w | h/w | default | description                                                                                        |  |  |  |  |
| 7:0                                                          | I_PHY_CALIB_IN_<br>INT                              | ro  | rw  | 0x0     | i_phy_calib_in override multiplexer output. Used for debug purposes. (volatile) volatile : true    |  |  |  |  |
| 15:8                                                         | O_DTB_OUT                                           | ro  | rw  | 0x0     | o_dtb_out override multiplexer output. Used for debug pur-<br>poses. (volatile)<br>volatile : true |  |  |  |  |

| 1.1.1                                                         | 1.1.1.396 CORE_DIG_IOCTRL_R_COMMON_PPI_OVR_5 0x1C15                                                                                                                          |  |  |  |  |  |  |  |  |
|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Digital hard macro interface observability access : read-only |                                                                                                                                                                              |  |  |  |  |  |  |  |  |
|                                                               |                                                                                                                                                                              |  |  |  |  |  |  |  |  |
| bits                                                          | bits name s/w h/w default description  15:0 O_PHY_CALIB_OUT ro rw 0x0 o_phy_calib_out[15:0] override multiplexer output. Used for debug purposes. (volatile)  volatile: true |  |  |  |  |  |  |  |  |

| 1.1.1.                                                        | I.1.1.397 CORE_DIG_IOCTRL_R_COMMON_PPI_OVR_6 0x1C16                                                                                      |  |  |  |  |  |  |  |
|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Digital hard macro interface observability access : read-only |                                                                                                                                          |  |  |  |  |  |  |  |
|                                                               |                                                                                                                                          |  |  |  |  |  |  |  |
| bits                                                          | bits name s/w h/w default description 5:0 O_MON_OUT ro rw 0x0 o_mon_out override multiplexer output. Used for debug purposes. (volatile) |  |  |  |  |  |  |  |

| 1.1.1.398 CORE_DIG_IOCTRL_R_COMMON_PPI_OVR_7 0x1C17           |      |     |     |         |             |  |  |  |  |
|---------------------------------------------------------------|------|-----|-----|---------|-------------|--|--|--|--|
| Digital hard macro interface observability access : read-only |      |     |     |         |             |  |  |  |  |
| bits                                                          | name | s/w | h/w | default | description |  |  |  |  |
| 15:0                                                          |      |     |     |         |             |  |  |  |  |

| 4 4 4 200 CODE F | DIC IOCTRI | D COMMON  |         | 0 | Reg. | 0x1C18 |
|------------------|------------|-----------|---------|---|------|--------|
| 1.1.1.399 CORE [ | DIG IUCTRE | K CUMINON | PPI UVR | 0 | Reg. | 0.1010 |
|                  |            |           |         |   |      |        |

| _    | al hard macro interface ob<br>ss : read-only | servabi | ility |         |                                                            |
|------|----------------------------------------------|---------|-------|---------|------------------------------------------------------------|
| bits | name                                         | s/w     | h/w   | default | description                                                |
| 15:0 | O_MON_OUT                                    | ro      | rw    | 0x0     | o_mon_out override multiplexer output. Used for debug pur- |
|      |                                              |         |       |         | poses. (volatile)                                          |
|      |                                              |         |       |         | volatile : true                                            |

| 1.1.1.                                                        | .1.1.400 CORE_DIG_IOCTRL_R_COMMON_PPI_OVR_9 0x1C19 |     |     |         |                                                              |                |                           |  |  |
|---------------------------------------------------------------|----------------------------------------------------|-----|-----|---------|--------------------------------------------------------------|----------------|---------------------------|--|--|
| Digital hard macro interface observability access : read-only |                                                    |     |     |         |                                                              |                |                           |  |  |
| bits                                                          | name                                               | s/w | h/w | default |                                                              | description    | n                         |  |  |
| 15:0                                                          | O_MON_OUT                                          | ro  | rw  | 0x0     | o_mon_out override r<br>poses. (volatile)<br>volatile : true | nultiplexer ou | tput. Used for debug pur- |  |  |

| 1.1.1.                                                        | I.1.1.401 CORE_DIG_IOCTRL_R_COMMON_PPI_OVR_10 0x1C1A |     |     |         |                                                           |                  |                         |  |  |
|---------------------------------------------------------------|------------------------------------------------------|-----|-----|---------|-----------------------------------------------------------|------------------|-------------------------|--|--|
| Digital hard macro interface observability access : read-only |                                                      |     |     |         |                                                           |                  |                         |  |  |
| bits                                                          | name                                                 | s/w | h/w | default |                                                           | description      | า                       |  |  |
| 7:0                                                           | O_PHY_CALIB_OUT                                      | ro  | rw  | 0x0     | o_phy_calib_out[2<br>for debug purpose<br>volatile : true |                  | ultiplexer output. Used |  |  |
| 15:8                                                          | RESERVED_15_8                                        | ro  | ro  | 0x0     | Reserved for Futu                                         | re use and actua | I reset value is 0xX    |  |  |

| 1.1.1 | .403 CORE_DIG_IO                           | CTRL   | _RW_ | _AFE_CB_ | CTRL_0 0x1C20                                                            |
|-------|--------------------------------------------|--------|------|----------|--------------------------------------------------------------------------|
|       | og macro common block c<br>ss : read-write | ontrol |      |          |                                                                          |
| bits  | name                                       | s/w    | h/w  | default  | description                                                              |
| 0     | OA_SEL_CPHY_DPH<br>Y_OVR_VAL               | rw     | ro   | 0x0      | oa_sel_cphy_dphy override value. Used for debug purposes.                |
| 1     | OA_CB_ATB_CLK_O<br>VR_VAL                  | rw     | ro   | 0x0      | oa_cb_atb_clk override value. Used for debug purposes.                   |
| 2     | OA_CB_CHOP_CLK_<br>OVR_VAL                 | rw     | ro   | 0x0      | oa_cb_chop_clk override value. Used for debug purposes.                  |
| 3     | OA_CB_CHOP_CLK_<br>EN_OVR_VAL              | rw     | ro   | 0x0      | oa_cb_chop_clk_en override value. Used for debug purposes.               |
| 4     | OA_CB_PON_OVR_V<br>AL                      | rw     | ro   | 0x0      | oa_cb_pon override value. Used for debug purposes.                       |
| 5     | OA_CB_BG_PON_OV<br>R_VAL                   | rw     | ro   | 0x0      | oa_cb_bg_pon override value. Used for debug purposes.                    |
| 6     | OA_CB_CAL_PON_O<br>VR_VAL                  | rw     | ro   | 0x0      | oa_cb_cal_pon override value. Used for debug purposes.                   |
| 7     | OA_CB_CAL_UP_EN<br>_OVR_VAL                | rw     | ro   | 0x0      | oa_cb_cal_up_en override value. Used for debug purposes.                 |
| 8     | OA_CB_CAL_DOWN_<br>EN_OVR_VAL              | rw     | ro   | 0x0      | oa_cb_cal_down_en override value. Used for debug purposes.               |
| 9     | OA_CB_ATB_COMP_<br>PON_OVR_VAL             | rw     | ro   | 0x0      | oa_cb_atb_comp_pon override value. Used for debug purposes.              |
| 10    | OA_CB_HSTX_VCOM<br>M_REG_PON_OVR_V<br>AL   | rw     | ro   | 0x0      | oa_cb_hstx_vcomm_reg_pon override value. Used for debug purposes.        |
| 11    | OA_CB_IBIAS_PON<br>_OVR_VAL                | rw     | ro   | 0x0      | oa_cb_ibias_pon override value. Used for debug purposes.                 |
| 12    | OA_CB_AMP1200_P<br>ON_OVR_VAL              | rw     | ro   | 0x0      | oa_cb_amp1200_pon override value. Used for debug purposes.               |
| 13    | OA_CB_VPCLK_REG<br>_PON_OVR_VAL            | rw     | ro   | 0x0      | oa_cb_vpclk_reg_pon override value. Used for debug purposes.             |
| 14    | OA_CB_ATB_SEL_D<br>AC_OVR_EN               | rw     | ro   | 0x0      | oa_cb_atb_sel_dac override enable. Active high. Used for debug purposes. |

| 15 | OA_CB_HSTXLB_DC | rw | ro | 0x0 | oa_cb_hstxlb_dco_clk90_en override value. Used for debug |
|----|-----------------|----|----|-----|----------------------------------------------------------|
|    | O_CLK90_EN_OVR_ |    |    |     | purposes.                                                |
|    | VAL             |    |    |     |                                                          |

| 1.1.1 | .404 CORE_DIG_IO                           | CTRL   | _RW_ | _AFE_CB_ | CTRL_1 0x1C21                                                                   |
|-------|--------------------------------------------|--------|------|----------|---------------------------------------------------------------------------------|
|       | og macro common block c<br>ss : read-write | ontrol |      |          |                                                                                 |
| bits  | name                                       | s/w    | h/w  | default  | description                                                                     |
| 0     | OA_SEL_CPHY_DPH<br>Y_OVR_EN                | rw     | ro   | 0x0      | oa_sel_cphy_dphy override enable. Active high. Used for debug purposes.         |
| 1     | OA_CB_ATB_CLK_O<br>VR_EN                   | rw     | ro   | 0x0      | oa_cb_atb_clk override enable. Active high. Used for debug purposes.            |
| 2     | OA_CB_CHOP_CLK_<br>OVR_EN                  | rw     | ro   | 0x0      | oa_cb_chop_clk override enable. Active high. Used for debug purposes.           |
| 3     | OA_CB_CHOP_CLK_<br>EN_OVR_EN               | rw     | ro   | 0x0      | oa_cb_chop_clk_en override enable. Active high. Used for debug purposes.        |
| 4     | OA_CB_PON_OVR_E<br>N                       | rw     | ro   | 0x0      | oa_cb_pon override enable. Active high. Used for debug purposes.                |
| 5     | OA_CB_BG_PON_OV<br>R_EN                    | rw     | ro   | 0x0      | oa_cb_bg_pon override enable. Active high. Used for debug purposes.             |
| 6     | OA_CB_CAL_PON_O<br>VR_EN                   | rw     | ro   | 0x0      | oa_cb_cal_pon override enable. Active high. Used for debug purposes.            |
| 7     | OA_CB_CAL_UP_EN<br>_OVR_EN                 | rw     | ro   | 0x0      | oa_cb_cal_up_en override enable. Active high. Used for debug purposes.          |
| 8     | OA_CB_CAL_DOWN_<br>EN_OVR_EN               | rw     | ro   | 0x0      | oa_cb_cal_down_en override enable. Active high. Used for debug purposes.        |
| 9     | OA_CB_ATB_COMP_<br>PON_OVR_EN              | rw     | ro   | 0x0      | oa_cb_atb_comp_pon override enable. Active high. Used for debug purposes.       |
| 10    | OA_CB_HSTX_VCOM<br>M_REG_PON_OVR_E<br>N    | rw     | ro   | 0x0      | oa_cb_hstx_vcomm_reg_pon override enable. Active high. Used for debug purposes. |
| 11    | OA_CB_IBIAS_PON<br>_OVR_EN                 | rw     | ro   | 0x0      | oa_cb_ibias_pon override enable. Active high. Used for debug purposes.          |
| 12    | OA_CB_AMP1200_P<br>ON_OVR_EN               | rw     | ro   | 0x0      | oa_cb_amp1200_pon override enable. Active high. Used for debug purposes.        |
| 13    | OA_CB_VPCLK_REG<br>_PON_OVR_EN             | rw     | ro   | 0x0      | oa_cb_vpclk_reg_pon override enable. Active high. Used for debug purposes.      |
| 14    | OA_CB_ATB_SEL_O<br>VR_EN                   | rw     | ro   | 0x0      | oa_cb_atb_sel override enable. Active high. Used for debug purposes.            |
| 15    | OA_CB_HSTXLB_DC<br>O_CLK0_EN_OVR_V<br>AL   | rw     | ro   | 0x0      | oa_cb_hstxlb_dco_clk0_en override value. Used for debug purposes.               |

| 1.1.1 | .1.1.405 CORE_DIG_IOCTRL_RW_AFE_CB_CTRL_2 0x1C22      |     |     |         |                                                                       |  |  |  |  |
|-------|-------------------------------------------------------|-----|-----|---------|-----------------------------------------------------------------------|--|--|--|--|
|       | Analog macro common block control access : read-write |     |     |         |                                                                       |  |  |  |  |
| bits  | name                                                  | s/w | h/w | default | description                                                           |  |  |  |  |
| 9:0   | OA_CB_ATB_SEL_D<br>AC_OVR_VAL                         | rw  | ro  | 0x0     | oa_cb_atb_sel_dac override value. Used for debug purposes.            |  |  |  |  |
| 11:10 | OA_CB_ATB_SEL_O<br>VR_VAL                             | rw  | ro  | 0x0     | oa_cb_atb_sel override value. Used for debug purposes.                |  |  |  |  |
| 12    | OA_CB_ATB_EXT_C<br>ON                                 | rw  | ro  | 0x0     | Enable allowing to directly connect ATB line to ATB pin. Active high. |  |  |  |  |
| 13    | OA_CB_ATB_PROBE<br>_BOOST_EN                          | rw  | ro  | 0x0     | Enable to use boost vctrl as input for ATB comparator. Active high.   |  |  |  |  |
| 14    | OA_CB_ATB_PROBE<br>_VBE_EN                            | rw  | ro  | 0x0     | Enable to perform temperature measurement through ATB. Active high.   |  |  |  |  |
| 15    | OA_CB_PLL_BUSTI<br>EZ                                 | rw  | ro  | 0x0     | Enable for grounding PLL input phases (0 and 90). Active low.         |  |  |  |  |

Copyright 2020 Cruise LLC Page 140 of 193

| 1.1.1 | .406 CORE_DIG_IO                                      | CTRL | _RW_ | _AFE_CB_ | CTRL_3 0x1C23                                                                     |  |  |  |  |
|-------|-------------------------------------------------------|------|------|----------|-----------------------------------------------------------------------------------|--|--|--|--|
|       | Analog macro common block control access : read-write |      |      |          |                                                                                   |  |  |  |  |
| bits  | name                                                  | s/w  | h/w  | default  | description                                                                       |  |  |  |  |
| 0     | OA_CB_SEL_LPTX_<br>VREF                               | rw   | ro   | 0x0      | Programmability for LP-TX driver amplitude. 0 : 1200mV ; 1 : 1100mV.              |  |  |  |  |
| 3:1   | OA_SEL_LPTX_PRO<br>G                                  | rw   | ro   | 0x3      | LP-TX bias current programmability. Check table for more details.                 |  |  |  |  |
| 6:4   | OA_CB_SEL_MPLL_<br>REG_VREF                           | rw   | ro   | 0x7      | Programmable voltage reference for MPLL regulator. Check table for more details.  |  |  |  |  |
| 7     | OA_CB_SEL_HSTXL<br>B_DCO_VREF                         | rw   | ro   | 0x1      | Source of reference used in HSTX loopback DCO. 0 : mpll_vref ; 1 : ATB DAC        |  |  |  |  |
| 8     | OA_CB_HSTXLB_DC<br>O_CLK0_EN_OVR_E<br>N               | rw   | ro   | 0x0      | oa_cb_hstxlb_dco_clk0_en override enable. Active high. Used for debug purposes.   |  |  |  |  |
| 9     | OA_CB_HSTXLB_DC<br>O_CLK90_EN_OVR_<br>EN              | rw   | ro   | 0x0      | oa_cb_hstxlb_dco_clk90_en override enable. Active high. Used for debug purposes.  |  |  |  |  |
| 11:10 | OA_CB_HSTXLB_DC<br>O_SEL_DIV                          | rw   | ro   | 0x0      | Divider configuration used in the generation of HSTX loop-back phases (0 and 90). |  |  |  |  |
| 14:12 | OA_CB_HSTX_BOOS<br>T_PROG                             | rw   | ro   | 0x4      | HSTX boost current programmability. Check table for more details.                 |  |  |  |  |
| 15    | OA_CB_HSTX_VCOM<br>M_REG_STBON                        | rw   | ro   | 0x0      | Enable of internal stability loop for HS-TX vcomm regulator. Active high.         |  |  |  |  |

| 1.1.1 | .1.1.407 CORE_DIG_IOCTRL_RW_AFE_CB_CTRL_4 0x1C24      |     |     |         |                                                                                                       |  |  |  |  |
|-------|-------------------------------------------------------|-----|-----|---------|-------------------------------------------------------------------------------------------------------|--|--|--|--|
|       | Analog macro common block control access : read-write |     |     |         |                                                                                                       |  |  |  |  |
| bits  | name                                                  | s/w | h/w | default | description                                                                                           |  |  |  |  |
| 2:0   | OA_CB_SEL_TRIO0<br>_ALP_VREF                          | rw  | ro  | 0x2     | ALP pause wake up detector sign and offset magnitude control for trio0. Check table for more details. |  |  |  |  |
| 5:3   | OA_CB_SEL_TRIO1<br>_ALP_VREF                          | rw  | ro  | 0x2     | ALP pause wake up detector sign and offset magnitude control for trio1. Check table for more details. |  |  |  |  |
| 8:6   | OA_CB_SEL_TRIO2<br>_ALP_VREF                          | rw  | ro  | 0x2     | ALP pause wake up detector sign and offset magnitude control for trio2. Check table for more details. |  |  |  |  |
| 10:9  | OA_CB_SEL_HSRX_<br>CM_DET_VREF                        | rw  | ro  | 0x1     | Programmability of used reference voltage in common mode detector. Check table for more details.      |  |  |  |  |
| 13:11 | OA_CB_SEL_VCOMM<br>_PROG                              | rw  | ro  | 0x4     | Programmability of HS-TX driver amplitude.                                                            |  |  |  |  |
| 14    | OA_CB_VCOMM_UNT<br>ERM_MODE                           | rw  | ro  | 0x0     | Selector control for unterminated mode. Active high.                                                  |  |  |  |  |
| 15    | OA_CB_CAL_SINK_<br>EN_OVR_VAL                         | rw  | ro  | 0x0     | oa_cb_cal_sink_en override value. Used for debug purposes.                                            |  |  |  |  |

| 1.1.1 | 1.1.408 CORE_DIG_IOCTRL_RW_AFE_CB_CTRL_5 0x1C25 |         |     |         |                                                                                        |  |  |  |  |
|-------|-------------------------------------------------|---------|-----|---------|----------------------------------------------------------------------------------------|--|--|--|--|
|       | og macro common block o<br>ss : read-write      | control |     |         |                                                                                        |  |  |  |  |
| bits  | name                                            | s/w     | h/w | default | description                                                                            |  |  |  |  |
| 3:0   | OA_CB_SPARE_IN                                  | rw      | ro  | 0x0     | Spare pins reserved for analog macro common block control                              |  |  |  |  |
| 7:4   | OA_SETR_CALIB_V<br>T                            | rw      | ro  | 0x0     | Vt drift control for termination.                                                      |  |  |  |  |
| 8     | OA_CB_SEL_45OHM<br>_50OHM                       | rw      | ro  | 0x1     | Programmability of tuning resistance used in calibration: 0-50 ohms; 1-45 ohms         |  |  |  |  |
| 9     | OA_CB_REXT_IOCO<br>NT_EN_OVR_VAL                | rw      | ro  | 0x0     | oa_cb_rext_iocont_en override value. Used for debug purposes.                          |  |  |  |  |
| 11:10 | OA_CB_VPCLK_REG<br>_MODE                        | rw      | ro  | 0x0     | Vpclk regulator mode:. Check table for more details.                                   |  |  |  |  |
| 13:12 | OA_CB_DSK_CLK_C<br>HANNEL                       | rw      | ro  | 0x0     | Programmability for D-PHY Internal deskew clock channel. Check table for more details. |  |  |  |  |

| 14 | OA_CB_SEL_EXT_I<br>NT_CHOP_CLK | rw | ro | 0x1 | Source selector for chop clock used under bandgap circuit:  0 - internal clock from dco; 1 - external clock from cb_refclk |
|----|--------------------------------|----|----|-----|----------------------------------------------------------------------------------------------------------------------------|
| 15 | OA_CB_CAL_SINK_<br>EN_OVR_EN   | rw | ro | 0x0 | oa_cb_cal_sink_en override enable. Active high. Used for debug purposes.                                                   |

| 1.1.1 | 1.1.1.409 CORE_DIG_IOCTRL_RW_AFE_CB_CTRL_6 0x1C26     |     |     |         |                                                                                        |  |  |  |  |
|-------|-------------------------------------------------------|-----|-----|---------|----------------------------------------------------------------------------------------|--|--|--|--|
|       | Analog macro common block control access : read-write |     |     |         |                                                                                        |  |  |  |  |
| bits  | name                                                  | s/w | h/w | default | description                                                                            |  |  |  |  |
| 0     | OA_CB_LP_DCO_PO<br>N_OVR_VAL                          | rw  | ro  | 0x0     | oa_cb_lp_dco_pon override value. Used for debug purposes.                              |  |  |  |  |
| 1     | OA_CB_LP_DCO_EN<br>_OVR_VAL                           | rw  | ro  | 0x0     | oa_cb_lp_dco_en override value. Used for debug purposes.                               |  |  |  |  |
| 2     | OA_CB_LP_DCO_CL<br>K_EN_OVR_VAL                       | rw  | ro  | 0x0     | oa_cb_lp_dco_clk_en override value. Used for debug purposes.                           |  |  |  |  |
| 3     | OA_CB_LP_DCO_FW<br>ORD_CHANGE_OVR_<br>VAL             | rw  | ro  | 0x0     | oa_cb_lp_dco_fword_change override value. Used for debug purposes.                     |  |  |  |  |
| 10:4  | OA_CB_LP_DCO_FW<br>ORD_OVR_VAL                        | rw  | ro  | 0x0     | oa_cb_lp_dco_fword override value. Used for debug purposes.                            |  |  |  |  |
| 11    | OA_CB_HSTXLB_DC<br>O_FWORD_OVR_EN                     | rw  | ro  | 0x0     | oa_cb_hstxlb_dco_fword override enable. Active high. Used for debug purposes.          |  |  |  |  |
| 12    | OA_CB_HSTXLB_DC<br>O_PON_OVR_EN                       | rw  | ro  | 0x0     | oa_cb_hstxlb_dco_pon override enable. Active high. Used for debug purposes.            |  |  |  |  |
| 13    | OA_CB_HSTXLB_DC<br>O_EN_OVR_EN                        | rw  | ro  | 0x0     | oa_cb_hstxlb_dco_en override enable. Active high. Used for debug purposes.             |  |  |  |  |
| 14    | OA_CB_HSTXLB_DC<br>O_TUNE_CLKDIG_E<br>N_OVR_EN        | rw  | ro  | 0x0     | oa_cb_hstxlb_dco_tune_clkdig_en override enable. Active high. Used for debug purposes. |  |  |  |  |
| 15    | OA_CB_REXT_IOCO<br>NT_EN_OVR_EN                       | rw  | ro  | 0x0     | oa_cb_rext_iocont_en override enable. Active high. Used for debug purposes.            |  |  |  |  |

| 1.1.1 | .410 CORE_DIG_IO                                | CTRL   | _RW_ | _AFE_CB_ | CTRL_7 0x1C27                                                                    |
|-------|-------------------------------------------------|--------|------|----------|----------------------------------------------------------------------------------|
|       | og macro common block c<br>ss : read-write      | ontrol |      |          |                                                                                  |
| bits  | name                                            | s/w    | h/w  | default  | description                                                                      |
| 0     | OA_CB_LP_DCO_PO<br>N_OVR_EN                     | rw     | ro   | 0x0      | oa_cb_lp_dco_pon override enable. Active high. Used for debug purposes.          |
| 1     | OA_CB_LP_DCO_EN<br>_OVR_EN                      | rw     | ro   | 0x0      | oa_cb_lp_dco_en override enable. Active high. Used for debug purposes.           |
| 2     | OA_CB_LP_DCO_CL<br>K_EN_OVR_EN                  | rw     | ro   | 0x0      | oa_cb_lp_dco_clk_en override enable. Active high. Used for debug purposes.       |
| 3     | OA_CB_LP_DCO_FW<br>ORD_CHANGE_OVR_<br>EN        | rw     | ro   | 0x0      | oa_cb_lp_dco_fword_change override enable. Active high. Used for debug purposes. |
| 4     | OA_CB_LP_DCO_FW<br>ORD_OVR_EN                   | rw     | ro   | 0x0      | oa_cb_lp_dco_fword override enable. Active high. Used for debug purposes.        |
| 7:5   | OA_CB_HSTXLB_DC<br>O_FWORD_OVR_VAL              | rw     | ro   | 0x0      | oa_cb_hstxlb_dco_fword override value. Used for debug purposes.                  |
| 8     | OA_CB_HSTXLB_DC<br>O_PON_OVR_VAL                | rw     | ro   | 0x0      | oa_cb_hstxlb_dco_pon override value. Used for debug purposes.                    |
| 9     | OA_CB_HSTXLB_DC<br>O_EN_OVR_VAL                 | rw     | ro   | 0x0      | oa_cb_hstxlb_dco_en override value. Used for debug purposes.                     |
| 10    | OA_CB_HSTXLB_DC<br>O_TUNE_CLKDIG_E<br>N_OVR_VAL | rw     | ro   | 0x0      | oa_cb_hstxlb_dco_tune_clkdig_en override value. Used for debug purposes.         |
| 11    | OA_SETR_OVR_EN                                  | rw     | ro   | 0x0      | oa_setr override enable. Active high. Used for debug purposes.                   |
| 12    | OA_SETR_CALIB_O<br>VR_EN                        | rw     | ro   | 0x0      | oa_setr_calib override enable. Active high. Used for debug purposes.             |
| 13    | OA_SETRA_OVR_EN                                 | rw     | ro   | 0x0      | oa_setra override enable. Active high. Used for debug purposes.                  |

Copyright 2020 Cruise LLC Page 142 of 193

| 14 | OA_SETRB_OVR_EN | rw | ro | 0x0 | oa_setrb override enable. Active high. Used for debug pur- |
|----|-----------------|----|----|-----|------------------------------------------------------------|
|    |                 |    |    |     | poses.                                                     |
| 15 | OA_CB_DSK_CLK_M | rw | ro | 0x0 | oa_cb_dsk_clk_mode override enable. Active high. Used for  |
|    | ODE_OVR_EN      |    |    |     | debug purposes.                                            |

| 1.1.1                                                 | .411 CORE_DIG_IO               | CTRL | _RW_ | _AFE_CB_ | CTRL_8 0x1C28                                               |  |  |
|-------------------------------------------------------|--------------------------------|------|------|----------|-------------------------------------------------------------|--|--|
| Analog macro common block control access : read-write |                                |      |      |          |                                                             |  |  |
| bits                                                  | name                           | s/w  | h/w  | default  | description                                                 |  |  |
| 3:0                                                   | OA_SETR_OVR_VAL                | rw   | ro   | 0x0      | oa_setr override value. Used for debug purposes.            |  |  |
| 7:4                                                   | OA_SETR_CALIB_O<br>VR_VAL      | rw   | ro   | 0x0      | oa_setr_calib override value. Used for debug purposes.      |  |  |
| 10:8                                                  | OA_SETRA_OVR_VA<br>L           | rw   | ro   | 0x0      | oa_setra override value. Used for debug purposes.           |  |  |
| 13:11                                                 | OA_SETRB_OVR_VA<br>L           | rw   | ro   | 0x0      | oa_setrb override value. Used for debug purposes.           |  |  |
| 15:14                                                 | OA_CB_DSK_CLK_M<br>ODE_OVR_VAL | rw   | ro   | 0x0      | oa_cb_dsk_clk_mode override value. Used for debug purposes. |  |  |

| 1.1.1 | .412 CORE_DIG_IO                                      | CTRL | _RW_ | _AFE_CB_ | CTRL_9 0x1C29                                                |  |  |  |
|-------|-------------------------------------------------------|------|------|----------|--------------------------------------------------------------|--|--|--|
|       | Analog macro common block control access : read-write |      |      |          |                                                              |  |  |  |
| bits  | name                                                  | s/w  | h/w  | default  | description                                                  |  |  |  |
| 0     | IA_CB_ATB_COMP_<br>OUT_OVR_VAL                        | rw   | ro   | 0x0      | ia_cb_atb_comp_out override value. Used for debug purposes.  |  |  |  |
| 1     | IA_CB_DET_VP_OV<br>R_VAL                              | rw   | ro   | 0x0      | ia_cb_det_vp override value. Used for debug purposes.        |  |  |  |
| 2     | IA_CB_DET_VPH_O<br>VR_VAL                             | rw   | ro   | 0x0      | ia_cb_det_vph override value. Used for debug purposes.       |  |  |  |
| 3     | IA_CB_HSTXLB_CL<br>KDIG_OVR_VAL                       | rw   | ro   | 0x0      | ia_cb_hstxlb_clkdig override value. Used for debug purposes. |  |  |  |
| 4     | IA_CB_LP_DCO_CL<br>K_OVR_VAL                          | rw   | ro   | 0x0      | ia_cb_lp_dco_clk override value. Used for debug purposes.    |  |  |  |
| 5     | IA_CB_REXT_IOCO<br>NT_OVR_VAL                         | rw   | ro   | 0x0      | ia_cb_rext_iocont override value. Used for debug purposes.   |  |  |  |
| 9:6   | IA_CB_SPARE_OUT<br>_OVR_VAL                           | rw   | ro   | 0x0      | ia_cb_spare_out override value. Used for debug purposes.     |  |  |  |
| 15:10 | RESERVED_15_10                                        | ro   | ro   | 0x0      | Reserved for Future use and actual reset value is 0xX        |  |  |  |

| 1.1.1 | 1.1.1.413 CORE_DIG_IOCTRL_RW_AFE_CB_CTRL_10 0x1C2A    |     |     |         |                                                                            |  |  |  |
|-------|-------------------------------------------------------|-----|-----|---------|----------------------------------------------------------------------------|--|--|--|
|       | Analog macro common block control access : read-write |     |     |         |                                                                            |  |  |  |
| bits  | name                                                  | s/w | h/w | default | description                                                                |  |  |  |
| 0     | IA_CB_ATB_COMP_<br>OUT_OVR_EN                         | rw  | ro  | 0x0     | ia_cb_atb_comp_out override enable. Active high. Used for debug purposes.  |  |  |  |
| 1     | IA_CB_DET_VP_OV<br>R_EN                               | rw  | ro  | 0x0     | ia_cb_det_vp override enable. Active high. Used for debug purposes.        |  |  |  |
| 2     | IA_CB_DET_VPH_O<br>VR_EN                              | rw  | ro  | 0x0     | ia_cb_det_vph override enable. Active high. Used for debug purposes.       |  |  |  |
| 3     | IA_CB_HSTXLB_CL<br>KDIG_OVR_EN                        | rw  | ro  | 0x0     | ia_cb_hstxlb_clkdig override enable. Active high. Used for debug purposes. |  |  |  |
| 4     | IA_CB_LP_DCO_CL<br>K_OVR_EN                           | rw  | ro  | 0x0     | ia_cb_lp_dco_clk override enable. Active high. Used for debug purposes.    |  |  |  |
| 5     | IA_CB_REXT_IOCO<br>NT_OVR_EN                          | rw  | ro  | 0x0     | ia_cb_rext_iocont override enable. Active high. Used for debug purposes.   |  |  |  |
| 6     | IA_CB_SPARE_OUT<br>_OVR_EN                            | rw  | ro  | 0x0     | ia_cb_spare_out override enable. Active high. Used for debug purposes.     |  |  |  |
| 15:7  | RESERVED_15_7                                         | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                      |  |  |  |

Copyright 2020 Cruise LLC Page 143 of 193

| 1.1.1                                                 | I.1.1.414 CORE_DIG_IOCTRL_RW_AFE_CB_CTRL_11 0x1C2B |     |     |         |                                                                                           |  |  |  |  |
|-------------------------------------------------------|----------------------------------------------------|-----|-----|---------|-------------------------------------------------------------------------------------------|--|--|--|--|
| Analog macro common block control access : read-write |                                                    |     |     |         |                                                                                           |  |  |  |  |
| bits                                                  | name                                               | s/w | h/w | default | description                                                                               |  |  |  |  |
| 2:0                                                   | OA_CB_VP2_PROG                                     | rw  | ro  | 0x4     | Programmability for the reference voltage used for biasing. Check table for more details. |  |  |  |  |
| 3                                                     | OA_A2D_16_BUS_E<br>N                               | rw  | ro  | 0x0     | Enable of 16 bit wide interface                                                           |  |  |  |  |
| 15:4                                                  | RESERVED_15_4                                      | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                     |  |  |  |  |

| Analo | .1.1.416 CORE_DIG_IOCTRL_R_AFE_CB_CTRL_0  Analog macro common block observability access: read-only |     |     |         |                                                                                                           |  |  |
|-------|-----------------------------------------------------------------------------------------------------|-----|-----|---------|-----------------------------------------------------------------------------------------------------------|--|--|
| bits  | name                                                                                                | s/w | h/w | default | description                                                                                               |  |  |
| 0     | OA_SEL_CPHY_DPH<br>Y                                                                                | ro  | rw  | 0x0     | oa_sel_cphy_dphy override multiplexer output. Used for debug purposes. (volatile) volatile : true         |  |  |
| 1     | OA_CB_ATB_CLK                                                                                       | ro  | rw  | 0x0     | oa_cb_atb_clk override multiplexer output. Used for debug purposes. (volatile) volatile : true            |  |  |
| 2     | OA_CB_CHOP_CLK                                                                                      | ro  | rw  | 0x0     | oa_cb_chop_clk override multiplexer output. Used for debug<br>purposes. (volatile)<br>volatile : true     |  |  |
| 3     | OA_CB_CHOP_CLK_<br>EN                                                                               | ro  | rw  | 0x0     | oa_cb_chop_clk_en override multiplexer output. Used for debug purposes. (volatile) volatile : true        |  |  |
| 4     | OA_CB_PON                                                                                           | ro  | rw  | 0x0     | oa_cb_pon override multiplexer output. Used for debug pur-<br>poses. (volatile)<br>volatile : true        |  |  |
| 5     | OA_CB_BG_PON                                                                                        | ro  | rw  | 0x0     | oa_cb_bg_pon override multiplexer output. Used for debug<br>purposes. (volatile)<br>volatile : true       |  |  |
| 6     | OA_CB_CAL_PON                                                                                       | ro  | rw  | 0x0     | oa_cb_cal_pon override multiplexer output. Used for debug<br>purposes. (volatile)<br>volatile : true      |  |  |
| 7     | OA_CB_CAL_UP_EN                                                                                     | ro  | rw  | 0x0     | oa_cb_cal_up_en override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true  |  |  |
| 8     | OA_CB_CAL_DOWN_<br>EN                                                                               | ro  | rw  | 0x0     | oa_cb_cal_down_en override multiplexer output. Used for debug purposes. (volatile) volatile: true         |  |  |
| 9     | OA_CB_ATB_COMP_<br>PON                                                                              | ro  | rw  | 0x0     | oa_cb_atb_comp_pon override multiplexer output. Used for debug purposes. (volatile) volatile : true       |  |  |
| 10    | OA_CB_HSTX_VCOM<br>M_REG_PON                                                                        | ro  | rw  | 0x0     | oa_cb_hstx_vcomm_reg_pon override multiplexer output. Used for debug purposes. (volatile) volatile : true |  |  |
| 11    | OA_CB_IBIAS_PON                                                                                     | ro  | rw  | 0x0     | oa_cb_ibias_pon override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true  |  |  |
| 12    | OA_CB_AMP1200_P<br>ON                                                                               | ro  | rw  | 0x0     | oa_cb_amp1200_pon override multiplexer output. Used for debug purposes. (volatile) volatile : true        |  |  |
| 13    | OA_CB_VPCLK_REG<br>_PON                                                                             | ro  | rw  | 0x0     | oa_cb_vpclk_reg_pon override multiplexer output. Used for debug purposes. (volatile) volatile : true      |  |  |
| 14    | OA_CB_HSTXLB_DC<br>O_CLK90_EN                                                                       | ro  | rw  | 0x0     | oa_cb_hstxlb_dco_clk90_en override multiplexer output. Used for debug purposes. (volatile) volatile: true |  |  |
| 15    | OA_CB_REXT_IOCO<br>NT_EN                                                                            | ro  | rw  | 0x0     | oa_cb_rext_iocont_en override multiplexer output. Used for debug purposes. (volatile) volatile : true     |  |  |

| 1.1.1 | .417 CORE_DIG_IO                                           | CTRL | TRL_1 | Reg. | 0x1C31                                                                                             |                                          |                                     |  |  |  |
|-------|------------------------------------------------------------|------|-------|------|----------------------------------------------------------------------------------------------------|------------------------------------------|-------------------------------------|--|--|--|
|       | Analog macro common block observability access : read-only |      |       |      |                                                                                                    |                                          |                                     |  |  |  |
| bits  | bits name s/w h/w default description                      |      |       |      |                                                                                                    |                                          |                                     |  |  |  |
| 9:0   | OA_CB_ATB_SEL_D<br>AC                                      | ro   | rw    | 0x0  | oa_cb_atb_sel_dac override multiplexer output. Used for debug purposes. (volatile) volatile : true |                                          |                                     |  |  |  |
| 11:10 | OA_CB_ATB_SEL                                              | ro   | rw    | 0x0  | oa_cb_atb_sel override multiplexer output. Used for debug purposes. (volatile) volatile: true      |                                          |                                     |  |  |  |
| 12    | OA_CB_CAL_SINK_<br>EN                                      | ro   | rw    | 0x0  | oa_cb_cal_sink_e<br>bug purposes. (vo<br>volatile : true                                           | •                                        | lexer output. Used for de-          |  |  |  |
| 13    | OA_CB_HSTXLB_DC<br>O_CLK0_EN                               | ro   | rw    | 0x0  |                                                                                                    | o_clk0_en overrid<br>urposes. (volatile) | e multiplexer output.               |  |  |  |
| 14    | OA_CB_HSTXLB_DC<br>O_TUNE_CLKDIG_E<br>N                    | ro   | rw    | 0x0  | oa_cb_hstxlb_dcc<br>put. Used for deb<br>volatile : true                                           | •                                        | override multiplexer out-<br>atile) |  |  |  |
| 15    | RESERVED_15_15                                             | ro   | ro    | 0x0  | Reserved for Futi                                                                                  | ure use and actua                        | I reset value is 0xX                |  |  |  |

| 1.1.1 | 418 CORE_DIG_IO                                            | CTRL | _R_A | FE_CB_C | TRL_2 0x1C32                                                                                               |  |  |  |  |  |  |
|-------|------------------------------------------------------------|------|------|---------|------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|       | Analog macro common block observability access : read-only |      |      |         |                                                                                                            |  |  |  |  |  |  |
| bits  | bits name s/w h/w default description                      |      |      |         |                                                                                                            |  |  |  |  |  |  |
| 0     | OA_CB_LP_DCO_PO<br>N                                       | ro   | rw   | 0x0     | oa_cb_lp_dco_pon override multiplexer output. Used for debug purposes. (volatile) volatile : true          |  |  |  |  |  |  |
| 1     | OA_CB_LP_DCO_EN                                            | ro   | rw   | 0x0     | oa_cb_lp_dco_en override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true   |  |  |  |  |  |  |
| 2     | OA_CB_LP_DCO_CL<br>K_EN                                    | ro   | rw   | 0x0     | oa_cb_lp_dco_clk_en override multiplexer output. Used for debug purposes. (volatile) volatile: true        |  |  |  |  |  |  |
| 3     | OA_CB_LP_DCO_FW<br>ORD_CHANGE                              | ro   | rw   | 0x0     | oa_cb_lp_dco_fword_change override multiplexer output. Used for debug purposes. (volatile) volatile : true |  |  |  |  |  |  |
| 10:4  | OA_CB_LP_DCO_FW<br>ORD                                     | ro   | rw   | 0x0     | oa_cb_lp_dco_fword override multiplexer output. Used for debug purposes. (volatile) volatile: true         |  |  |  |  |  |  |
| 13:11 | OA_CB_HSTXLB_DC<br>O_FWORD                                 | ro   | rw   | 0x0     | oa_cb_hstxlb_dco_fword override multiplexer output. Used for debug purposes. (volatile) volatile: true     |  |  |  |  |  |  |
| 14    | OA_CB_HSTXLB_DC<br>O_PON                                   | ro   | rw   | 0x0     | oa_cb_hstxlb_dco_pon override multiplexer output. Used for debug purposes. (volatile) volatile : true      |  |  |  |  |  |  |
| 15    | OA_CB_HSTXLB_DC<br>O_EN                                    | ro   | rw   | 0x0     | oa_cb_hstxlb_dco_en override multiplexer output. Used for debug purposes. (volatile) volatile : true       |  |  |  |  |  |  |

| 1.1.1                                                      | 1.1.1.419 CORE_DIG_IOCTRL_R_AFE_CB_CTRL_3 0x1C33 |     |     |         |                                                                                          |  |  |  |  |  |
|------------------------------------------------------------|--------------------------------------------------|-----|-----|---------|------------------------------------------------------------------------------------------|--|--|--|--|--|
| Analog macro common block observability access : read-only |                                                  |     |     |         |                                                                                          |  |  |  |  |  |
| bits                                                       | name                                             | s/w | h/w | default | description                                                                              |  |  |  |  |  |
| 3:0                                                        | OA_SETR                                          | ro  | rw  | 0x0     | oa_setr override multiplexer output. Used for debug purposes. (volatile) volatile : true |  |  |  |  |  |
| 7:4                                                        | OA_SETR_CALIB                                    | ro  | rw  | 0x0     | oa_setr_calib override multiplexer output. Used for debug purposes. (volatile)           |  |  |  |  |  |

|       |                        |    |    |     | volatile : true                                                                                     |
|-------|------------------------|----|----|-----|-----------------------------------------------------------------------------------------------------|
| 10:8  | OA_SETRA               | ro | rw | 0x0 | oa_setra override multiplexer output. Used for debug pur-<br>poses. (volatile)<br>volatile : true   |
| 13:11 | OA_SETRB               | ro | rw | 0x0 | oa_setrb override multiplexer output. Used for debug pur-<br>poses. (volatile)<br>volatile : true   |
| 15:14 | OA_CB_DSK_CLK_M<br>ODE | ro | rw | 0x0 | oa_cb_dsk_clk_mode override multiplexer output. Used for debug purposes. (volatile) volatile : true |

| 1.1.1. | .420 CORE_DIG_IO                                           | CTRL | _R_A | FE_CB_C | TRL_4 0x1C34                                                                                                                |  |  |  |  |  |  |
|--------|------------------------------------------------------------|------|------|---------|-----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|        | Analog macro common block observability access : read-only |      |      |         |                                                                                                                             |  |  |  |  |  |  |
| bits   | name                                                       | s/w  | h/w  | default | description                                                                                                                 |  |  |  |  |  |  |
| 0      | IA_CB_ATB_COMP_<br>OUT_INT                                 | ro   | rw   | 0x0     | ia_cb_atb_comp_out_int override multiplexer output. Used for debug purposes. (volatile) volatile: true                      |  |  |  |  |  |  |
| 1      | IA_CB_DET_VP_IN<br>T                                       | ro   | rw   | 0x0     | <pre>ia_cb_det_vp_int override multiplexer output. Used for de-<br/>bug purposes. (volatile)<br/>volatile : true</pre>      |  |  |  |  |  |  |
| 2      | IA_CB_DET_VPH_I<br>NT                                      | ro   | rw   | 0x0     | ia_cb_det_vph_int override multiplexer output. Used for de-<br>bug purposes. (volatile)<br>volatile : true                  |  |  |  |  |  |  |
| 3      | IA_CB_HSTXLB_CL<br>KDIG_INT                                | ro   | rw   | 0x0     | <pre>ia_cb_hstxlb_clkdig_int override multiplexer output. Used for<br/>debug purposes. (volatile)<br/>volatile : true</pre> |  |  |  |  |  |  |
| 4      | IA_CB_LP_DCO_CL<br>K_INT                                   | ro   | rw   | 0x0     | ia_cb_lp_dco_clk_int override multiplexer output. Used for debug purposes. (volatile) volatile: true                        |  |  |  |  |  |  |
| 5      | IA_CB_REXT_IOCO<br>NT_INT                                  | ro   | rw   | 0x0     | ia_cb_rext_iocont_int override multiplexer output. Used for debug purposes. (volatile) volatile: true                       |  |  |  |  |  |  |
| 9:6    | IA_CB_SPARE_OUT<br>_INT                                    | ro   | rw   | 0x0     | <pre>ia_cb_spare_out_int override multiplexer output. Used for<br/>debug purposes. (volatile)<br/>volatile : true</pre>     |  |  |  |  |  |  |
| 15:10  | RESERVED_15_10                                             | ro   | ro   | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                       |  |  |  |  |  |  |

| 1.1.1 | .422 CORE_DIG_RW                         | Reg. | 0x1C40 |         |                       |                    |                                                             |  |  |  |  |
|-------|------------------------------------------|------|--------|---------|-----------------------|--------------------|-------------------------------------------------------------|--|--|--|--|
|       | Common configuration access : read-write |      |        |         |                       |                    |                                                             |  |  |  |  |
| bits  | name                                     | s/w  | h/w    | default |                       | description        | n                                                           |  |  |  |  |
| 0     | DPHY_PREAMBLE_E<br>N_REG                 | rw   | ro     | 0x0     | DPHY preamble s       | support enable.    |                                                             |  |  |  |  |
| 1     | DPHY_RX_CLK_AG_<br>EN                    | rw   | ro     | 0x0     | DPHY RX Aggreg        | gation feature ena | ble. Quasi static.                                          |  |  |  |  |
| 13:2  | HSRX_DPHY_DLL_E<br>N_DLY                 | rw   | ro     | 0x0     | DPHY HSRX DLL static. | enable delay. In   | dco clock cycles. Quasi                                     |  |  |  |  |
| 14    | GEN2_SEL                                 | rw   | ro     | 0x0     |                       | to DPHY 6.5Gbps    | Jsed to support high-<br>and CPHY 6.5Gsps.<br>Quasi static. |  |  |  |  |
| 15    | RESERVED_15_15                           | ro   | ro     | 0x0     | Reserved for Futu     | ire use and actua  | I reset value is 0xX                                        |  |  |  |  |

| 1.1.1                                                                              | .423 CORE_DIG_RW                   | Reg. | 0x1C41 |         |                                |    |  |  |  |  |
|------------------------------------------------------------------------------------|------------------------------------|------|--------|---------|--------------------------------|----|--|--|--|--|
|                                                                                    | OCLA Interface access : read-write |      |        |         |                                |    |  |  |  |  |
| bits                                                                               | name                               | s/w  | h/w    | default | description                    | on |  |  |  |  |
| 5:0                                                                                | OCLA_DATA_SEL                      | rw   | ro     | 0x0     | All clock domains data enables |    |  |  |  |  |
| 15:6 RESERVED_15_6 ro ro 0x0 Reserved for Future use and actual reset value is 0xX |                                    |      |        |         |                                |    |  |  |  |  |

## 1.1.1.424 CORE\_DIG\_RW\_COMMON\_2 Reg. 0x1C42 OCLA Interface access: read-write bits name s/w h/w default description 4:0 OCLA\_DATA\_SEL ro 0x0 All clock domains data enables rw 15:5 RESERVED\_15\_5 ro 0x0 Reserved for Future use and actual reset value is 0xX ro

| 1.1.1 | .425 CORE_DIG_RV                   | V_CO | Reg. | 0x1C43  |                   |                   |                      |  |  |  |
|-------|------------------------------------|------|------|---------|-------------------|-------------------|----------------------|--|--|--|
|       | OCLA Interface access : read-write |      |      |         |                   |                   |                      |  |  |  |
| bits  | name                               | s/w  | h/w  | default |                   | description       | n                    |  |  |  |
| 5:0   | OCLA_CLK_SEL                       | rw   | ro   | 0x0     | All clock domains | clock enables     |                      |  |  |  |
| 15:6  | RESERVED_15_6                      | ro   | ro   | 0x0     | Reserved for Futu | ire use and actua | I reset value is 0xX |  |  |  |

| 1.1.1                              | .426 CORE_DIG_R | 0x1C44 |     |         |                                                       |  |  |  |  |
|------------------------------------|-----------------|--------|-----|---------|-------------------------------------------------------|--|--|--|--|
| OCLA Interface access : read-write |                 |        |     |         |                                                       |  |  |  |  |
| bits                               | name            | s/w    | h/w | default | description                                           |  |  |  |  |
| 4:0                                | OCLA_CLK_SEL    | rw     | ro  | 0x0     | All clock domains clock enables                       |  |  |  |  |
| 15:5                               | RESERVED 15 5   | ro     | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX |  |  |  |  |

| 1.1.1                                    | 427 CORE_DIG_RW          | Reg. | 0x1C45 |         |                   |                    |                      |  |  |  |
|------------------------------------------|--------------------------|------|--------|---------|-------------------|--------------------|----------------------|--|--|--|
| Common configuration access : read-write |                          |      |        |         |                   |                    |                      |  |  |  |
| bits                                     | name                     | s/w  | h/w    | default |                   | description        | า                    |  |  |  |
| 0                                        | INPUT_SAMPLING_<br>REG   | rw   | ro     | 0x0     | Enables input sar | npling of AFE data | a.                   |  |  |  |
| 8:1                                      | DTB_SELECT               | rw   | ro     | 0x0     | dtb output mux se | elector.           |                      |  |  |  |
| 9                                        | HSRX_DPHY_DLL_E<br>N_DRV | rw   | ro     | 0x0     | hsrx_dphy_dll_en  | data lanes driver  | (0->clock,1->data)   |  |  |  |
| 11:10                                    | WORD_CLK_SEL_DL<br>ANE   | rw   | ro     | 0x0     | DPHY HS-TX wo     | rd clock common    | source               |  |  |  |
| 13:12                                    | WORD_CLK_SEL_CL<br>ANE   | rw   | ro     | 0x0     | CPHY HS-TX wo     | rd clock common    | source               |  |  |  |
| 15:14                                    | RESERVED_15_14           | ro   | ro     | 0x0     | Reserved for Futu | ire use and actua  | I reset value is 0xX |  |  |  |

| 1.1.1 | .428 CORE_DIG_RW                             | /_COI |     | Reg.    | 0x1C46                                 |                    |                                               |  |  |  |  |
|-------|----------------------------------------------|-------|-----|---------|----------------------------------------|--------------------|-----------------------------------------------|--|--|--|--|
|       | Common configuration access : read-write     |       |     |         |                                        |                    |                                               |  |  |  |  |
| bits  | name                                         | s/w   | h/w | default |                                        | description        | า                                             |  |  |  |  |
| 2:0   | DESERIALIZER_DI<br>V_EN_DELAY_THRE<br>SH_D   | rw    | ro  | 0x1     |                                        |                    | r_div_en of dphy lanes.<br>a forbidden value. |  |  |  |  |
| 5:3   | DESERIALIZER_EN<br>_DEASS_COUNT_TH<br>RESH_D | rw    | ro  | 0x1     | Counter for deass<br>dco_clk cycles. Q |                    | izer_en of dphy lanes. In                     |  |  |  |  |
| 6     | HIGHDATARATE_PO<br>ST_REG                    | rw    | ro  | 0x0     | Selects datapath                       | to be used for Po  | st circuit. Quasi static.                     |  |  |  |  |
| 7     | POST_DELAY_REG                               | rw    | ro  | 0x1     | Selects whether t ic                   | o apply delay to p | ost detection. Quasi stat-                    |  |  |  |  |
| 15:8  | RESERVED_15_8                                | ro    | ro  | 0x0     | Reserved for Futu                      | ure use and actua  | I reset value is 0xX                          |  |  |  |  |

| 1.1.1 | .429 CORE_DIG_RW                           | Reg. | 0x1C47 |         |                                                              |                    |                             |  |  |  |  |
|-------|--------------------------------------------|------|--------|---------|--------------------------------------------------------------|--------------------|-----------------------------|--|--|--|--|
|       | Common configuration access : read-write   |      |        |         |                                                              |                    |                             |  |  |  |  |
| bits  | name                                       | s/w  | h/w    | default |                                                              | description        | n                           |  |  |  |  |
| 1:0   | LANE0_HSRX_WORD<br>_CLK_SEL_GATING<br>_REG | rw   | ro     | 0x1     | Analog lane 0 wo                                             | rd clock gating co | nfiguration. Quasi static.  |  |  |  |  |
| 3:2   | LANE1_HSRX_WORD<br>_CLK_SEL_GATING<br>_REG | rw   | ro     | 0x1     | Analog lane 1 word clock gating configuration. Quasi static. |                    |                             |  |  |  |  |
| 5:4   | LANE2_HSRX_WORD<br>_CLK_SEL_GATING<br>_REG | rw   | ro     | 0x1     | Analog lane 2 wo                                             | rd clock gating co | nfiguration. Quasi static.  |  |  |  |  |
| 6     | LANE0_CLK_EN_SY<br>NC_BYPASS_REG           | rw   | ro     | 0x0     | Selects synchron ic.                                         | izer bypass in clo | ck gating cell. Quasi stat- |  |  |  |  |
| 7     | LANE1_CLK_EN_SY<br>NC_BYPASS_REG           | rw   | ro     | 0x0     | Selects synchron ic.                                         | izer bypass in clo | ck gating cell. Quasi stat- |  |  |  |  |
| 8     | LANE2_CLK_EN_SY<br>NC_BYPASS_REG           | rw   | ro     | 0x0     | Selects synchron ic.                                         | izer bypass in clo | ck gating cell. Quasi stat- |  |  |  |  |
| 15:9  | RESERVED_15_9                              | ro   | ro     | 0x0     | Reserved for Futi                                            | ure use and actua  | I reset value is 0xX        |  |  |  |  |

| 1.1.1. | 430 CORE_DIG_RW                            | /_COI | Reg. 0x1C48 |         |                                                                |
|--------|--------------------------------------------|-------|-------------|---------|----------------------------------------------------------------|
|        | non configuration<br>ss : read-write       |       |             |         |                                                                |
| bits   | name                                       | s/w   | h/w         | default | description                                                    |
| 0      | LANE0_HSRX_WORD<br>_CLK_GATING_OVR<br>_EN  | rw    | ro          | 0x0     | Analog lane 0 word clock gating override enable. Quasi static. |
| 1      | LANE0_HSRX_WORD<br>_CLK_GATING_OVR<br>_VAL | rw    | ro          | 0x0     | Analog lane 0 word clock gating override value. Quasi static.  |
| 2      | LANE1_HSRX_WORD<br>_CLK_GATING_OVR<br>_EN  | rw    | ro          | 0x0     | Analog lane 1 word clock gating override enable. Quasi static. |
| 3      | LANE1_HSRX_WORD<br>_CLK_GATING_OVR<br>_VAL | rw    | ro          | 0x0     | Analog lane 1 word clock gating override value. Quasi static.  |
| 4      | LANE2_HSRX_WORD<br>_CLK_GATING_OVR<br>_EN  | rw    | ro          | 0x0     | Analog lane 2 word clock gating override enable. Quasi static. |
| 5      | LANE2_HSRX_WORD<br>_CLK_GATING_OVR<br>_VAL | rw    | ro          | 0x0     | Analog lane 2 word clock gating override value. Quasi static.  |
| 15:6   | RESERVED_15_6                              | ro    | ro          | 0x0     | Reserved for Future use and actual reset value is 0xX          |

| 1.1.1 | .431 CORE_DIG_RV                         | Reg. | 0x1C49 |         |                  |                     |                         |  |  |
|-------|------------------------------------------|------|--------|---------|------------------|---------------------|-------------------------|--|--|
|       | Common configuration access : read-write |      |        |         |                  |                     |                         |  |  |
| bits  | name                                     | s/w  | h/w    | default |                  | description         | n                       |  |  |
| 0     | LP_DCO_CLK_GATI<br>NG_OVR_EN             | rw   | ro     | 0x0     | LP DCO clock gar | ting override enat  | ole. Quasi static.      |  |  |
| 1     | LP_DCO_CLK_GATI<br>NG_OVR_VAL            | rw   | ro     | 0x0     | LP DCO clock gar | ting override value | e. Quasi static.        |  |  |
| 3:2   | LP_DCO_CLK_SEL_<br>GATING_REG            | rw   | ro     | 0x3     | LP DCO clock gar | ting configuration. | . Quasi static.         |  |  |
| 4     | HSTXLB_DCO_CLK_<br>GATING_OVR_EN         | rw   | ro     | 0x0     | HSTXLB DCO clo   | ock gating override | e enable. Quasi static. |  |  |
| 5     | HSTXLB_DCO_CLK_<br>GATING_OVR_VAL        | rw   | ro     | 0x0     | HSTXLB DCO clo   | ock gating override | e value. Quasi static.  |  |  |

| 7:6   | HSTXLB_DCO_CLK_<br>SEL_GATING_REG | rw | ro | 0x3 | HSTXLB DCO clock gating configuration. Quasi static.                          |
|-------|-----------------------------------|----|----|-----|-------------------------------------------------------------------------------|
| 8     | LPRX_DOUTLP_SYN<br>C_SEL          | rw | ro | 0x0 | Select lprx_doutlp synchronization (LP-DCO clock). Active high. Quasi static. |
| 9     | DPHY_HS_IDLE_EN<br>_REG           | rw | ro | 0x0 | DPHY hs idle support enable. Quasi static.                                    |
| 15:10 | RESERVED_15_10                    | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                         |

| 1.1.1                                    | .432 CORE_DIG_RW                        | 0x1C4A |             |     |                                                          |  |  |  |
|------------------------------------------|-----------------------------------------|--------|-------------|-----|----------------------------------------------------------|--|--|--|
| Common configuration access : read-write |                                         |        |             |     |                                                          |  |  |  |
| bits                                     | name                                    | s/w    | description |     |                                                          |  |  |  |
| 1:0                                      | LANE0_CDROSC_CL<br>K_SEL_GATING_RE<br>G | rw     | ro          | 0x3 | CDR-OSC lane 0 clock gating configuration. Quasi static. |  |  |  |
| 3:2                                      | LANE2_CDROSC_CL<br>K_SEL_GATING_RE<br>G | rw     | ro          | 0x3 | CDR-OSC lane 2 clock gating configuration. Quasi static. |  |  |  |
| 15:4                                     | RESERVED_15_4                           | ro     | ro          | 0x0 | Reserved for Future use and actual reset value is 0xX    |  |  |  |

| 1.1.1 | .433 CORE_DIG_RV                         | Reg. | 0x1C4B |         |                   |                   |                            |  |  |
|-------|------------------------------------------|------|--------|---------|-------------------|-------------------|----------------------------|--|--|
|       | Common configuration access : read-write |      |        |         |                   |                   |                            |  |  |
| bits  | name                                     | s/w  | h/w    | default |                   | description       | n                          |  |  |
| 0     | LANE0_CDROSC_CL<br>K_GATING_OVR_EN       | rw   | ro     | 0x0     | CDR-OSC lane 0    | clock gating over | ride enable. Quasi static. |  |  |
| 1     | LANE0_CDROSC_CL<br>K_GATING_OVR_VA<br>L  | rw   | ro     | 0x0     | CDR-OSC lane 0    | clock gating over | ride value. Quasi static.  |  |  |
| 2     | LANE2_CDROSC_CL<br>K_GATING_OVR_EN       | rw   | ro     | 0x0     | CDR-OSC lane 2    | clock gating over | ride enable. Quasi static. |  |  |
| 3     | LANE2_CDROSC_CL<br>K_GATING_OVR_VA<br>L  | rw   | ro     | 0x0     | CDR-OSC lane 2    | clock gating over | ride value. Quasi static.  |  |  |
| 15:4  | RESERVED_15_4                            | ro   | ro     | 0x0     | Reserved for Futu | ure use and actua | I reset value is 0xX       |  |  |

| 1.1.1                                    | .434 CORE_DIG_RW                 | Reg. 0x1C4C |     |         |                                                                 |  |  |  |
|------------------------------------------|----------------------------------|-------------|-----|---------|-----------------------------------------------------------------|--|--|--|
| Common configuration access : read-write |                                  |             |     |         |                                                                 |  |  |  |
| bits                                     | name                             | s/w         | h/w | default | description                                                     |  |  |  |
| 1:0                                      | LANE0_DDL_OSC_S<br>EL_GATING_REG | rw          | ro  | 0x1     | Analog lane 0 ddl osc clock gating configuration. Quasi static. |  |  |  |
| 3:2                                      | LANE1_DDL_OSC_S<br>EL_GATING_REG | rw          | ro  | 0x1     | Analog lane 1 ddl osc clock gating configuration. Quasi static. |  |  |  |
| 5:4                                      | LANE2_DDL_OSC_S<br>EL_GATING_REG | rw          | ro  | 0x1     | Analog lane 2 ddl osc clock gating configuration. Quasi static. |  |  |  |
| 15:6                                     | RESERVED_15_6                    | ro          | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX           |  |  |  |

| 1.1.1 | .435 CORE_DIG_RW                        | Reg. | 0x1C4D |         |                           |                  |                        |  |  |  |
|-------|-----------------------------------------|------|--------|---------|---------------------------|------------------|------------------------|--|--|--|
|       | Common configuration access: read-write |      |        |         |                           |                  |                        |  |  |  |
| bits  | name                                    | s/w  | h/w    | default |                           | description      | า                      |  |  |  |
| 0     | LANE0_DDL_OSC_G<br>ATING_OVR_EN         | rw   | ro     | 0x0     | Analog lane 0 ddl static. | osc clock gating | override enable. Quasi |  |  |  |
| 1     | LANE0_DDL_OSC_G<br>ATING_OVR_VAL        | rw   | ro     | 0x0     | Analog lane 0 ddl static. | osc clock gating | override value. Quasi  |  |  |  |

| 2    | LANE1_DDL_OSC_G<br>ATING_OVR_EN  | rw | ro | 0x0 | Analog lane 1 ddl osc clock gating override enable. Quasi static. |
|------|----------------------------------|----|----|-----|-------------------------------------------------------------------|
| 3    | LANE1_DDL_OSC_G<br>ATING_OVR_VAL | rw | ro | 0x0 | Analog lane 1 ddl osc clock gating override value. Quasi static.  |
| 4    | LANE2_DDL_OSC_G<br>ATING_OVR_EN  | rw | ro | 0x0 | Analog lane 2 ddl osc clock gating override enable. Quasi static. |
| 5    | LANE2_DDL_OSC_G<br>ATING_OVR_VAL | rw | ro | 0x0 | Analog lane 2 ddl osc clock gating override value. Quasi static.  |
| 15:6 | RESERVED_15_6                    | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX             |

| 1.1.1. | .436 CORE_DIG_RW                           | Reg. | 0x1C4E |             |                          |                   |                      |  |  |
|--------|--------------------------------------------|------|--------|-------------|--------------------------|-------------------|----------------------|--|--|
|        | Common configuration access : read-write   |      |        |             |                          |                   |                      |  |  |
| bits   | name                                       | s/w  |        | description | n                        |                   |                      |  |  |
| 1:0    | LANE0_HSTX_WORD<br>_CLK_SEL_GATING<br>_REG | rw   | ro     | 0x3         | Analog lane 0 Tx static. | word clock gating | configuration. Quasi |  |  |
| 3:2    | LANE1_HSTX_WORD<br>_CLK_SEL_GATING<br>_REG | rw   | ro     | 0x3         | Analog lane 1 Tx static. | word clock gating | configuration. Quasi |  |  |
| 5:4    | LANE2_HSTX_WORD<br>_CLK_SEL_GATING<br>_REG | rw   | ro     | 0x3         | Analog lane 2 Tx static. | word clock gating | configuration. Quasi |  |  |
| 15:6   | RESERVED_15_6                              | ro   | ro     | 0x0         | Reserved for Futu        | re use and actua  | I reset value is 0xX |  |  |

| 1.1.1 | .437 CORE_DIG_RW                           | V_CO | MMO | 0x1C4F  |                                                                   |
|-------|--------------------------------------------|------|-----|---------|-------------------------------------------------------------------|
|       | mon configuration<br>ss : read-write       |      |     |         |                                                                   |
| bits  | name                                       | s/w  | h/w | default | description                                                       |
| 0     | LANE0_HSTX_WORD<br>_CLK_GATING_OVR<br>_EN  | rw   | ro  | 0x0     | Analog lane 0 Tx word clock gating override enable. Quasi static. |
| 1     | LANE0_HSTX_WORD<br>_CLK_GATING_OVR<br>_VAL | rw   | ro  | 0x0     | Analog lane 0 Tx word clock gating override value. Quasi static.  |
| 2     | LANE1_HSTX_WORD<br>_CLK_GATING_OVR<br>_EN  | rw   | ro  | 0x0     | Analog lane 1 Tx word clock gating override enable. Quasi static. |
| 3     | LANE1_HSTX_WORD<br>_CLK_GATING_OVR<br>_VAL | rw   | ro  | 0x0     | Analog lane 1 Tx word clock gating override value. Quasi static.  |
| 4     | LANE2_HSTX_WORD<br>_CLK_GATING_OVR<br>_EN  | rw   | ro  | 0x0     | Analog lane 2 Tx word clock gating override enable. Quasi static. |
| 5     | LANE2_HSTX_WORD<br>_CLK_GATING_OVR<br>_VAL | rw   | ro  | 0x0     | Analog lane 2 Tx word clock gating override value. Quasi static.  |
| 15:6  | RESERVED_15_6                              | ro   | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX             |

| 1.1.1<br>COR                                             | .439<br>E_DIG_ANACTRL_F | Reg. | 0x1CF0 |         |                                            |             |                                                  |  |  |
|----------------------------------------------------------|-------------------------|------|--------|---------|--------------------------------------------|-------------|--------------------------------------------------|--|--|
| Power on analog control configuration access: read-write |                         |      |        |         |                                            |             |                                                  |  |  |
| bits                                                     | name                    | s/w  | h/w    | default |                                            | description | า                                                |  |  |
| 1:0                                                      | CB_DSK_CLK_MODE<br>_CFG | rw   | ro     | 0x1     | Configuration of i<br>field is quasi-stati |             | ock source mode. This                            |  |  |
| 7:2                                                      | CB_LP_DCO_EN_DL<br>Y    | rw   | ro     | 0x1B    |                                            |             | _pon to cb_lp_dco_en. his field is quasi-static. |  |  |

| 13:8  | CB_LP_DCO_CLK_E<br>N_DLY | rw | ro | 0x1B | Configurable delay from cb_lp_dco_pon to cb_lp_dco_clk_en. Measured in Config clock cycles. This field is quasi-static.                             |
|-------|--------------------------|----|----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:14 | CB_CHOP_CLK_DIV<br>_SEL  | rw | ro | 0x0  | Select division factor for cb_chop_clk. This field is quasi-<br>static2'd0: Division by 1 -2'd1: Division by 2 -2'd2: Division by 4 -2'd3: Not used |

| 1.1.1<br>COR | .440<br>E_DIG_ANACTRL_F                                   | Reg. | 0x1CF1 |                                                |                   |                                                                                                                               |                      |  |  |
|--------------|-----------------------------------------------------------|------|--------|------------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------|--|--|
| acces        | Power on analog control configuration access : read-write |      |        |                                                |                   |                                                                                                                               |                      |  |  |
| bits         | name                                                      | s/w  | h/w    | default                                        |                   | description                                                                                                                   | า                    |  |  |
| 5:0          | CB_LP_DCO_CLK_E<br>N_DLY                                  | rw   | ro     | 0x1B                                           | cb_lp_dco_fword   | Configurable delay from cb_lp_dco_pon to cb_lp_dco_fword_change. Measured in Config clock cycles. This field is quasi-static. |                      |  |  |
| 8:6          | HSRX_DLY                                                  |      |        | nsrx_pon to all lane?<br>cycles. This field is |                   |                                                                                                                               |                      |  |  |
| 15:9         | RESERVED_15_9                                             | ro   | ro     | 0x0                                            | Reserved for Futu | ire use and actua                                                                                                             | I reset value is 0xX |  |  |

| 1.1.1.<br>CORI | .441<br>E_DIG_ANACTRL_F                       | RW_C    | OMM | ON_ANAC | Ox1CF2                                                                                                                                  |  |  |  |  |  |
|----------------|-----------------------------------------------|---------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                | r on analog control config<br>ss : read-write | uration |     |         |                                                                                                                                         |  |  |  |  |  |
| bits           | name                                          | s/w     | h/w | default | description                                                                                                                             |  |  |  |  |  |
| 3:0            | CB_HSTXLB_DCO_E<br>N_DLY                      | rw      | ro  | 0x4     | Configurable delay from cb_hstxlb_dco_pon to cb_hstxlb_dco_en delay. Measured in Config clock cycles. This field is quasi-static.       |  |  |  |  |  |
| 7:4            | CB_HSTXLB_DCO_C<br>LK_EN_DLY                  | rw      | ro  | 0x4     | Configurable delay from cb_hstxlb_dco_pon to cb_hstxlb_dco_clk0/90_en. Measured in Config clock cycles. This field is quasi-static.     |  |  |  |  |  |
| 11:8           | CB_HSTXLB_DCO_T<br>UNE_CLKDIG_EN_D<br>LY      | rw      | ro  | 0x4     | Configurable delay from cb_hstxlb_dco_pon to cb_hstxlb_dco_tune_clkdig_en. Measured in Config clock cycles. This field is quasi-static. |  |  |  |  |  |
| 12             | ·                                             |         |     |         |                                                                                                                                         |  |  |  |  |  |
| 13             | GLOBAL_ULPS_OVR<br>_VAL                       | rw      | ro  | 0x0     | Global ULPS override value. Used for debug purposes.                                                                                    |  |  |  |  |  |
| 15:14          | RESERVED_15_14                                | ro      | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                                   |  |  |  |  |  |

|      | 1.1.1.442 CORE_DIG_ANACTRL_RW_COMMON_ANACTRL_3  0x1CF3   |     |     |         |  |                 |                                                       |  |  |  |  |
|------|----------------------------------------------------------|-----|-----|---------|--|-----------------|-------------------------------------------------------|--|--|--|--|
|      | Power on analog control configuration access: read-write |     |     |         |  |                 |                                                       |  |  |  |  |
| bits | name                                                     | s/w | h/w | default |  | description     | on                                                    |  |  |  |  |
| 7:0  | HSTX_DIV_EN_CNT<br>R_DLY                                 | rw  | ro  | 0x4     |  |                 | ADY to hstx_div_en. Meafield is quasi-static.         |  |  |  |  |
| 15:8 | HIBERNATE_DLY                                            | rw  | ro  | 0x4     |  | te mode. Measui | rtion of the clock gating red in Config clock cycles. |  |  |  |  |

| 1.1.1.444 CORE_DIG_COMMON_RW_DESKEW_FINE_MEM                        | Reg. | 0x1FF0 |
|---------------------------------------------------------------------|------|--------|
| DPHY deskew fine FSM state jumps programmability access: read-write |      |        |

| bits  | name                      | s/w | h/w | default | description                                                                                                                                                                                         |
|-------|---------------------------|-----|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2:0   | DESKEW_FINE_MEM _VALUE    | rw  | ro  | 0x0     | Selects state value.                                                                                                                                                                                |
| 9:3   | DESKEW_FINE_MEM<br>_ADDR  | rw  | ro  | 0x0     | Selects state address. Must be set to allow observability.                                                                                                                                          |
| 10    | DESKEW_FINE_MEM<br>_WR_EN | rw  | ro  | 0x0     | FSM programming write enable. Writes the content DESKEW_FINE_MEM_VALUE into address DESKEW_FINE_MEM_ADDR. Active high. Set to 1'b0 to allow observability of memory content without re-programming. |
| 15:11 | RESERVED_15_11            | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                                                                                               |

| 1.1.1                                                             | 1.1.1.445 CORE_DIG_COMMON_R_DESKEW_FINE_MEM 0x1FF1 |     |     |         |                                                       |  |  |  |  |  |  |
|-------------------------------------------------------------------|----------------------------------------------------|-----|-----|---------|-------------------------------------------------------|--|--|--|--|--|--|
| DPHY deskew fine FSM state jumps observability access : read-only |                                                    |     |     |         |                                                       |  |  |  |  |  |  |
| bits                                                              | name                                               | s/w | h/w | default | description                                           |  |  |  |  |  |  |
| 2:0                                                               | 1                                                  |     |     |         |                                                       |  |  |  |  |  |  |
| 15:3                                                              | RESERVED_15_3                                      | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX |  |  |  |  |  |  |

| 1.1.1 | .447 PPI_RW_DPHY                        | _LAN | E0_L | BERT_0  | Reg. 0x2000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------|-----------------------------------------|------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | Y loopback control<br>ss : read-write   |      |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| bits  | name                                    | s/w  | h/w  | default | description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 3:0   | LBERT_PM_MODE                           | rw   | ro   | 0x0     | Pattern matcher mode. This bus is quasi-static.  - 4'b0000: pattern matcher disabled  - 4'b0001: PRBS31 (x^31 + x^28 + 1)  - 4'b0010: PRBS23 (x^23 + x^18 + 1)  - 4'b0011: PRBS23 (x^23 + x^21 + x^16 + x^8 + x^5 + x^2 + 1)  - 4'b0100: PRBS16 (x^16 + x^5 + x^4 + x^3 + 1)  - 4'b0101: PRBS15 (x^15 + x^14 + 1)  - 4'b0110: PRBS11 (x^11 + x^9 + 1)  - 4'b0111: PRBS9 (x^9 + x^5 + 1)  - 4'b1000: PRBS7 (x^7 + x^6 + 1)  - 4'b1001: Custom 8 bit pattern  - 4'b1010: DC balanced custom 8 bit pattern (pat[7:0],  -pat[7:0])  - all others reserved     |
| 4     | LBERT_PM_START_<br>OVR_VAL              | rw   | ro   | 0x0     | Pattern matcher start override value. Used for debug purposes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 5     | LBERT_PM_START_<br>OVR_EN               | rw   | ro   | 0x0     | Pattern matcher start override enable. Active high. Used for debug purposes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 6     | LBERT_PM_SAMPLE<br>_COUNTER_OVR_VA<br>L | rw   | ro   | 0x0     | Pattern matcher error counter sampling override value. Used for debug purposes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 7     | LBERT_PM_SAMPLE _COUNTER_OVR_EN         | rw   | ro   | 0x0     | Pattern matcher error counter sampling override enable. Active high. Used for debug purposes.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 11:8  | LBERT_PG_MODE                           | rw   | ro   | 0x0     | Pattern generator mode. This bus is quasi-static.  - 4'b0000: pattern generator disabled  - 4'b0001: PRBS31 (x^31 + x^28 + 1)  - 4'b0010: PRBS23 (x^23 + x^18 + 1)  - 4'b0011: PRBS23 (x^23 + x^21 + x^16 + x^8 + x^5 + x^2 + 1)  - 4'b0100: PRBS16 (x^16 + x^5 + x^4 + x^3 + 1)  - 4'b0101: PRBS15 (x^15 + x^14 + 1)  - 4'b0110: PRBS11 (x^11 + x^9 + 1)  - 4'b0111: PRBS9 (x^9 + x^5 + 1)  - 4'b1000: PRBS7 (x^7 + x^6 + 1)  - 4'b1001: Custom 8 bit pattern  - 4'b1010: DC balanced custom 8 bit pattern (pat[7:0],  -pat[7:0])  - all others reserved |

Copyright 2020 Cruise LLC Page 152 of 193

| 12 | LBERT_PG_START_<br>OVR_VAL   | rw | ro | 0x0 | Pattern generator start override value. Used for debug purposes.                      |
|----|------------------------------|----|----|-----|---------------------------------------------------------------------------------------|
| 13 | LBERT_PG_START_<br>OVR_EN    | rw | ro | 0x0 | Pattern generator start override enable. Active high. Used for debug purposes.        |
| 14 | LBERT_PG_ERROR_<br>INJECTION | rw | ro | 0x0 | Injects 1 bit error on output pattern. Active high. Each rising edge inserts 1 error. |
| 15 | LBERT_PM_DATA_S<br>WAP       | rw | ro | 0x0 | Controls lane mux to choose normal or swapped data (actual reset value is 0xX)        |

| 1.1.1                                     | 1.1.1.448 PPI_RW_DPHY_LANE0_LBERT_1 0x2001 |     |     |         |                                                       |  |  |  |  |  |
|-------------------------------------------|--------------------------------------------|-----|-----|---------|-------------------------------------------------------|--|--|--|--|--|
| DPHY loopback control access : read-write |                                            |     |     |         |                                                       |  |  |  |  |  |
| bits                                      | name                                       | s/w | h/w | default | description                                           |  |  |  |  |  |
| 7:0                                       | ·                                          |     |     |         |                                                       |  |  |  |  |  |
| 15:8                                      | RESERVED_15_8                              | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX |  |  |  |  |  |

| 1.1.1 | 1.1.1.449 PPI_R_DPHY_LANE0_LBERT_0 0x2002     |     |     |         |             |    |  |  |  |  |
|-------|-----------------------------------------------|-----|-----|---------|-------------|----|--|--|--|--|
|       | DPHY loopback observability access: read-only |     |     |         |             |    |  |  |  |  |
| bits  | name                                          | s/w | h/w | default | description | on |  |  |  |  |
| 15:0  |                                               |     |     |         |             |    |  |  |  |  |

| 1.1.1.                                        | 1.1.1.450 PPI_R_DPHY_LANE0_LBERT_1 0x2003 |           |           |                |                   |            |   |  |  |  |
|-----------------------------------------------|-------------------------------------------|-----------|-----------|----------------|-------------------|------------|---|--|--|--|
| DPHY loopback observability access: read-only |                                           |           |           |                |                   |            |   |  |  |  |
|                                               | -                                         |           |           |                |                   |            |   |  |  |  |
| bits                                          | name                                      | s/w       | h/w       | default        |                   | descriptio | n |  |  |  |
|                                               | name<br>LBERT_PG_ENABLE<br>D              | s/w<br>ro | h/w<br>ro | default<br>0x0 | Pattern generator | •          |   |  |  |  |

| 1.1.1 | 1.1.1.451 PPI_RW_DPHY_LANE0_SPARE 0x2004 |     |     |         |  |            |   |  |  |  |
|-------|------------------------------------------|-----|-----|---------|--|------------|---|--|--|--|
|       | DPHY spare registers access : read-write |     |     |         |  |            |   |  |  |  |
| bits  | name                                     | s/w | h/w | default |  | descriptio | n |  |  |  |
| 15:0  |                                          |     |     |         |  |            |   |  |  |  |

| 1.1.1.                                    | 453 PPI_RW_DPHY | _LAN |     | Reg.    | 0x2200                                                                                                                                                                                                        |                                                                                                                                                 |                                                                    |  |  |
|-------------------------------------------|-----------------|------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--|--|
| DPHY loopback control access : read-write |                 |      |     |         |                                                                                                                                                                                                               |                                                                                                                                                 |                                                                    |  |  |
| bits                                      | name            | s/w  | h/w | default |                                                                                                                                                                                                               | description                                                                                                                                     | n                                                                  |  |  |
| 3:0                                       | LBERT_PM_MODE   | rw   | ro  | 0x0     | Pattern matcher r<br>- 4'b0000: pattern<br>- 4'b0001: PRBS2<br>- 4'b0010: PRBS2<br>- 4'b0011: PRBS2<br>1)<br>- 4'b0100: PRBS2<br>- 4'b0101: PRBS2<br>- 4'b0110: PRBS2<br>- 4'b0111: PRBS2<br>- 4'b0100: PRBS3 | matcher disabled 31 (x^31 + x^28 + 23 (x^23 + x^18 + 23 (x^23 + x^21 + 16 (x^16 + x^5 + x 15 (x^15 + x^14 + 11 (x^11 + x^9 + 1) (x^9 + x^5 + 1) | 1)<br>1)<br>1)<br>x^16 + x^8 + x^5 + x^2 +<br>x^4 + x^3 + 1)<br>1) |  |  |

| 4    | LBERT_PM_START_<br>OVR_VAL<br>LBERT_PM_START_ | rw | ro | 0x0<br>0x0 | <ul> <li>4'b1001: Custom 8 bit pattern</li> <li>4'b1010: DC balanced custom 8 bit pattern (pat[7:0], pat[7:0])</li> <li>all others reserved</li> <li>Pattern matcher start override value. Used for debug purposes.</li> <li>Pattern matcher start override enable. Active high. Used for</li> </ul>                                                                                                                                                                                                                                                      |
|------|-----------------------------------------------|----|----|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6    | OVR_EN LBERT_PM_SAMPLE _COUNTER_OVR_VA L      | rw | ro | 0x0        | debug purposes.  Pattern matcher error counter sampling override value. Used for debug purposes.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 7    | LBERT_PM_SAMPLE _COUNTER_OVR_EN               | rw | ro | 0x0        | Pattern matcher error counter sampling override enable. Active high. Used for debug purposes.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 11:8 | LBERT_PG_MODE                                 | rw | ro | 0x0        | Pattern generator mode. This bus is quasi-static.  - 4'b0000: pattern generator disabled  - 4'b0001: PRBS31 (x^31 + x^28 + 1)  - 4'b0010: PRBS23 (x^23 + x^18 + 1)  - 4'b0011: PRBS23 (x^23 + x^21 + x^16 + x^8 + x^5 + x^2 + 1)  - 4'b0100: PRBS16 (x^16 + x^5 + x^4 + x^3 + 1)  - 4'b0101: PRBS15 (x^15 + x^14 + 1)  - 4'b0110: PRBS11 (x^11 + x^9 + 1)  - 4'b0111: PRBS9 (x^9 + x^5 + 1)  - 4'b1000: PRBS7 (x^7 + x^6 + 1)  - 4'b1001: Custom 8 bit pattern  - 4'b1010: DC balanced custom 8 bit pattern (pat[7:0],  -pat[7:0])  - all others reserved |
| 12   | LBERT_PG_START_<br>OVR_VAL                    | rw | ro | 0x0        | Pattern generator start override value. Used for debug purposes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 13   | LBERT_PG_START_<br>OVR_EN                     | rw | ro | 0x0        | Pattern generator start override enable. Active high. Used for debug purposes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 14   | LBERT_PG_ERROR_<br>INJECTION                  | rw | ro | 0x0        | Injects 1 bit error on output pattern. Active high. Each rising edge inserts 1 error.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 15   | LBERT_PM_DATA_S<br>WAP                        | rw | ro | 0x0        | Controls lane mux to choose normal or swapped data (actual reset value is 0xX)                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

| 1.1.1                                    | .454 PPI_RW_DPHY          |     | Reg. | 0x2201  |                                         |                   |                                      |  |
|------------------------------------------|---------------------------|-----|------|---------|-----------------------------------------|-------------------|--------------------------------------|--|
| DPHY loopback control access: read-write |                           |     |      |         |                                         |                   |                                      |  |
| bits                                     | name                      | s/w | h/w  | default |                                         | descriptio        | n                                    |  |
| 7:0                                      | LBERT_PG_USER_P<br>ATTERN | rw  | ro   | 0x0     | Custom 8 bit patte<br>set to 4'b1001 or | •                 | ERT_PG_MODE to be s is quasi-static. |  |
| 15:8                                     | RESERVED_15_8             | ro  | ro   | 0x0     | Reserved for Futu                       | ure use and actua | Il reset value is 0xX                |  |

| 1.1.1 | .455 PPI_R_DPHY_L                             | I   | Reg. | 0x2202  |                                          |             |                                         |  |  |
|-------|-----------------------------------------------|-----|------|---------|------------------------------------------|-------------|-----------------------------------------|--|--|
|       | DPHY loopback observability access: read-only |     |      |         |                                          |             |                                         |  |  |
| bits  | name                                          | s/w | h/w  | default |                                          | description | n                                       |  |  |
| 15:0  | LBERT_PM_ERROR_<br>COUNTER                    | ro  | ro   | 0x1     | Pattern matcher er<br>rising edge on LBE |             | adouts are valid after a<br>LE_COUNTER. |  |  |

| 1.1.1                                         | .456 PPI_R_DPHY_L    |     | Reg. | 0x2203  |                   |                   |                      |  |  |
|-----------------------------------------------|----------------------|-----|------|---------|-------------------|-------------------|----------------------|--|--|
| DPHY loopback observability access: read-only |                      |     |      |         |                   |                   |                      |  |  |
| bits                                          | name                 | s/w | h/w  | default |                   | description       | n                    |  |  |
| 0                                             | LBERT_PG_ENABLE<br>D | ro  | ro   | 0x0     | Pattern generator | enable observab   | ility. Active high.  |  |  |
| 15:1                                          | RESERVED_15_1        | ro  | ro   | 0x0     | Reserved for Futu | ire use and actua | l reset value is 0xX |  |  |

| 1.1.1                                    | .457 PPI_RW_DPHY | _LAN | Reg. | 0x2204  |  |             |   |  |  |
|------------------------------------------|------------------|------|------|---------|--|-------------|---|--|--|
| DPHY spare registers access : read-write |                  |      |      |         |  |             |   |  |  |
| acces                                    | ss . reau-write  |      |      |         |  |             |   |  |  |
| bits                                     | name             | s/w  | h/w  | default |  | description | n |  |  |

| 1.1.1                                       | .459 CORE_DIG_DL          | ANE_ | 0x3000 |         |                                                                                                                                                                   |  |  |  |  |
|---------------------------------------------|---------------------------|------|--------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| DPHY lane configuration access : read-write |                           |      |        |         |                                                                                                                                                                   |  |  |  |  |
| bits                                        | name                      | s/w  | h/w    | default | description                                                                                                                                                       |  |  |  |  |
| 0                                           | CFG_0_LP_PIN_SW<br>AP_REG | rw   | ro     | 0x0     | Swap dp and dn lines. Applies to low power mode. This field is quasi-static.  - 1'b0: positive on dp / negative on dn;  - 1'b1: positive on dn / negative on dp;  |  |  |  |  |
| 1                                           | CFG_0_HS_PIN_SW<br>AP_REG | rw   | ro     | 0x0     | Swap dp and dn lines. Applies to high speed mode. This field is quasi-static.  - 1'b0: positive on dp / negative on dn;  - 1'b1: positive on dn / negative on dp; |  |  |  |  |
| 2                                           | LOOPBACK_MODE_E<br>N      | rw   | ro     | 0x0     | Primes the lane in loopback mode by enabling the LP-TX and LP-RX at the same time. Active high. This field is quasistatic.                                        |  |  |  |  |
| 15:3                                        | RESERVED_15_3             | ro   | ro     | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                                                             |  |  |  |  |

| 1.1.1. | .460 CORE_DIG_DL                            | ANE_ |     | Reg.    | 0x3001                               |                     |                                                  |  |  |  |
|--------|---------------------------------------------|------|-----|---------|--------------------------------------|---------------------|--------------------------------------------------|--|--|--|
|        | DPHY lane configuration access : read-write |      |     |         |                                      |                     |                                                  |  |  |  |
| bits   | name                                        | s/w  | h/w | default |                                      | description         | n                                                |  |  |  |
| 0      | CFG_1_PREAMBLE_<br>EN_REG                   | rw   | ro  | 0x0     | Enables support of cation 2.0 and ab |                     | preamble (DPHY specifi-                          |  |  |  |
| 1      | CFG_1_BACKWARDS<br>_DESKEW_REG              | rw   | ro  | 0x0     | Enables internal stive high.         | skew calibration fo | or DPHY1.1 modes. Ac-                            |  |  |  |
| 2      | CFG_1_DESKEW_SU<br>PPORTED_REG              | rw   | ro  | 0x0     |                                      | ,                   | PHY specification 1.2 and sare supported. Active |  |  |  |
| 3      | CFG_1_SOT_DETEC<br>TION_REG                 | rw   | ro  | 0x0     | Selects whether s                    |                     | on (SoT) soft error is                           |  |  |  |
| 15:4   | RESERVED_15_4                               | ro   | ro  | 0x0     | Reserved for Futu                    | ire use and actua   | I reset value is 0xX                             |  |  |  |

| 1.1.1 | .461 CORE_DIG_DL                            | Reg. | 0x3002 |         |                     |               |        |  |  |  |
|-------|---------------------------------------------|------|--------|---------|---------------------|---------------|--------|--|--|--|
|       | DPHY lane configuration access : read-write |      |        |         |                     |               |        |  |  |  |
| bits  | name                                        | s/w  | h/w    | default |                     | descr         | iption |  |  |  |
| 15:0  | CFG_2_SPARE                                 | rw   | ro     | 0x0     | Spare registers for | r future use. |        |  |  |  |

| 1.1.1                                                      | .463 CORE_DIG_DL | Reg. | 0x3040 |         |                                                                                                  |                               |  |  |  |
|------------------------------------------------------------|------------------|------|--------|---------|--------------------------------------------------------------------------------------------------|-------------------------------|--|--|--|
| Low power subsystem parameters control access : read-write |                  |      |        |         |                                                                                                  |                               |  |  |  |
| bits                                                       | name             | s/w  | h/w    | default | desc                                                                                             | cription                      |  |  |  |
| 3:0                                                        | LP_0_TTAGET_REG  | rw   | ro     | 0xC     | BTA timing control. Defines t<br>mitter drives LP000 after taki<br>get timer counter (resolution | ng control of the lines. Tta- |  |  |  |

|       |                      |    |    |     | field is quasi-static. Effective timer size is LP_0_TTAGET - LP_0_TTASURE                                                                                                                              |
|-------|----------------------|----|----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4   | LP_0_TTASURE_RE<br>G | rw | ro | 0x3 | BTA timing control. Defines the time that the new transmitter waits, after the LP10 state before driving LP00. Tta-sure timer counter (resolution of 1/2 txclkesc period). This field is quasi-static. |
| 11:8  | LP_0_TTAGO_REG       | rw | ro | 0x6 | BTA timing control. Defines the time that the transmitter drives LP00 before releasing control of the lines. Tta-go timer counter (resolution of 1/2 txclkesc period). This field is quasi-static.     |
| 15:12 | LP_0_ITMINRX_RE<br>G | rw | ro | 0x4 | LP-RX pulse filter width (in dco_clk cycles). Used to reject pulses smaller than the desired size. This field is quasi-static.                                                                         |

| 1.1.1 | .464 CORE_DIG_DL                                           | ANE_ | 0x3041 |         |                                                                                                                                                                                        |  |  |  |  |
|-------|------------------------------------------------------------|------|--------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|       | Low power subsystem parameters control access : read-write |      |        |         |                                                                                                                                                                                        |  |  |  |  |
| bits  | name                                                       | s/w  | h/w    | default | description                                                                                                                                                                            |  |  |  |  |
| 7:0   | LP_1_ERRCONTENT<br>ION_THRES_REG                           | rw   | ro     | 0x10    | Error contention detection filter size (in dco_clk cycles). Defines the time that the system tolerates contention before asserting errcontentionlp* flags. This field is quasi-static. |  |  |  |  |
| 15:8  | LP_1_LPTX_PON_T<br>IMER_REG                                | rw   | ro     | 0x80    | LP-TX power on timer (in txclkesc cycles). Defines the time when switching from the ULP pull down back to the LP-TX driver. This field is quasi-static.                                |  |  |  |  |

| 1.1.1.465 CORE_DIG_DLANE_0_RW_LP_2 0x3042                  |                                                                           |     |     |         |                   |                   |                       |  |  |  |
|------------------------------------------------------------|---------------------------------------------------------------------------|-----|-----|---------|-------------------|-------------------|-----------------------|--|--|--|
| Low power subsystem parameters control access : read-write |                                                                           |     |     |         |                   |                   |                       |  |  |  |
| bits                                                       | name                                                                      | s/w | h/w | default |                   | descriptio        | n                     |  |  |  |
| 0                                                          | LP_2_FILTER_INP rw ro 0x1 LPRX filter input data sampling UT_SAMPLING_REG |     |     |         |                   |                   |                       |  |  |  |
| 15:1                                                       | RESERVED_15_1                                                             | ro  | ro  | 0x0     | Reserved for Futu | ure use and actua | al reset value is 0xX |  |  |  |

| 1.1.1                                         | .467 CORE_DIG_DL | Reg. 0x | 3050 |         |                                                                                                  |                   |  |  |  |  |
|-----------------------------------------------|------------------|---------|------|---------|--------------------------------------------------------------------------------------------------|-------------------|--|--|--|--|
| Low power subsystem status access : read-only |                  |         |      |         |                                                                                                  |                   |  |  |  |  |
| bits                                          | name             | s/w     | h/w  | default | description                                                                                      | description       |  |  |  |  |
| 0                                             | LP_0_HSACTIVERX  | ro      | ro   | 0x0     | Signal which indicates that the HS ent LP00 has been observed. Active high.                      |                   |  |  |  |  |
| 1                                             | LP_0_RXHSRQST    | ro      | ro   | 0x0     | Signal which indicates that the HS entry transition LP11 -> LP01 has been observed. Active high. |                   |  |  |  |  |
| 15:2                                          | RESERVED_15_2    | ro      | ro   | 0x0     | Reserved for Future use and actual re                                                            | eset value is 0xX |  |  |  |  |

| 1.1.1. | 1.1.1.468 CORE_DIG_DLANE_0_R_LP_1 0x3051      |     |     |         |                                                                                                                                           |                       |                                              |  |  |  |  |
|--------|-----------------------------------------------|-----|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------------------------|--|--|--|--|
|        | Low power subsystem status access : read-only |     |     |         |                                                                                                                                           |                       |                                              |  |  |  |  |
| bits   | name                                          | s/w | h/w | default |                                                                                                                                           | description           | า                                            |  |  |  |  |
| 3:0    | LP_1_STATE_BTA                                | ro  | ro  | 0x0     | BTA FSM state variable observability. CDC can prevent for observability of all states. Available through OCLA in propsynchronous fashion. |                       |                                              |  |  |  |  |
| 7:4    | LP_1_STATE_LPRX                               | ro  | ro  | 0x0     |                                                                                                                                           | of all states. Availa | bility. CDC can prevent able through OCLA in |  |  |  |  |
| 12:8   | LP_1_STATE_LPTX                               | ro  | ro  | 0x0     |                                                                                                                                           | of all states. Availa | oility. CDC can prevent able through OCLA in |  |  |  |  |
| 15:13  | RESERVED_15_13                                | ro  | ro  | 0x0     | Reserved for Futu                                                                                                                         | ire use and actua     | I reset value is 0xX                         |  |  |  |  |

Copyright 2020 Cruise LLC Page 156 of 193

| 1.1.1                                             | 1.1.1.470 CORE_DIG_DLANE_0_R_HS_TX_0 0x3070 |           |           |                |                                        |  |  |  |  |  |  |  |
|---------------------------------------------------|---------------------------------------------|-----------|-----------|----------------|----------------------------------------|--|--|--|--|--|--|--|
| High speed TX subsystem status access : read-only |                                             |           |           |                |                                        |  |  |  |  |  |  |  |
|                                                   | bits name s/w h/w default description       |           |           |                |                                        |  |  |  |  |  |  |  |
| bits                                              | name                                        | s/w       | h/w       | default        | description                            |  |  |  |  |  |  |  |
| bits<br>3:0                                       | name<br>STATE_DHSTX                         | s/w<br>ro | h/w<br>ro | default<br>0x0 | description HS-TX word clock FSM state |  |  |  |  |  |  |  |
|                                                   |                                             |           |           |                | 1                                      |  |  |  |  |  |  |  |

| 1.1.1.                                                                                                                                                                                              | 472 CORE_DIG_DL            | 0 Reg. 0x3080 |     |         |                                                                                                                                                                         |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| High speed RX subsystem parameters control access : read-write                                                                                                                                      |                            |               |     |         |                                                                                                                                                                         |  |  |  |  |
| bits                                                                                                                                                                                                | name                       | s/w           | h/w | default | description                                                                                                                                                             |  |  |  |  |
| 7:0                                                                                                                                                                                                 | HS_RX_0_TCLKSET<br>TLE_REG | rw            | ro  | 0x1D    | DPHY Tclk-settle timer counter (dco_clk cycles). Defines the time interval between the detection of the LP01 -> LP00 transition and the enabling of the reception logic |  |  |  |  |
| 15:8 HS_RX_0_THSSETT rw ro 0x9 DPHY Ths-settle timer counter (dco_clk cycles). Defines the time interval between the detection of the LP01 -> LP00 transition and the enabling of the HS data path. |                            |               |     |         |                                                                                                                                                                         |  |  |  |  |

| 1.1.1                                                                                                                                                                | .473 CORE_DIG_DL                   | Reg. | 0x3081 |         |  |                                                                                         |   |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------|--------|---------|--|-----------------------------------------------------------------------------------------|---|--|--|
| High speed RX subsystem parameters control access : read-write                                                                                                       |                                    |      |        |         |  |                                                                                         |   |  |  |
| bits                                                                                                                                                                 | name                               | s/w  | h/w    | default |  | description                                                                             | n |  |  |
| 7:0                                                                                                                                                                  | HS_RX_1_FILTER_<br>SIZE_DESKEW_REG | rw   | ro     | 0x10    |  | m filter size (word clock cycles). Corre-<br>ımber of samples used to assess the qualit |   |  |  |
| 15:8 HS_RX_1_FILTER_ rw ro 0x40 Skew calibration algorithm filter size (word_clk cycles) responds to the number of samples used to asses quality of a phase setting. |                                    |      |        |         |  |                                                                                         |   |  |  |

| 1.1.1 | 1.1.1.474 CORE_DIG_DLANE_0_RW_HS_RX_2 0x3082 |        |         |         |                                                                                                           |                    |                            |  |  |  |  |
|-------|----------------------------------------------|--------|---------|---------|-----------------------------------------------------------------------------------------------------------|--------------------|----------------------------|--|--|--|--|
| _     | speed RX subsystem parass : read-write       | ameter | s contr | ol      |                                                                                                           |                    |                            |  |  |  |  |
| bits  | name                                         | s/w    | h/w     | default |                                                                                                           | description        | n                          |  |  |  |  |
| 2:0   | HS_RX_2_LATENCY<br>_DESKEW_REG               | rw     | ro      | 0x3     | Number of cycles<br>during deskew (w                                                                      |                    | ount for the AFE's latency |  |  |  |  |
| 4:3   | HS_RX_2_LATENCY<br>_SKEWCAL_REG              | rw     | ro      | 0x3     | Number of cycles to wait for to account for the AFE's latency during skew calibration (word clock cycles) |                    |                            |  |  |  |  |
| 6:5   | HS_RX_2_JUMP2ST<br>EPS_SKEWCAL_REG           | rw     | ro      | 0x0     | How many phase settings to jump after detecting the edge during skew calibration algorithm                |                    |                            |  |  |  |  |
| 7     | HS_RX_2_POLARIT<br>Y_SKEWCAL_REG             | rw     | ro      | 0x1     | Inverts the data from the AFE's polarity during skew calibration. (Active high)                           |                    |                            |  |  |  |  |
| 8     | HS_RX_2_RECAL_S<br>KEWCAL_REG                | rw     | ro      | 0x0     | Signal used to trig                                                                                       | ger a skew recal   | ibration. (Active high)    |  |  |  |  |
| 9     | HS_RX_2_UPDATE_<br>SETTINGS_DESKEW<br>_REG   | rw     | ro      | 0x1     | Signal used to up tive high)                                                                              | date the deskew    | algorithm's settings (Ac-  |  |  |  |  |
| 10    | HS_RX_2_UPDATE_<br>SETTINGS_SKEWCA<br>L_REG  | rw     | ro      | 0x1     | Signal used to up-<br>tings (Active high)                                                                 |                    | libration algorithm's set- |  |  |  |  |
| 11    | HS_RX_2_IGNORE_<br>ALTERNCAL_REG             | rw     | ro      | 0x0     | Signal used to ign high)                                                                                  | ore alternate cali | bration patterns. (Active  |  |  |  |  |
| 12    | HS_RX_2_ROUNDUP<br>_DESKEW_REG               | rw     | ro      | 0x1     | Selects whether to<br>(Active high)                                                                       | o average the fina | al calibration result up   |  |  |  |  |
| 15:13 | RESERVED_15_13                               | ro     | ro      | 0x0     | Reserved for Futu                                                                                         | ire use and actua  | Il reset value is 0xX      |  |  |  |  |

| 1.1.1                                                          | .475 CORE_DIG_DL                   | ANE_ | _3  | Reg.    | 0x3083                                                                                                              |                     |                          |  |  |  |
|----------------------------------------------------------------|------------------------------------|------|-----|---------|---------------------------------------------------------------------------------------------------------------------|---------------------|--------------------------|--|--|--|
| High speed RX subsystem parameters control access : read-write |                                    |      |     |         |                                                                                                                     |                     |                          |  |  |  |
| bits                                                           | name                               | s/w  | h/w | default |                                                                                                                     | description         | 1                        |  |  |  |
| 3:0                                                            | HS_RX_3_STEP_SI<br>ZE_DESKEW_REG   | rw   | ro  | 0x2     | Size of the deske                                                                                                   | w algorithm's pha   | se settings step.        |  |  |  |
| 9:4                                                            | HS_RX_3_FJUMP_D<br>ESKEW_REG       | rw   | ro  | 0x1     | After detecting the left edge this bus selects how many phases to jump during the deskew algorithm. In phase steps. |                     |                          |  |  |  |
| 12:10                                                          | HS_RX_3_SHIFT_S<br>TEP_DESKEW_REG  | rw   | ro  | 0x1     | Shift step size for phase steps.                                                                                    | fine calibration of | the deskew algorithm. In |  |  |  |
| 15:13                                                          | HS_RX_3_SHRINK_<br>STEP_DESKEW_REG | rw   | ro  | 0x1     | Shrink step size for the size of the steps.                                                                         | or fine calibration | of the deskew algorithm. |  |  |  |

| 1.1.1                                                          | 1.1.1.476 CORE_DIG_DLANE_0_RW_HS_RX_4 0x3084 |     |     |         |  |            |   |  |  |  |  |
|----------------------------------------------------------------|----------------------------------------------|-----|-----|---------|--|------------|---|--|--|--|--|
| High speed RX subsystem parameters control access : read-write |                                              |     |     |         |  |            |   |  |  |  |  |
|                                                                |                                              |     |     |         |  |            |   |  |  |  |  |
| bits                                                           | name                                         | s/w | h/w | default |  | descriptio | n |  |  |  |  |

| 1.1.1                                                          | 1.1.1.477 CORE_DIG_DLANE_0_RW_HS_RX_5 0x3085 |     |     |         |                                                                  |                   |                       |  |  |  |  |
|----------------------------------------------------------------|----------------------------------------------|-----|-----|---------|------------------------------------------------------------------|-------------------|-----------------------|--|--|--|--|
| High speed RX subsystem parameters control access : read-write |                                              |     |     |         |                                                                  |                   |                       |  |  |  |  |
| bits                                                           | name                                         | s/w | h/w | default |                                                                  | descriptio        | n                     |  |  |  |  |
| 10:0                                                           | HS_RX_5_DDL_LEF<br>T_INIT_REG                | rw  | ro  | 0x0     | Initial DDL setting for the left pointer of the deskew algorithm |                   |                       |  |  |  |  |
| 15:11                                                          | RESERVED_15_11                               | ro  | ro  | 0x0     | Reserved for Futu                                                | ire use and actua | al reset value is 0xX |  |  |  |  |

| 1.1.1.                                                         | 478 CORE_DIG_DL                            | Reg.                                                                        | 0x3086 |         |                   |                   |                       |  |  |  |
|----------------------------------------------------------------|--------------------------------------------|-----------------------------------------------------------------------------|--------|---------|-------------------|-------------------|-----------------------|--|--|--|
| High speed RX subsystem parameters control access : read-write |                                            |                                                                             |        |         |                   |                   |                       |  |  |  |
| bits                                                           | name                                       | s/w                                                                         | h/w    | default |                   | descriptio        | n                     |  |  |  |
| 10:0                                                           | HS_RX_6_MIN_EYE<br>_OPENING_DESKEW<br>_REG | 6_MIN_EYE rw ro 0x2D Minimum eye opening after deskew algorithm is complete |        |         |                   |                   |                       |  |  |  |
| 15:11                                                          | RESERVED_15_11                             | ro                                                                          | ro     | 0x0     | Reserved for Futu | ure use and actua | Il reset value is 0xX |  |  |  |

| 1.1.1.                                                         | I.1.1.479 CORE_DIG_DLANE_0_RW_HS_RX_7 0x3087 |     |     |         |                                            |                           |                                                       |  |  |  |  |
|----------------------------------------------------------------|----------------------------------------------|-----|-----|---------|--------------------------------------------|---------------------------|-------------------------------------------------------|--|--|--|--|
| High speed RX subsystem parameters control access : read-write |                                              |     |     |         |                                            |                           |                                                       |  |  |  |  |
| bits                                                           | name                                         | s/w | h/w | default |                                            | description               | า                                                     |  |  |  |  |
| 7:0                                                            | HS_RX_7_TCLKMIS<br>S_REG                     | rw  | ro  | 0x6     | mum time with ab<br>This field is quasi-   | sence of clock be static. | cles). Defines the mini-<br>fore flagging clock miss. |  |  |  |  |
| 8                                                              | HS_RX_7_INVORDE<br>R_RX_REG                  | rw  | ro  | 0x1     | Signal used to inv<br>high). This field is |                           | eception order (Active                                |  |  |  |  |
| 9                                                              | HS_RX_7_INITIAL<br>_CALIBRATION_RE<br>G      | rw  | ro  | 0x1     | Select deskew ini<br>periodic calibratio   | `                         | tive high) If 0 triggers a                            |  |  |  |  |
| 10                                                             | HS_RX_7_THSEXIT<br>_MIN_REG                  | rw  | ro  | 0x0     |                                            |                           | er bitrates if bursts re-<br>s field is quasi-static. |  |  |  |  |

| 12:11 | HS_RX_7_DESKEW_<br>CNF_REG                | rw | ro | 0x3 | Deskew pattern length configuration for aligner's pattern search. Used for debug purposes. This field is quasi-static.  - 2'b00 - Minimum deskew pattern length of 10 bits  - 2'b01 - Minimum deskew pattern length of 12 bits  - 2'b10 - Minimum deskew pattern length of 14 bits  - 2'b11 - Minimum deskew pattern length of 16 bits (default) |
|-------|-------------------------------------------|----|----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13    | HS_RX_7_DESKEW_<br>AUTO_ALGO_SEL_R<br>EG  | rw | ro | 0x1 | Select manual or automatic deskew algorithm selection 1'b0 - Manual control of the algorithm. HS_RX_7_INITIAL_CALIBRATION_REG selects whether to run an initial calibration or a fine calibration 1'b1 - Automatic control of the algorithm. After the first successful initial calibration always run a fine one.                               |
| 14    | HS_RX_7_DESKEW_<br>REARM_INITIAL_R<br>EG  | rw | ro | 0x0 | Allows running an initial calibration after a previous successful one when in automatic mode. This feature shall be used in continuous clock mode.                                                                                                                                                                                               |
| 15    | HS_RX_7_SELECT_<br>ALTERNATE_ALGO_<br>REG | rw | ro | 0x0 | Selects which algorithm is triggered by the alternate calibration pattern 1'b0 - Triggers coarse calibration - 1'b1 - Triggers fine calibration                                                                                                                                                                                                  |

| 1.1.1. | 1.1.1.480 CORE_DIG_DLANE_0_RW_HS_RX_8 0x3088                   |    |    |     |                                                                      |  |  |  |  |  |  |
|--------|----------------------------------------------------------------|----|----|-----|----------------------------------------------------------------------|--|--|--|--|--|--|
|        | High speed RX subsystem parameters control access : read-write |    |    |     |                                                                      |  |  |  |  |  |  |
| bits   | s name s/w h/w default description                             |    |    |     |                                                                      |  |  |  |  |  |  |
| 0      | HS_RX_8_FILTER_<br>DITHERING_EN_RE<br>G                        | rw | ro | 0x0 | Enable dithering to the deskew algorithm's filter size (Active high) |  |  |  |  |  |  |
| 8:1    | HS_RX_8_START_D<br>ELAY_REG                                    | rw | ro | 0x0 | Selects an initial delay for the deskew algorithm (word_clk cycles)  |  |  |  |  |  |  |
| 9      | HS_ALIGN_BYPASS<br>_REG                                        | rw | ro | 0x0 | Bypasses alignment and sync detection.                               |  |  |  |  |  |  |
| 15:10  | RESERVED_15_10                                                 | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                |  |  |  |  |  |  |

| 1.1.1 | .1.1.481 CORE_DIG_DLANE_0_RW_HS_RX_9 0x3089                    |     |     |         |                                                                                                                         |  |  |  |  |  |
|-------|----------------------------------------------------------------|-----|-----|---------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| _     | High speed RX subsystem parameters control access : read-write |     |     |         |                                                                                                                         |  |  |  |  |  |
| bits  | name                                                           | s/w | h/w | default | description                                                                                                             |  |  |  |  |  |
| 10:0  | HS_RX_9_PHASE_B<br>OUND_REG                                    | rw  | ro  | 0xFF    | Maximum phase allowed during Deskew algorithm                                                                           |  |  |  |  |  |
| 11    | HS_RX_9_EQUALIZ<br>ATION_RESTORE_C<br>OARSE_VALUES_RE<br>G     | rw  | ro  | 0x0     | Restore deskew coarse calibration results at the beginning of each fine tuning calibration. This field is quasi-static. |  |  |  |  |  |
| 12    | HS_RX_9_EQUALIZ<br>ATION_BYPASS_FS<br>M_STATES_REG             | rw  | ro  | 0x0     | Bypass certain states of the fine tuning algorithm FSM. This field is quasi-static.                                     |  |  |  |  |  |
| 13    | HS_RX_9_EQUALIZ<br>ATION_ENABLE_RE<br>G                        | rw  | ro  | 0x0     | Enables RX Equalization for deskew fine tuning algorithm. This field is quasi-static.                                   |  |  |  |  |  |
| 14    | HS_RX_9_EQUALIZ<br>ATION_DIVIDE_FI<br>LTER_SIZE_REG            | rw  | ro  | 0x0     | Divide filter size maximum value by 4 for deskew fine tuning algorithm. This field is quasi-static.                     |  |  |  |  |  |
| 15    | RESERVED_15_15                                                 | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                   |  |  |  |  |  |

| 1.1.1 | 1.1.1.482 CORE_DIG_DLANE_0_RW_HS_RX_10 0x308A                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |         |  |             |   |  |  |  |  |
|-------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------|--|-------------|---|--|--|--|--|
| _     | High speed RX subsystem parameters control access : read-write |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |         |  |             |   |  |  |  |  |
| bits  | name                                                           | s/w                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | h/w | default |  | description | n |  |  |  |  |
| 10:0  | HS_RX_10_DDL_MI<br>D_INIT_REG                                  | 5.00 10.00 December 2000 Decem |     |         |  |             |   |  |  |  |  |

| 1.1.1                                                          | 483 CORE_DIG_DL                 | ANE_ | .11 Reg. | ı       | 0x308B                         |                |                         |  |
|----------------------------------------------------------------|---------------------------------|------|----------|---------|--------------------------------|----------------|-------------------------|--|
| High speed RX subsystem parameters control access : read-write |                                 |      |          |         |                                |                |                         |  |
| bits                                                           | name                            | s/w  | h/w      | default |                                | description    | า                       |  |
| 10:0                                                           | HS_RX_11_DDL_RI<br>GHT_INIT_REG | rw   | ro       | 0x2     | Initial DDL setting for trithm | the right poin | ter of the deskew algo- |  |
| 15:11                                                          | RESERVED_15_11                  | ro   | ro       | 0x0     | Reserved for Future u          | se and actua   | I reset value is 0xX    |  |

| 1.1.1                                                          | .484 CORE_DIG_DL                        | Reg. | 0x308C |         |                   |                   |                                                                               |  |  |
|----------------------------------------------------------------|-----------------------------------------|------|--------|---------|-------------------|-------------------|-------------------------------------------------------------------------------|--|--|
| High speed RX subsystem parameters control access : read-write |                                         |      |        |         |                   |                   |                                                                               |  |  |
| bits                                                           | name                                    | s/w  | h/w    | default |                   | description       | n                                                                             |  |  |
| 7:0                                                            | HS_RX_12_WINDOW<br>_SIZE_DESKEW_RE<br>G | rw   | ro     | 0x3     | consecutive good  | settings needed   | nsists of the number of<br>to detect the left edge.<br>on (word clock cycles) |  |  |
| 15:8                                                           | RESERVED_15_8                           | ro   | ro     | 0x0     | Reserved for Futu | ire use and actua | Il reset value is 0xX                                                         |  |  |

| 1.1.1                                             | .486 CORE_DIG_DL      | 0x3090 |     |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|---------------------------------------------------|-----------------------|--------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| High speed RX subsystem status access : read-only |                       |        |     |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| bits                                              | name                  | s/w    | h/w | default | description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| 0                                                 | DESKEWCALDONE         | ro     | ro  | 0x0     | Signals that the skew calibration has completed. (Active high)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 1                                                 | DESKEWCALFAILED       | ro     | ro  | 0x0     | Signals a skew calibration with errors (Active high)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| 9:2                                               | DESKEW_CAL_STAT<br>US | ro     | ro  | 0x0     | Bus with status information of the deskew algorithm.  - [0] - signals that the deskew algorithm has finished;  - [1] - signals that an initial calibration has finished successfully;  - [2] - signals that an initial calibration has finished with an unsatisfactory eye size;  - [3] - signals that an initial calibration has failed;  - [4] - signals that a fine calibration has finished with convergence;  - [5] - signals that a fine calibration ran out of time but found a new best setting;  - [6] - signals that a fine calibration ran out of time with no best setting;  - [7] - signals that during either calibration the phase setting went out of bounds. |  |  |  |  |
| 15:10                                             | RESERVED_15_10        | ro     | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |

| 1.1.1 | 1.1.1.487 CORE_DIG_DLANE_0_R_HS_RX_1 0x3091       |     |     |         |                                          |             |                        |  |  |  |  |
|-------|---------------------------------------------------|-----|-----|---------|------------------------------------------|-------------|------------------------|--|--|--|--|
|       | High speed RX subsystem status access : read-only |     |     |         |                                          |             |                        |  |  |  |  |
| bits  | name                                              | s/w | h/w | default |                                          | description | n                      |  |  |  |  |
| 15:0  | DESKEWCALTIME                                     | ro  | ro  | 0x0     | Bus containing in<br>calibration took (v |             | many cycles the deskew |  |  |  |  |

| 1.1.1.488               | .1.1.488 CORE_DIG_DLANE_0_R_HS_RX_2 0x3092 |        |     |         |  |      |         |  |  |  |
|-------------------------|--------------------------------------------|--------|-----|---------|--|------|---------|--|--|--|
| High spee<br>access : r | ed RX subsystem sead-only                  | status |     |         |  |      |         |  |  |  |
| bits                    | name                                       | s/w    | h/w | default |  | desc | ription |  |  |  |

| 7:0  | DESKEW_STATE  | ro | ro | 0xA0 | Deskew algorithm FSM's state                          |
|------|---------------|----|----|------|-------------------------------------------------------|
| 15:8 | RESERVED_15_8 | ro | ro | 0x0  | Reserved for Future use and actual reset value is 0xX |

| 1.1.1 | .489 CORE_DIG_DL                                  | ANE_ | Re  | ·g.     | 0x3093               |                  |                         |  |  |  |  |
|-------|---------------------------------------------------|------|-----|---------|----------------------|------------------|-------------------------|--|--|--|--|
|       | High speed RX subsystem status access : read-only |      |     |         |                      |                  |                         |  |  |  |  |
| bits  | name                                              | s/w  | h/w | default |                      | description      | า                       |  |  |  |  |
| 3:0   | DESKEW_PREV_ACT ION                               | ro   | ro  | 0x0     | Deskew algorithm pr  | revious action   |                         |  |  |  |  |
| 4     | DESKEW_PREV_RES<br>ULT                            | ro   | ro  | 0x0     | Deskew algorithm pr  | revious action's | s result                |  |  |  |  |
| 8:5   | DESKEW_CURR_ACT ION                               | ro   | ro  | 0x0     | Deskew algorithm cu  | urrent action    |                         |  |  |  |  |
| 9     | DESKEW_FAILED_L<br>EFT                            | ro   | ro  | 0x0     | Result of the deskey | v algorithm left | pointers' comparison    |  |  |  |  |
| 10    | DESKEW_FAILED_R<br>IGHT                           | ro   | ro  | 0x0     | Result of the deskey | v algorithm righ | t pointers' comparison  |  |  |  |  |
| 11    | DESKEW_ALL_DIFF                                   | ro   | ro  | 0x0     | Result of the deskey | v algorithm thre | ee pointers' comparison |  |  |  |  |
| 15:12 | RESERVED_15_12                                    | ro   | ro  | 0x0     | Reserved for Future  | use and actua    | I reset value is 0xX    |  |  |  |  |

| 1.1.1                                             | .1.1.490 CORE_DIG_DLANE_0_R_HS_RX_4 0x3094 |     |     |         |                                 |  |  |  |  |  |
|---------------------------------------------------|--------------------------------------------|-----|-----|---------|---------------------------------|--|--|--|--|--|
| High speed RX subsystem status access : read-only |                                            |     |     |         |                                 |  |  |  |  |  |
| bits                                              | name                                       | s/w | h/w | default | description                     |  |  |  |  |  |
| 7:0                                               | EDGE1POINTER_SK<br>EWCAL                   | ro  | ro  | 0x0     | Skewcal algorithm's first edge  |  |  |  |  |  |
| 15:8                                              | EDGE2POINTER_SK<br>EWCAL                   | ro  | ro  | 0x0     | Skewcal algorithm's second edge |  |  |  |  |  |

| 1.1.1                                                          | .492 CORE_DIG_DL | Reg. | 0x3100 |         |  |             |   |  |
|----------------------------------------------------------------|------------------|------|--------|---------|--|-------------|---|--|
| High speed TX subsystem parameters control access : read-write |                  |      |        |         |  |             |   |  |
| bits                                                           | name             | s/w  | h/w    | default |  | description | n |  |
| 15:0                                                           | · ·              |      |        |         |  |             |   |  |

| 1.1.1                                                          | 1.1.1.493 CORE_DIG_DLANE_0_RW_HS_TX_1 0x3101 |     |     |         |  |             |   |  |  |  |
|----------------------------------------------------------------|----------------------------------------------|-----|-----|---------|--|-------------|---|--|--|--|
| High speed TX subsystem parameters control access : read-write |                                              |     |     |         |  |             |   |  |  |  |
| bits                                                           | name                                         | s/w | h/w | default |  | description | n |  |  |  |
| 15:0                                                           | ·                                            |     |     |         |  |             |   |  |  |  |

| 1.1.1.                                                         | 1.1.1.494 CORE_DIG_DLANE_0_RW_HS_TX_2 0x3102                                                                                                              |     |     |         |           |    |  |  |  |
|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|---------|-----------|----|--|--|--|
| High speed TX subsystem parameters control access : read-write |                                                                                                                                                           |     |     |         |           |    |  |  |  |
| bits                                                           | name                                                                                                                                                      | s/w | h/w | default | descripti | on |  |  |  |
| 15:0                                                           | 15:0 HS_TX_2_TCLKPRE rw ro 0x3 Tclk-pre setting (word clock cycles). Clock lane related. This field is quasi-static. Please check table for more details. |     |     |         |           |    |  |  |  |

| 1.1.1.495 CORE_DIG_DLANE_0_RW_HS_TX_3      | Reg. | 0x3103 |
|--------------------------------------------|------|--------|
| High speed TX subsystem parameters control |      |        |

Copyright 2020 Cruise LLC Page 161 of 193

| acces | ss : read-write              |     |     |         |                                                                                                                                                                  |
|-------|------------------------------|-----|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bits  | name                         | s/w | h/w | default | description                                                                                                                                                      |
| 7:0   | HS_TX_3_TLPTXOV<br>ERLAP_REG | rw  | ro  | 0x6     | LP-TX/HS-TX drivers enable overlap (DCO clock cycles). This field is quasi-static. Please check table for more details.                                          |
| 8     | HS_TX_3_INVORDE<br>R_TX_REG  | rw  | ro  | 0x0     | Invert TX data's MSB to LSB transmission order. Active high. This field is quasi-static.                                                                         |
| 9     | HS_TX_3_STATE_O<br>VR_EN_REG | rw  | ro  | 0x0     | HS-TX FSM state (word clock) override enable. Active high. Used for debug purposes.                                                                              |
| 13:10 | HS_TX_3_STATE_O<br>VR_REG    | rw  | ro  | 0x0     | HS-TX FSM state (word clock) override value. Used for debug purposes.                                                                                            |
| 14    | HS_TX_3_HSDIREC<br>T_REG     | rw  | ro  | 0x0     | Reserved.                                                                                                                                                        |
| 15    | HS_TX_3_PIN_SWA<br>P_REG     | rw  | ro  | 0x0     | Swap dp and dn lines. Applies to high speed mode. This field is quasi-static.  - 1'b0: positive on dp / negative on dn; - 1'b1: positive on dn / negative on dp; |

| 1.1.1                                                          | 1.1.1.496 CORE_DIG_DLANE_0_RW_HS_TX_4 0x3104                                                                                         |     |     |         |  |             |   |  |  |
|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----|-----|---------|--|-------------|---|--|--|
| High speed TX subsystem parameters control access : read-write |                                                                                                                                      |     |     |         |  |             |   |  |  |
| bits                                                           | name                                                                                                                                 | s/w | h/w | default |  | description | n |  |  |
| 15:0                                                           | 15:0 HS_TX_4_TLPX_DC rw ro 0x7 Tlpx value (DCO clock cycles). This field is quasi-static. O_REG Please check table for more details. |     |     |         |  |             |   |  |  |

| 1.1.1                                                          | 1.1.1.497 CORE_DIG_DLANE_0_RW_HS_TX_5 0x3105 |     |     |         |  |            |   |  |  |
|----------------------------------------------------------------|----------------------------------------------|-----|-----|---------|--|------------|---|--|--|
| High speed TX subsystem parameters control access : read-write |                                              |     |     |         |  |            |   |  |  |
| bits                                                           | name                                         | s/w | h/w | default |  | descriptio | n |  |  |
| 15:0                                                           | ·                                            |     |     |         |  |            |   |  |  |

| 1.1.1                                                          | 1.1.1.498 CORE_DIG_DLANE_0_RW_HS_TX_6 0x3106 |     |     |         |                                                  |             |   |  |  |
|----------------------------------------------------------------|----------------------------------------------|-----|-----|---------|--------------------------------------------------|-------------|---|--|--|
| High speed TX subsystem parameters control access : read-write |                                              |     |     |         |                                                  |             |   |  |  |
| bits                                                           | name                                         | s/w | h/w | default |                                                  | description | n |  |  |
| 15:0                                                           | HS_TX_6_TLP11EN<br>D_DCO_REG                 | rw  | ro  | 0xA     | HS2LP final LP11 settil quasi-static. Please che |             |   |  |  |

| 1.1.1                                                          | 1.1.1.499 CORE_DIG_DLANE_0_RW_HS_TX_7 0x3107 |     |     |         |                                                                                    |  |  |  |  |
|----------------------------------------------------------------|----------------------------------------------|-----|-----|---------|------------------------------------------------------------------------------------|--|--|--|--|
| High speed TX subsystem parameters control access : read-write |                                              |     |     |         |                                                                                    |  |  |  |  |
| bits                                                           | name                                         | s/w | h/w | default | description                                                                        |  |  |  |  |
| 8:0                                                            | HS_TX_7_ALTCALS<br>EED_REG                   | rw  | ro  | 0xFF    | Alternate calibration PRBS seed. Used for debug purposes.                          |  |  |  |  |
| 9                                                              | HS_TX_7_STATE_D<br>CO_OVR_EN_REG             | rw  | ro  | 0x0     | HS-TX FSM state (DCO clock) override enable. Active high. Used for debug purposes. |  |  |  |  |
| 13:10                                                          | HS_TX_7_STATE_D<br>CO_OVR_VAL_REG            | rw  | ro  | 0x0     | HS-TX FSM state (DCO clock) override value. Used for debug purposes.               |  |  |  |  |
| 15:14                                                          | RESERVED_15_14                               | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                              |  |  |  |  |

| 1.1.1.500 CORE_DIG_DLANE_0_RW_HS_TX_8                         | Reg. | 0x3108 |
|---------------------------------------------------------------|------|--------|
| High speed TX subsystem parameters control access: read-write |      |        |

| bits | name                     | s/w | h/w | default | description                                                                                                                 |
|------|--------------------------|-----|-----|---------|-----------------------------------------------------------------------------------------------------------------------------|
| 15:0 | HS_TX_8_TCLKPOS<br>T_REG | rw  | ro  | 0x1C    | Tclk-post setting (word clock cycles). Clock lane related. This field is quasi-static. Please check table for more details. |

| 1.1.1 | 1.1.1.501 CORE_DIG_DLANE_0_RW_HS_TX_9 0x3109                   |     |     |         |  |            |   |  |  |
|-------|----------------------------------------------------------------|-----|-----|---------|--|------------|---|--|--|
| _     | High speed TX subsystem parameters control access : read-write |     |     |         |  |            |   |  |  |
| bits  | name                                                           | s/w | h/w | default |  | descriptio | n |  |  |
| 15:0  | I I                                                            |     |     |         |  |            |   |  |  |

| 1.1.1                                                          | 1.1.1.502 CORE_DIG_DLANE_0_RW_HS_TX_10 0x310A                                                                                                  |     |     |         |  |             |   |  |  |  |  |
|----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|---------|--|-------------|---|--|--|--|--|
| High speed TX subsystem parameters control access : read-write |                                                                                                                                                |     |     |         |  |             |   |  |  |  |  |
| bits                                                           | name                                                                                                                                           | s/w | h/w | default |  | description | n |  |  |  |  |
| 15:0                                                           | 15:0 HS_TX_10_TLP11I rw ro 0xA LP2HS initial LP11 setting (DCO clock cycles). This field is quasi-static. Please check table for more details. |     |     |         |  |             |   |  |  |  |  |

| 1.1.1                                                          | 1.1.1.503 CORE_DIG_DLANE_0_RW_HS_TX_11 0x310B |     |     |         |  |             |   |  |  |  |  |  |
|----------------------------------------------------------------|-----------------------------------------------|-----|-----|---------|--|-------------|---|--|--|--|--|--|
| High speed TX subsystem parameters control access : read-write |                                               |     |     |         |  |             |   |  |  |  |  |  |
| bits                                                           | name                                          | s/w | h/w | default |  | description | n |  |  |  |  |  |
| 15:0 HS_TX_11_TPREAM rw ro 0x7 Reserved. BLE_REG               |                                               |     |     |         |  |             |   |  |  |  |  |  |

| 1.1.1.                                                         | 1.1.1.504 CORE_DIG_DLANE_0_RW_HS_TX_12 0x310C |     |     |         |  |             |   |  |  |  |  |
|----------------------------------------------------------------|-----------------------------------------------|-----|-----|---------|--|-------------|---|--|--|--|--|
| High speed TX subsystem parameters control access : read-write |                                               |     |     |         |  |             |   |  |  |  |  |
| bits                                                           | name                                          | s/w | h/w | default |  | description | n |  |  |  |  |
| 15:0                                                           | · ·                                           |     |     |         |  |             |   |  |  |  |  |

| 1.1.1 | 1.1.1.506 CORE_DIG_DLANE_1_RW_CFG_0 0x3200  |     |     |         |                                                                                                                                                                   |  |  |  |  |  |  |
|-------|---------------------------------------------|-----|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|       | DPHY lane configuration access : read-write |     |     |         |                                                                                                                                                                   |  |  |  |  |  |  |
| bits  | name                                        | s/w | h/w | default | description                                                                                                                                                       |  |  |  |  |  |  |
| 0     | CFG_0_LP_PIN_SW<br>AP_REG                   | rw  | ro  | 0x0     | Swap dp and dn lines. Applies to low power mode. This fie is quasi-static.  - 1'b0: positive on dp / negative on dn;  - 1'b1: positive on dn / negative on dp;    |  |  |  |  |  |  |
| 1     | CFG_0_HS_PIN_SW<br>AP_REG                   | rw  | ro  | 0x0     | Swap dp and dn lines. Applies to high speed mode. This field is quasi-static.  - 1'b0: positive on dp / negative on dn;  - 1'b1: positive on dn / negative on dp; |  |  |  |  |  |  |
| 2     | LOOPBACK_MODE_E<br>N                        | rw  | ro  | 0x0     | Primes the lane in loopback mode by enabling the LP-TX and LP-RX at the same time. Active high. This field is quasistatic.                                        |  |  |  |  |  |  |
| 15:3  | RESERVED_15_3                               | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                                                             |  |  |  |  |  |  |

| 1.1.1.507 CORE_DIG_DLANE_1_RW_CFG_1 | Reg. | 0x3201 |
|-------------------------------------|------|--------|
| DPHY lane configuration             |      |        |

Copyright 2020 Cruise LLC Page 163 of 193

| acces | access : read-write            |     |     |         |                                                                                                                         |  |  |  |  |  |  |
|-------|--------------------------------|-----|-----|---------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| bits  | name                           | s/w | h/w | default | description                                                                                                             |  |  |  |  |  |  |
| 0     | CFG_1_PREAMBLE_<br>EN_REG      | rw  | ro  | 0x0     | Enables support of data burst with preamble (DPHY specification 2.0 and above). Active high.                            |  |  |  |  |  |  |
| 1     | CFG_1_BACKWARDS<br>_DESKEW_REG | rw  | ro  | 0x0     | Enables internal skew calibration for DPHY1.1 modes. Active high.                                                       |  |  |  |  |  |  |
| 2     | CFG_1_DESKEW_SU<br>PPORTED_REG | rw  | ro  | 0x0     | Selects whether deskew bursts (DPHY specification 1.2 and above) with 16'hFFFF sync headers are supported. Active high. |  |  |  |  |  |  |
| 3     | CFG_1_SOT_DETEC<br>TION_REG    | rw  | ro  | 0x0     | Selects whether start of transmission (SoT) soft error is flagged. Active high.                                         |  |  |  |  |  |  |
| 15:4  | RESERVED_15_4                  | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                   |  |  |  |  |  |  |

| 1.1.1                                                      | 1.1.1.508 CORE_DIG_DLANE_1_RW_CFG_2 0x3202 |  |  |  |  |  |  |  |  |  |
|------------------------------------------------------------|--------------------------------------------|--|--|--|--|--|--|--|--|--|
| DPHY lane configuration access : read-write                |                                            |  |  |  |  |  |  |  |  |  |
| bits name s/w h/w default description                      |                                            |  |  |  |  |  |  |  |  |  |
| 15:0 CFG_2_SPARE rw ro 0x0 Spare registers for future use. |                                            |  |  |  |  |  |  |  |  |  |

| 1.1.1 | 1.1.1.510 CORE_DIG_DLANE_1_RW_LP_0 0x3240                  |     |     |         |                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
|-------|------------------------------------------------------------|-----|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|       | Low power subsystem parameters control access : read-write |     |     |         |                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| bits  | name                                                       | s/w | h/w | default | description                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| 3:0   | LP_0_TTAGET_REG                                            | rw  | ro  | 0xC     | BTA timing control. Defines the time that the new transmitter drives LP000 after taking control of the lines. Ttaget timer counter (resolution of 1/2 txclkesc period). This field is quasi-static. Effective timer size is LP_0_TTAGET - LP_0_TTASURE |  |  |  |  |  |  |
| 7:4   | LP_0_TTASURE_RE<br>G                                       | rw  | ro  | 0x3     | BTA timing control. Defines the time that the new transmitter waits, after the LP10 state before driving LP00. Tta-sure timer counter (resolution of 1/2 txclkesc period). This field is quasi-static.                                                 |  |  |  |  |  |  |
| 11:8  | LP_0_TTAGO_REG                                             | rw  | ro  | 0x6     | BTA timing control. Defines the time that the transmitter drives LP00 before releasing control of the lines. Tta-go timer counter (resolution of 1/2 txclkesc period). This field is quasi-static.                                                     |  |  |  |  |  |  |
| 15:12 | LP_0_ITMINRX_RE<br>G                                       | rw  | ro  | 0x4     | LP-RX pulse filter width (in dco_clk cycles). Used to reject pulses smaller than the desired size. This field is quasi-static.                                                                                                                         |  |  |  |  |  |  |

| 1.1.1                                                      | .511 CORE_DIG_DL                 | Reg. | 0x3241                                           |         |                     |                                                                                                                                                                                               |  |  |  |
|------------------------------------------------------------|----------------------------------|------|--------------------------------------------------|---------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Low power subsystem parameters control access : read-write |                                  |      |                                                  |         |                     |                                                                                                                                                                                               |  |  |  |
| bits                                                       | name                             | s/w  | h/w                                              | default |                     | description                                                                                                                                                                                   |  |  |  |
| 7:0                                                        | LP_1_ERRCONTENT<br>ION_THRES_REG | rw   | ro                                               | 0x10    | fines the time that | Error contention detection filter size (in dco_clk cycles). De-<br>ines the time that the system tolerates contention before<br>asserting errcontentionlp* flags. This field is quasi-static. |  |  |  |
| 15:8                                                       | LP_1_LPTX_PON_T<br>IMER_REG      |      | cycles). Defines the time down back to the LP-TX |         |                     |                                                                                                                                                                                               |  |  |  |

| 1.1.1 | 1.1.1.512 CORE_DIG_DLANE_1_RW_LP_2 0x3242                                   |     |     |         |  |             |   |  |  |  |  |
|-------|-----------------------------------------------------------------------------|-----|-----|---------|--|-------------|---|--|--|--|--|
|       | Low power subsystem parameters control access : read-write                  |     |     |         |  |             |   |  |  |  |  |
| bits  | name                                                                        | s/w | h/w | default |  | description | n |  |  |  |  |
| 0     | 0 LP_2_FILTER_INP rw ro 0x1 LPRX filter input data sampling UT_SAMPLING_REG |     |     |         |  |             |   |  |  |  |  |

| 1.1.1                                                                                                                     | .514 CORE_DIG_DL | 0x3250 |    |     |                                                                                                  |  |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------|------------------|--------|----|-----|--------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Low power subsystem status access : read-only                                                                             |                  |        |    |     |                                                                                                  |  |  |  |  |  |
| bits name s/w h/w default description                                                                                     |                  |        |    |     |                                                                                                  |  |  |  |  |  |
| 0                                                                                                                         | LP_0_HSACTIVERX  | ro     | ro | 0x0 | Signal which indicates that the HS entry transition LP01 -> LP00 has been observed. Active high. |  |  |  |  |  |
| 1 LP_0_RXHSRQST ro ro 0x0 Signal which indicates that the HS entry transition LP11 - LP01 has been observed. Active high. |                  |        |    |     |                                                                                                  |  |  |  |  |  |
| 15:2                                                                                                                      | RESERVED_15_2    | ro     | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                            |  |  |  |  |  |

| 1.1.1. | .515 CORE_DIG_DL                              | Reg. | 0x3251 |         |                                                                                                                                                 |                       |                                              |  |  |  |  |
|--------|-----------------------------------------------|------|--------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------------------------|--|--|--|--|
|        | Low power subsystem status access : read-only |      |        |         |                                                                                                                                                 |                       |                                              |  |  |  |  |
| bits   | name                                          | s/w  | h/w    | default |                                                                                                                                                 | description           | า                                            |  |  |  |  |
| 3:0    | LP_1_STATE_BTA                                | ro   | ro     | 0x0     | BTA FSM state variable observability. CDC can prevent full observability of all states. Available through OCLA in proper synchronous fashion.   |                       |                                              |  |  |  |  |
| 7:4    | LP_1_STATE_LPRX                               | ro   | ro     | 0x0     | LP-RX FSM state variable observability. CDC can prevent full observability of all states. Available through OCLA in proper synchronous fashion. |                       |                                              |  |  |  |  |
| 12:8   | LP_1_STATE_LPTX                               | ro   | ro     | 0x0     |                                                                                                                                                 | of all states. Availa | bility. CDC can prevent able through OCLA in |  |  |  |  |
| 15:13  | RESERVED_15_13                                | ro   | ro     | 0x0     | Reserved for Futu                                                                                                                               | ire use and actua     | I reset value is 0xX                         |  |  |  |  |

| 1.1.1                                             | .1.1.517 CORE_DIG_DLANE_1_R_HS_TX_0 0x3270                                        |     |     |         |                            |  |  |  |  |  |  |
|---------------------------------------------------|-----------------------------------------------------------------------------------|-----|-----|---------|----------------------------|--|--|--|--|--|--|
| High speed TX subsystem status access : read-only |                                                                                   |     |     |         |                            |  |  |  |  |  |  |
| bits                                              | name                                                                              | s/w | h/w | default | description                |  |  |  |  |  |  |
| 3:0                                               | STATE_DHSTX                                                                       | ro  | ro  | 0x0     | HS-TX word clock FSM state |  |  |  |  |  |  |
| 7:4                                               | 7:4 STATE_DCO_DHSTX ro ro 0x0 HS-TX DCO clock FSM state                           |     |     |         |                            |  |  |  |  |  |  |
| 15:8                                              | 5:8 RESERVED_15_8 ro ro 0x0 Reserved for Future use and actual reset value is 0xX |     |     |         |                            |  |  |  |  |  |  |

| 1.1.1                                                          | .519 CORE_DIG_DL           | 0x3280 |     |         |                                                                                                                                                                         |  |  |  |
|----------------------------------------------------------------|----------------------------|--------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| High speed RX subsystem parameters control access : read-write |                            |        |     |         |                                                                                                                                                                         |  |  |  |
| bits                                                           | name                       | s/w    | h/w | default | description                                                                                                                                                             |  |  |  |
| 7:0                                                            | HS_RX_0_TCLKSET<br>TLE_REG | rw     | ro  | 0x1D    | DPHY Tclk-settle timer counter (dco_clk cycles). Defines the time interval between the detection of the LP01 -> LP00 transition and the enabling of the reception logic |  |  |  |
| 15:8                                                           | HS_RX_0_THSSETT<br>LE_REG  | rw     | ro  | 0x9     | DPHY Ths-settle timer counter (dco_clk cycles). Defines the time interval between the detection of the LP01 -> LP00 transition and the enabling of the HS data path.    |  |  |  |

| 1.1.1.520 CORE_DIG_DLANE_1_RW_HS_RX_1 0x3281                   |                                    |     |     |         |  |                   |                                                     |  |  |
|----------------------------------------------------------------|------------------------------------|-----|-----|---------|--|-------------------|-----------------------------------------------------|--|--|
| High speed RX subsystem parameters control access : read-write |                                    |     |     |         |  |                   |                                                     |  |  |
| bits                                                           | name                               | s/w | h/w | default |  | descriptio        | n                                                   |  |  |
| 7:0                                                            | HS_RX_1_FILTER_<br>SIZE_DESKEW_REG | rw  | ro  | 0x10    |  | nber of samples ι | clock cycles). Corre-<br>used to assess the quality |  |  |

Copyright 2020 Cruise LLC Page 165 of 193

| 15:8 | HS_RX_1_FILTER_ | rw | ro | 0x40 | Skew calibration algorithm filter size (word_clk cycles). Cor- |
|------|-----------------|----|----|------|----------------------------------------------------------------|
|      | SIZE_SKEWCAL_RE |    |    |      | responds to the number of samples used to assess the           |
|      | G               |    |    |      | quality of a phase setting.                                    |

| 1.1.1 | .521 CORE_DIG_DL                            | ANE_   | 1_RV    | V_HS_RX_ | 2 0x3282                                                                                                  |
|-------|---------------------------------------------|--------|---------|----------|-----------------------------------------------------------------------------------------------------------|
| _     | speed RX subsystem parass : read-write      | ameter | s contr | ol       |                                                                                                           |
| bits  | name                                        | s/w    | h/w     | default  | description                                                                                               |
| 2:0   | HS_RX_2_LATENCY<br>_DESKEW_REG              | rw     | ro      | 0x3      | Number of cycles to wait for to account for the AFE's latency during deskew (word clock cycles)           |
| 4:3   | HS_RX_2_LATENCY<br>_SKEWCAL_REG             | rw     | ro      | 0x3      | Number of cycles to wait for to account for the AFE's latency during skew calibration (word clock cycles) |
| 6:5   | HS_RX_2_JUMP2ST<br>EPS_SKEWCAL_REG          | rw     | ro      | 0x0      | How many phase settings to jump after detecting the edge during skew calibration algorithm                |
| 7     | HS_RX_2_POLARIT<br>Y_SKEWCAL_REG            | rw     | ro      | 0x1      | Inverts the data from the AFE's polarity during skew calibration. (Active high)                           |
| 8     | HS_RX_2_RECAL_S<br>KEWCAL_REG               | rw     | ro      | 0x0      | Signal used to trigger a skew recalibration. (Active high)                                                |
| 9     | HS_RX_2_UPDATE_<br>SETTINGS_DESKEW<br>_REG  | rw     | ro      | 0x1      | Signal used to update the deskew algorithm's settings (Active high)                                       |
| 10    | HS_RX_2_UPDATE_<br>SETTINGS_SKEWCA<br>L_REG | rw     | ro      | 0x1      | Signal used to update the skew calibration algorithm's settings (Active high)                             |
| 11    | HS_RX_2_IGNORE_<br>ALTERNCAL_REG            | rw     | ro      | 0x0      | Signal used to ignore alternate calibration patterns. (Active high)                                       |
| 12    | HS_RX_2_ROUNDUP<br>_DESKEW_REG              | rw     | ro      | 0x1      | Selects whether to average the final calibration result up (Active high)                                  |
| 15:13 | RESERVED_15_13                              | ro     | ro      | 0x0      | Reserved for Future use and actual reset value is 0xX                                                     |

| 1.1.1                                                          | 1.1.1.522 CORE_DIG_DLANE_1_RW_HS_RX_3 0x3283 |     |     |         |                                                                                                                     |                     |                          |  |  |  |  |
|----------------------------------------------------------------|----------------------------------------------|-----|-----|---------|---------------------------------------------------------------------------------------------------------------------|---------------------|--------------------------|--|--|--|--|
| High speed RX subsystem parameters control access : read-write |                                              |     |     |         |                                                                                                                     |                     |                          |  |  |  |  |
| bits                                                           | name                                         | s/w | h/w | default |                                                                                                                     | description         | 1                        |  |  |  |  |
| 3:0                                                            | HS_RX_3_STEP_SI<br>ZE_DESKEW_REG             | rw  | ro  | 0x2     | Size of the deskew algorithm's phase settings step.                                                                 |                     |                          |  |  |  |  |
| 9:4                                                            | HS_RX_3_FJUMP_D<br>ESKEW_REG                 | rw  | ro  | 0x1     | After detecting the left edge this bus selects how many phases to jump during the deskew algorithm. In phase steps. |                     |                          |  |  |  |  |
| 12:10                                                          | HS_RX_3_SHIFT_S<br>TEP_DESKEW_REG            | rw  | ro  | 0x1     | Shift step size for phase steps.                                                                                    | fine calibration of | the deskew algorithm. In |  |  |  |  |
| 15:13                                                          | HS_RX_3_SHRINK_<br>STEP_DESKEW_REG           | rw  | ro  | 0x1     | Shrink step size for<br>In phase steps.                                                                             | or fine calibration | of the deskew algorithm. |  |  |  |  |

| 1.1.1                                                          | 1.1.1.523 CORE_DIG_DLANE_1_RW_HS_RX_4 0x3284 |     |     |         |    |           |  |  |  |  |
|----------------------------------------------------------------|----------------------------------------------|-----|-----|---------|----|-----------|--|--|--|--|
| High speed RX subsystem parameters control access : read-write |                                              |     |     |         |    |           |  |  |  |  |
|                                                                |                                              |     |     |         |    |           |  |  |  |  |
| bits                                                           | name                                         | s/w | h/w | default | de | scription |  |  |  |  |

| 1.1.1.524               | 1.1.1.524 CORE_DIG_DLANE_1_RW_HS_RX_5 0x3285 |           |         |         |  |            |   |  |  |
|-------------------------|----------------------------------------------|-----------|---------|---------|--|------------|---|--|--|
| High spee<br>access : r | ed RX subsystem p<br>ead-write               | arameters | control |         |  |            |   |  |  |
| bits                    | name                                         | s/w       | h/w     | default |  | descriptio | n |  |  |

Copyright 2020 Cruise LLC Page 166 of 193

| 10:0  | HS_RX_5_DDL_LEF | rw | ro | 0x0 | Initial DDL setting for the left pointer of the deskew algo- |
|-------|-----------------|----|----|-----|--------------------------------------------------------------|
|       | T_INIT_REG      |    |    |     | rithm                                                        |
| 15:11 | RESERVED_15_11  | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX        |

| 1.1.1.                                                         | .525 CORE_DIG_DL                           | Reg. | 0x3286 |         |                   |                                                |                      |  |  |
|----------------------------------------------------------------|--------------------------------------------|------|--------|---------|-------------------|------------------------------------------------|----------------------|--|--|
| High speed RX subsystem parameters control access : read-write |                                            |      |        |         |                   |                                                |                      |  |  |
| bits                                                           | name                                       | s/w  | h/w    | default |                   | description                                    | n                    |  |  |
| 10:0                                                           | HS_RX_6_MIN_EYE<br>_OPENING_DESKEW<br>_REG | rw   | ro     | 0x2D    |                   | v algorithm is complete error information. (in |                      |  |  |
| 15:11                                                          | RESERVED_15_11                             | ro   | ro     | 0x0     | Reserved for Futu | ire use and actua                              | I reset value is 0xX |  |  |

| 1.1.1 | .526 CORE_DIG_DL                          | ANE_   | _1_R\   | N_HS_RX_ | 7 Reg. 0x3287                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|-------|-------------------------------------------|--------|---------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|       | speed RX subsystem par<br>ss : read-write | ameter | s contr | rol      |                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| bits  | name                                      | s/w    | h/w     | default  | description                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 7:0   | HS_RX_7_TCLKMIS<br>S_REG                  | rw     | ro      | 0x6      | Tclkmiss timer counter (dco_clk cycles). Defines the minimum time with absence of clock before flagging clock miss. This field is quasi-static.                                                                                                                                                                                                                                                                                        |  |  |  |  |
| 8     | HS_RX_7_INVORDE<br>R_RX_REG               | rw     | ro      | 0x1      | Signal used to invert MSB to LSB reception order (Active high). This field is quasi-static.                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 9     | HS_RX_7_INITIAL<br>_CALIBRATION_RE<br>G   | rw     | ro      | 0x1      | Select deskew initial calibration (Active high) If 0 triggers a periodic calibration.                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| 10    | HS_RX_7_THSEXIT<br>_MIN_REG               | rw     | ro      | 0x0      | Controls lane aligner. Used for lower bitrates if bursts received have minimum Ths-exit. This field is quasi-static.                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| 12:11 | HS_RX_7_DESKEW_<br>CNF_REG                | rw     | ro      | 0x3      | Deskew pattern length configuration for aligner's pattern search. Used for debug purposes. This field is quasi-static.  - 2'b00 - Minimum deskew pattern length of 10 bits - 2'b01 - Minimum deskew pattern length of 12 bits - 2'b10 - Minimum deskew pattern length of 14 bits - 2'b11 - Minimum deskew pattern length of 16 bits (default)                                                                                          |  |  |  |  |
| 13    | HS_RX_7_DESKEW_<br>AUTO_ALGO_SEL_R<br>EG  | rw     | ro      | 0x1      | <ul> <li>2011 - Minimum deskew pattern length of 16 bits (default)</li> <li>Select manual or automatic deskew algorithm selection.</li> <li>1'b0 - Manual control of the algorithm.</li> <li>HS_RX_7_INITIAL_CALIBRATION_REG selects whether to run an initial calibration or a fine calibration.</li> <li>1'b1 - Automatic control of the algorithm. After the first successful initial calibration always run a fine one.</li> </ul> |  |  |  |  |
| 14    | HS_RX_7_DESKEW_<br>REARM_INITIAL_R<br>EG  | rw     | ro      | 0x0      | Allows running an initial calibration after a previous successful one when in automatic mode. This feature shall be used in continuous clock mode.                                                                                                                                                                                                                                                                                     |  |  |  |  |
| 15    | HS_RX_7_SELECT_<br>ALTERNATE_ALGO_<br>REG | rw     | ro      | 0x0      | Selects which algorithm is triggered by the alternate calibration pattern 1'b0 - Triggers coarse calibration - 1'b1 - Triggers fine calibration                                                                                                                                                                                                                                                                                        |  |  |  |  |

| 1.1.1                                                          | .527 CORE_DIG_DL                        | ANE_ | _8  | Reg.    | 0x3288                        |                    |                              |  |  |
|----------------------------------------------------------------|-----------------------------------------|------|-----|---------|-------------------------------|--------------------|------------------------------|--|--|
| High speed RX subsystem parameters control access : read-write |                                         |      |     |         |                               |                    |                              |  |  |
| bits                                                           | name                                    | s/w  | h/w | default |                               | description        | า                            |  |  |
| 0                                                              | HS_RX_8_FILTER_<br>DITHERING_EN_RE<br>G | rw   | ro  | 0x0     | Enable dithering thigh)       | o the deskew algo  | orithm's filter size (Active |  |  |
| 8:1                                                            | HS_RX_8_START_D<br>ELAY_REG             | rw   | ro  | 0x0     | Selects an initial of cycles) | delay for the desk | ew algorithm (word_clk       |  |  |
| 9                                                              | HS_ALIGN_BYPASS<br>_REG                 | rw   | ro  | 0x0     | Bypasses alignme              | ent and sync dete  | ction.                       |  |  |
| 15:10                                                          | RESERVED_15_10                          | ro   | ro  | 0x0     | Reserved for Futu             | re use and actua   | I reset value is 0xX         |  |  |

Copyright 2020 Cruise LLC Page 167 of 193

| 1.1.1                                 | .528 CORE_DIG_DL                                           | ANE_    | 1_RV    | _9   | Reg.                                        | 0x3289            |                                                   |  |  |  |
|---------------------------------------|------------------------------------------------------------|---------|---------|------|---------------------------------------------|-------------------|---------------------------------------------------|--|--|--|
| _                                     | speed RX subsystem parass : read-write                     | ameters | s contr | ol   |                                             |                   |                                                   |  |  |  |
| bits name s/w h/w default description |                                                            |         |         |      |                                             |                   |                                                   |  |  |  |
| 10:0                                  | HS_RX_9_PHASE_B<br>OUND_REG                                | rw      | ro      | 0xFF | Maximum phase                               | allowed during D  | eskew algorithm                                   |  |  |  |
| 11                                    | HS_RX_9_EQUALIZ<br>ATION_RESTORE_C<br>OARSE_VALUES_RE<br>G | rw      | ro      | 0x0  |                                             |                   | results at the beginning s field is quasi-static. |  |  |  |
| 12                                    | HS_RX_9_EQUALIZ<br>ATION_BYPASS_FS<br>M_STATES_REG         | rw      | ro      | 0x0  | Bypass certain st<br>field is quasi-stati   |                   | ining algorithm FSM. This                         |  |  |  |
| 13                                    | HS_RX_9_EQUALIZ<br>ATION_ENABLE_RE<br>G                    | rw      | ro      | 0x0  | Enables RX Equa<br>This field is quasi      |                   | ew fine tuning algorithm.                         |  |  |  |
| 14                                    | HS_RX_9_EQUALIZ<br>ATION_DIVIDE_FI<br>LTER_SIZE_REG        | rw      | ro      | 0x0  | Divide filter size n<br>algorithm. This fie |                   | y 4 for deskew fine tuning                        |  |  |  |
| 15                                    | RESERVED_15_15                                             | ro      | ro      | 0x0  | Reserved for Futu                           | ire use and actua | al reset value is 0xX                             |  |  |  |

| 1.1.1                                                          | .1.1.529 CORE_DIG_DLANE_1_RW_HS_RX_10 0x328A |     |     |         |                                           |                          |  |  |  |  |  |
|----------------------------------------------------------------|----------------------------------------------|-----|-----|---------|-------------------------------------------|--------------------------|--|--|--|--|--|
| High speed RX subsystem parameters control access : read-write |                                              |     |     |         |                                           |                          |  |  |  |  |  |
| bits                                                           | name                                         | s/w | h/w | default | descripti                                 | on                       |  |  |  |  |  |
| 10:0                                                           | HS_RX_10_DDL_MI<br>D_INIT_REG                | rw  | ro  | 0x1     | Initial DDL setting for the mid pointithm | nter of the deskew algo- |  |  |  |  |  |
| 15:11                                                          | RESERVED_15_11                               | ro  | ro  | 0x0     | Reserved for Future use and actu          | ıal reset value is 0xX   |  |  |  |  |  |

| 1.1.1                                                          | .1.1.530 CORE_DIG_DLANE_1_RW_HS_RX_11 0x328B |           |           |                |                         |             |                              |  |  |  |  |
|----------------------------------------------------------------|----------------------------------------------|-----------|-----------|----------------|-------------------------|-------------|------------------------------|--|--|--|--|
| High speed RX subsystem parameters control access : read-write |                                              |           |           |                |                         |             |                              |  |  |  |  |
|                                                                |                                              |           |           |                |                         |             |                              |  |  |  |  |
| bits                                                           | name                                         | s/w       | h/w       | default        |                         | description | n                            |  |  |  |  |
| 10:0                                                           | name<br>HS_RX_11_DDL_RI<br>GHT_INIT_REG      | s/w<br>rw | h/w<br>ro | default<br>0x2 | Initial DDL setting for |             | n<br>ter of the deskew algo- |  |  |  |  |

| 1.1.1                                                                                                                                                                                                       | .1.1.531 CORE_DIG_DLANE_1_RW_HS_RX_12 0x328C |     |     |         |                   |                   |                       |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----|-----|---------|-------------------|-------------------|-----------------------|--|--|--|--|
| High speed RX subsystem parameters control access : read-write                                                                                                                                              |                                              |     |     |         |                   |                   |                       |  |  |  |  |
| bits                                                                                                                                                                                                        | name                                         | s/w | h/w | default |                   | description       | n                     |  |  |  |  |
| 7:0 HS_RX_12_WINDOW rw ro 0x3 Used by the deskew algorithm; Consists of the number of consecutive good settings needed to detect the left edge.  G Used to prevent false edge detection (word clock cycles) |                                              |     |     |         |                   |                   |                       |  |  |  |  |
| 15:8                                                                                                                                                                                                        | RESERVED_15_8                                | ro  | ro  | 0x0     | Reserved for Futu | ire use and actua | Il reset value is 0xX |  |  |  |  |

| 1.1.1 | .1.1.533 CORE_DIG_DLANE_1_R_HS_RX_0 0x3290        |     |     |         |                                                                |  |  |  |  |  |  |  |
|-------|---------------------------------------------------|-----|-----|---------|----------------------------------------------------------------|--|--|--|--|--|--|--|
| _     | High speed RX subsystem status access : read-only |     |     |         |                                                                |  |  |  |  |  |  |  |
| bits  | name                                              | s/w | h/w | default | description                                                    |  |  |  |  |  |  |  |
| 0     | DESKEWCALDONE                                     | ro  | ro  | 0x0     | Signals that the skew calibration has completed. (Active high) |  |  |  |  |  |  |  |
| 1     | DESKEWCALFAILED                                   | ro  | ro  | 0x0     | Signals a skew calibration with errors (Active high)           |  |  |  |  |  |  |  |

| 9:2   | DESKEW_CAL_STAT<br>US | ro | ro | 0x0 | Bus with status information of the deskew algorithm.  - [0] - signals that the deskew algorithm has finished;  - [1] - signals that an initial calibration has finished successfully;  - [2] - signals that an initial calibration has finished with an unsatisfactory eye size;  - [3] - signals that an initial calibration has failed;  - [4] - signals that a fine calibration has finished with convergence;  - [5] - signals that a fine calibration ran out of time but found a new best setting;  - [6] - signals that a fine calibration ran out of time with no best setting;  - [7] - signals that during either calibration the phase setting went out of bounds. |
|-------|-----------------------|----|----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:10 | RESERVED_15_10        | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

| 1.1.1 | 1.1.1.534 CORE_DIG_DLANE_1_R_HS_RX_1 0x3291 |     |     |         |             |   |  |  |  |  |  |  |
|-------|---------------------------------------------|-----|-----|---------|-------------|---|--|--|--|--|--|--|
| _     | speed RX subsystem states: read-only        | us  |     |         |             |   |  |  |  |  |  |  |
| bits  | name                                        | s/w | h/w | default | description | n |  |  |  |  |  |  |
| 15:0  | 7 · · · · · · · · · · · · · · · · · · ·     |     |     |         |             |   |  |  |  |  |  |  |

| 1.1.1 | .1.1.535 CORE_DIG_DLANE_1_R_HS_RX_2 0x3292              |     |     |         |  |            |   |  |  |  |  |  |
|-------|---------------------------------------------------------|-----|-----|---------|--|------------|---|--|--|--|--|--|
| _     | speed RX subsystem statess : read-only                  | us  |     |         |  |            |   |  |  |  |  |  |
| bits  | name                                                    | s/w | h/w | default |  | descriptio | n |  |  |  |  |  |
| 7:0   | :0 DESKEW_STATE ro ro 0xA0 Deskew algorithm FSM's state |     |     |         |  |            |   |  |  |  |  |  |
| 15:8  |                                                         |     |     |         |  |            |   |  |  |  |  |  |

| 1.1.1 | .536 CORE_DIG_DL                                  | ANE_ | 1_R_ | Reg. 0x3293 |                                                           |  |  |  |  |  |  |  |
|-------|---------------------------------------------------|------|------|-------------|-----------------------------------------------------------|--|--|--|--|--|--|--|
| _     | High speed RX subsystem status access : read-only |      |      |             |                                                           |  |  |  |  |  |  |  |
| bits  | name                                              | s/w  | h/w  | default     | description                                               |  |  |  |  |  |  |  |
| 3:0   | DESKEW_PREV_ACT ION                               | ro   | ro   | 0x0         | Deskew algorithm previous action                          |  |  |  |  |  |  |  |
| 4     | DESKEW_PREV_RES<br>ULT                            | ro   | ro   | 0x0         | Deskew algorithm previous action's result                 |  |  |  |  |  |  |  |
| 8:5   | DESKEW_CURR_ACT ION                               | ro   | ro   | 0x0         | Deskew algorithm current action                           |  |  |  |  |  |  |  |
| 9     | DESKEW_FAILED_L<br>EFT                            | ro   | ro   | 0x0         | Result of the deskew algorithm left pointers' comparison  |  |  |  |  |  |  |  |
| 10    | DESKEW_FAILED_R<br>IGHT                           | ro   | ro   | 0x0         | Result of the deskew algorithm right pointers' comparison |  |  |  |  |  |  |  |
| 11    | DESKEW_ALL_DIFF                                   | ro   | ro   | 0x0         | Result of the deskew algorithm three pointers' comparison |  |  |  |  |  |  |  |
| 15:12 | RESERVED_15_12                                    | ro   | ro   | 0x0         | Reserved for Future use and actual reset value is 0xX     |  |  |  |  |  |  |  |

| 1.1.1.                                            | .1.1.537 CORE_DIG_DLANE_1_R_HS_RX_4 0x3294 |     |     |         |                                 |  |  |  |  |  |  |  |
|---------------------------------------------------|--------------------------------------------|-----|-----|---------|---------------------------------|--|--|--|--|--|--|--|
| High speed RX subsystem status access : read-only |                                            |     |     |         |                                 |  |  |  |  |  |  |  |
| bits                                              | name                                       | s/w | h/w | default | description                     |  |  |  |  |  |  |  |
| 7:0                                               | EDGE1POINTER_SK<br>EWCAL                   | ro  | ro  | 0x0     | Skewcal algorithm's first edge  |  |  |  |  |  |  |  |
| 15:8                                              | EDGE2POINTER_SK<br>EWCAL                   | ro  | ro  | 0x0     | Skewcal algorithm's second edge |  |  |  |  |  |  |  |

| 1.1.1                                                          | 1.1.539 CORE_DIG_DLANE_1_RW_HS_TX_0 0x3300 |     |     |         |  |             |   |  |  |  |
|----------------------------------------------------------------|--------------------------------------------|-----|-----|---------|--|-------------|---|--|--|--|
| High speed TX subsystem parameters control access : read-write |                                            |     |     |         |  |             |   |  |  |  |
| acce                                                           | 33 . Tead-Wille                            |     |     |         |  |             |   |  |  |  |
| bits                                                           | name                                       | s/w | h/w | default |  | description | n |  |  |  |

| 1.1.1 | .1.1.540 CORE_DIG_DLANE_1_RW_HS_TX_1 0x3301 |         |        |         |  |             |   |  |  |  |  |
|-------|---------------------------------------------|---------|--------|---------|--|-------------|---|--|--|--|--|
| _     | speed TX subsystem para<br>ss : read-write  | ameters | contro | ol      |  |             |   |  |  |  |  |
| bits  | name                                        | s/w     | h/w    | default |  | description | n |  |  |  |  |
| 15:0  |                                             |         |        |         |  |             |   |  |  |  |  |

| 1.1.1 | 1.1.1.541 CORE_DIG_DLANE_1_RW_HS_TX_2 0x3302                   |     |     |         |  |            |                                                    |  |
|-------|----------------------------------------------------------------|-----|-----|---------|--|------------|----------------------------------------------------|--|
|       | High speed TX subsystem parameters control access : read-write |     |     |         |  |            |                                                    |  |
| bits  | name                                                           | s/w | h/w | default |  | descriptio | n                                                  |  |
| 15:0  | HS_TX_2_TCLKPRE<br>_REG                                        | rw  | ro  | 0x3     |  |            | ). Clock lane related. This able for more details. |  |

| 1.1.1 | .542 CORE_DIG_DL                           | ANE_    | 1_RV   | N_HS_TX_ | 3 Reg. 0x3303                                                                                                                                                     |  |  |  |
|-------|--------------------------------------------|---------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|       | speed TX subsystem para<br>ss : read-write | ameters | contro | ol       |                                                                                                                                                                   |  |  |  |
| bits  | name                                       | s/w     | h/w    | default  | description                                                                                                                                                       |  |  |  |
| 7:0   | HS_TX_3_TLPTXOV<br>ERLAP_REG               | rw      | ro     | 0x6      | LP-TX/HS-TX drivers enable overlap (DCO clock cycles). This field is quasi-static. Please check table for more details.                                           |  |  |  |
| 8     | HS_TX_3_INVORDE<br>R_TX_REG                | rw      | ro     | 0x0      | Invert TX data's MSB to LSB transmission order. Active high. This field is quasi-static.                                                                          |  |  |  |
| 9     | HS_TX_3_STATE_O<br>VR_EN_REG               | rw      | ro     | 0x0      | HS-TX FSM state (word clock) override enable. Active high. Used for debug purposes.                                                                               |  |  |  |
| 13:10 | HS_TX_3_STATE_O<br>VR_REG                  | rw      | ro     | 0x0      | HS-TX FSM state (word clock) override value. Used for debug purposes.                                                                                             |  |  |  |
| 14    | HS_TX_3_HSDIREC<br>T_REG                   | rw      | ro     | 0x0      | Reserved.                                                                                                                                                         |  |  |  |
| 15    | HS_TX_3_PIN_SWA<br>P_REG                   | rw      | ro     | 0x0      | Swap dp and dn lines. Applies to high speed mode. This field is quasi-static.  - 1'b0: positive on dp / negative on dn;  - 1'b1: positive on dn / negative on dp; |  |  |  |

| 1.1.1                                                          | 1.1.1.543 CORE_DIG_DLANE_1_RW_HS_TX_4 0x3304 |     |     |         |                                    |             |                                |  |  |
|----------------------------------------------------------------|----------------------------------------------|-----|-----|---------|------------------------------------|-------------|--------------------------------|--|--|
| High speed TX subsystem parameters control access : read-write |                                              |     |     |         |                                    |             |                                |  |  |
| bits                                                           | name                                         | s/w | h/w | default |                                    | description | n                              |  |  |
| 15:0                                                           | HS_TX_4_TLPX_DC<br>O_REG                     | rw  | ro  | 0x7     | Tlpx value (DCO Please check table |             | s field is quasi-static.<br>s. |  |  |

| 1.1.1.544 CORE_DIG_DLANE_1_RW_HS_TX_5      | Reg. | 0x3305 |
|--------------------------------------------|------|--------|
| High speed TX subsystem parameters control |      |        |

| acces | ss : read-write              |     |     |         |                                                                                                                 |
|-------|------------------------------|-----|-----|---------|-----------------------------------------------------------------------------------------------------------------|
| bits  | name                         | s/w | h/w | default | description                                                                                                     |
| 15:0  | HS_TX_5_THSTRAI<br>L_DCO_REG | rw  | ro  | 0x7     | Tclk-trail/Ths-trail value (DCO clock cycles). This field is quasi-static. Please check table for more details. |

| 1.1.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1.1.1.545 CORE_DIG_DLANE_1_RW_HS_TX_6 0x3306                   |     |     |         |         |       |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-----|-----|---------|---------|-------|--|--|--|
| _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | High speed TX subsystem parameters control access : read-write |     |     |         |         |       |  |  |  |
| bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | name                                                           | s/w | h/w | default | descrip | otion |  |  |  |
| 15:0 HS_TX_6_TLP11EN rw ro 0xA HS2LP final LP11 setting (DCO clock cycles). This field is public pub |                                                                |     |     |         |         |       |  |  |  |

| 1.1.1.                                                         | .546 CORE_DIG_DL                  | ANE_ | 7 0x3307 |         |                                                                                    |  |  |  |
|----------------------------------------------------------------|-----------------------------------|------|----------|---------|------------------------------------------------------------------------------------|--|--|--|
| High speed TX subsystem parameters control access : read-write |                                   |      |          |         |                                                                                    |  |  |  |
| bits                                                           | name                              | s/w  | h/w      | default | description                                                                        |  |  |  |
| 8:0                                                            | HS_TX_7_ALTCALS<br>EED_REG        | rw   | ro       | 0xFF    | Alternate calibration PRBS seed. Used for debug purposes.                          |  |  |  |
| 9                                                              | HS_TX_7_STATE_D<br>CO_OVR_EN_REG  | rw   | ro       | 0x0     | HS-TX FSM state (DCO clock) override enable. Active high. Used for debug purposes. |  |  |  |
| 13:10                                                          | HS_TX_7_STATE_D<br>CO_OVR_VAL_REG | rw   | ro       | 0x0     | HS-TX FSM state (DCO clock) override value. Used for debug purposes.               |  |  |  |
| 15:14                                                          | RESERVED_15_14                    | ro   | ro       | 0x0     | Reserved for Future use and actual reset value is 0xX                              |  |  |  |

| 1.1.1                                                          | 1.1.1.547 CORE_DIG_DLANE_1_RW_HS_TX_8 0x3308 |     |     |         |  |             |                                                   |  |
|----------------------------------------------------------------|----------------------------------------------|-----|-----|---------|--|-------------|---------------------------------------------------|--|
| High speed TX subsystem parameters control access : read-write |                                              |     |     |         |  |             |                                                   |  |
| bits                                                           | name                                         | s/w | h/w | default |  | description | n                                                 |  |
| 15:0                                                           | HS_TX_8_TCLKPOS<br>T_REG                     | rw  | ro  | 0x1C    |  |             | s). Clock lane related.<br>eck table for more de- |  |

| 1.1.1 | 1.1.1.548 CORE_DIG_DLANE_1_RW_HS_TX_9 0x3309                                                                                                                 |     |     |         |  |             |   |  |  |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|---------|--|-------------|---|--|--|
| _     | High speed TX subsystem parameters control access : read-write                                                                                               |     |     |         |  |             |   |  |  |
| bits  | name                                                                                                                                                         | s/w | h/w | default |  | description | n |  |  |
| 15:0  | 5:0 HS_TX_9_THSPRPR rw ro 0xA Tclk-prepare/Ths-prepare setting (DCO clock cycles). This _DCO_REG field is quasi-static. Please check table for more details. |     |     |         |  |             |   |  |  |

| 1.1.1                                                          | .1.1.549 CORE_DIG_DLANE_1_RW_HS_TX_10 0x330A |    |    |     |                                         |  |                             |  |  |
|----------------------------------------------------------------|----------------------------------------------|----|----|-----|-----------------------------------------|--|-----------------------------|--|--|
| High speed TX subsystem parameters control access : read-write |                                              |    |    |     |                                         |  |                             |  |  |
| bits                                                           |                                              |    |    |     |                                         |  |                             |  |  |
| 15:0                                                           | HS_TX_10_TLP11I<br>NIT_DCO_REG               | rw | ro | 0xA | LP2HS initial LP11 quasi-static. Please |  | lock cycles). This field is |  |  |

| 1.1.1. | 1.1.1.550 CORE_DIG_DLANE_1_RW_HS_TX_11 0x330B                  |    |    |     |           |  |  |  |  |
|--------|----------------------------------------------------------------|----|----|-----|-----------|--|--|--|--|
| _      | High speed TX subsystem parameters control access : read-write |    |    |     |           |  |  |  |  |
| bits   | bits name s/w h/w default description                          |    |    |     |           |  |  |  |  |
| 15:0   | HS_TX_11_TPREAM                                                | rw | ro | 0x7 | Reserved. |  |  |  |  |

| BLE_REG |  |  |
|---------|--|--|

| 1.1.1 | 1.1.1.551 CORE_DIG_DLANE_1_RW_HS_TX_12 0x330C                  |     |     |         |                                        |             |                                       |  |  |  |
|-------|----------------------------------------------------------------|-----|-----|---------|----------------------------------------|-------------|---------------------------------------|--|--|--|
| _     | High speed TX subsystem parameters control access : read-write |     |     |         |                                        |             |                                       |  |  |  |
| bits  | name                                                           | s/w | h/w | default |                                        | description | n                                     |  |  |  |
| 15:0  | HS_TX_12_THSEXI<br>T_DCO_REG                                   | rw  | ro  | 0x14    | Ths-exit setting (Dic. Please check to |             | ). This field is quasi-stat-<br>ails. |  |  |  |

| 1.1.1 | 1.1.1.553 CORE_DIG_DLANE_CLK_RW_CFG_0 0x3800 |     |     |         |                                                                                      |                        |                                                    |  |  |  |
|-------|----------------------------------------------|-----|-----|---------|--------------------------------------------------------------------------------------|------------------------|----------------------------------------------------|--|--|--|
|       | DPHY lane configuration access : read-write  |     |     |         |                                                                                      |                        |                                                    |  |  |  |
| bits  | name                                         | s/w | h/w | default |                                                                                      | description            | n                                                  |  |  |  |
| 0     | CFG_0_LP_PIN_SW<br>AP_REG                    | rw  | ro  | 0x0     | Swap dp and dn is quasi-static 1'b0: positive or - 1'b1: positive or                 | dp / negative on       |                                                    |  |  |  |
| 1     | CFG_0_HS_PIN_SW<br>AP_REG                    | rw  | ro  | 0x0     | Swap dp and dn<br>field is quasi-stati<br>- 1'b0: positive or<br>- 1'b1: positive or | c.<br>dp / negative on |                                                    |  |  |  |
| 2     | LOOPBACK_MODE_E<br>N                         | rw  | ro  | 0x0     |                                                                                      | •                      | by enabling the LP-TX e high. This field is quasi- |  |  |  |
| 15:3  | RESERVED_15_3                                | ro  | ro  | 0x0     | Reserved for Futi                                                                    | ure use and actua      | I reset value is 0xX                               |  |  |  |

| 1.1.1                                       | I.1.1.554 CORE_DIG_DLANE_CLK_RW_CFG_1 0x3801 |    |    |     |                                                                                                                         |  |  |  |  |  |
|---------------------------------------------|----------------------------------------------|----|----|-----|-------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| DPHY lane configuration access : read-write |                                              |    |    |     |                                                                                                                         |  |  |  |  |  |
| bits name s/w h/w default description       |                                              |    |    |     |                                                                                                                         |  |  |  |  |  |
| 0                                           | CFG_1_PREAMBLE_<br>EN_REG                    | rw | ro | 0x0 | Enables support of data burst with preamble (DPHY specification 2.0 and above). Active high.                            |  |  |  |  |  |
| 1                                           | CFG_1_BACKWARDS<br>_DESKEW_REG               | rw | ro | 0x0 | Enables internal skew calibration for DPHY1.1 modes. Active high.                                                       |  |  |  |  |  |
| 2                                           | CFG_1_DESKEW_SU<br>PPORTED_REG               | rw | ro | 0x0 | Selects whether deskew bursts (DPHY specification 1.2 and above) with 16'hFFFF sync headers are supported. Active high. |  |  |  |  |  |
| 3                                           | CFG_1_SOT_DETEC<br>TION_REG                  | rw | ro | 0x0 | Selects whether start of transmission (SoT) soft error is flagged. Active high.                                         |  |  |  |  |  |
| 15:4                                        | RESERVED_15_4                                | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                                                   |  |  |  |  |  |

| 1.1.1 | .555 CORE_DIG_DL                            | Reg.          | 0x3802 |  |  |  |  |  |  |
|-------|---------------------------------------------|---------------|--------|--|--|--|--|--|--|
|       | DPHY lane configuration access : read-write |               |        |  |  |  |  |  |  |
| bits  | bits name s/w h/w default description       |               |        |  |  |  |  |  |  |
| 15:0  | CFG_2_SPARE                                 | r future use. |        |  |  |  |  |  |  |

| 1.1.1                                                      | 1.1.1.557 CORE_DIG_DLANE_CLK_RW_LP_0 0x3840 |     |     |         |                                                                                                                    |                           |  |  |  |  |
|------------------------------------------------------------|---------------------------------------------|-----|-----|---------|--------------------------------------------------------------------------------------------------------------------|---------------------------|--|--|--|--|
| Low power subsystem parameters control access : read-write |                                             |     |     |         |                                                                                                                    |                           |  |  |  |  |
| bits                                                       | name                                        | s/w | h/w | default | description                                                                                                        | on                        |  |  |  |  |
| 3:0                                                        | LP_0_TTAGET_REG                             | rw  | ro  | 0xC     | BTA timing control. Defines the tir<br>mitter drives LP000 after taking co<br>get timer counter (resolution of 1/2 | ontrol of the lines. Tta- |  |  |  |  |

Copyright 2020 Cruise LLC Page 172 of 193

|       |                      |    |    |     | field is quasi-static. Effective timer size is LP_0_TTAGET - LP_0_TTASURE                                                                                                                              |
|-------|----------------------|----|----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4   | LP_0_TTASURE_RE<br>G | rw | ro | 0x3 | BTA timing control. Defines the time that the new transmitter waits, after the LP10 state before driving LP00. Tta-sure timer counter (resolution of 1/2 txclkesc period). This field is quasi-static. |
| 11:8  | LP_0_TTAGO_REG       | rw | ro | 0x6 | BTA timing control. Defines the time that the transmitter drives LP00 before releasing control of the lines. Tta-go timer counter (resolution of 1/2 txclkesc period). This field is quasi-static.     |
| 15:12 | LP_0_ITMINRX_RE<br>G | rw | ro | 0x4 | LP-RX pulse filter width (in dco_clk cycles). Used to reject pulses smaller than the desired size. This field is quasi-static.                                                                         |

| 1.1.1                                                      | .558 CORE_DIG_DL                 | ANE_ | 0x3841 |         |                                                                                                                                                                                        |  |  |
|------------------------------------------------------------|----------------------------------|------|--------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Low power subsystem parameters control access : read-write |                                  |      |        |         |                                                                                                                                                                                        |  |  |
| bits                                                       | name                             | s/w  | h/w    | default | description                                                                                                                                                                            |  |  |
| 7:0                                                        | LP_1_ERRCONTENT<br>ION_THRES_REG | rw   | ro     | 0x10    | Error contention detection filter size (in dco_clk cycles). Defines the time that the system tolerates contention before asserting errcontentionlp* flags. This field is quasi-static. |  |  |
| 15:8                                                       | LP_1_LPTX_PON_T<br>IMER_REG      | rw   | ro     | 0x80    | LP-TX power on timer (in txclkesc cycles). Defines the time when switching from the ULP pull down back to the LP-TX driver. This field is quasi-static.                                |  |  |

| 1.1.1                                                      | 1.1.1.559 CORE_DIG_DLANE_CLK_RW_LP_2 0x3842 |     |     |         |                      |                 |                      |  |  |  |
|------------------------------------------------------------|---------------------------------------------|-----|-----|---------|----------------------|-----------------|----------------------|--|--|--|
| Low power subsystem parameters control access : read-write |                                             |     |     |         |                      |                 |                      |  |  |  |
| bits                                                       | name                                        | s/w | h/w | default |                      | description     | n                    |  |  |  |
| 0                                                          | LP_2_FILTER_INP<br>UT_SAMPLING_REG          | rw  | ro  | 0x1     | LPRX filter input da | ata sampling    |                      |  |  |  |
| 15:1                                                       | RESERVED_15_1                               | ro  | ro  | 0x0     | Reserved for Futur   | e use and actua | I reset value is 0xX |  |  |  |

| 1.1.1.561 CORE_DIG_DLANE_CLK_R_LP_0 0x3850    |                 |     |     |         |                                                                                                  |  |  |  |  |
|-----------------------------------------------|-----------------|-----|-----|---------|--------------------------------------------------------------------------------------------------|--|--|--|--|
| Low power subsystem status access : read-only |                 |     |     |         |                                                                                                  |  |  |  |  |
| bits                                          | name            | s/w | h/w | default | description                                                                                      |  |  |  |  |
| 0                                             | LP_0_HSACTIVERX | ro  | ro  | 0x0     | Signal which indicates that the HS entry transition LP01 -> LP00 has been observed. Active high. |  |  |  |  |
| 1                                             | LP_0_RXHSRQST   | ro  | ro  | 0x0     | Signal which indicates that the HS entry transition LP11 -> LP01 has been observed. Active high. |  |  |  |  |
| 15:2                                          | RESERVED_15_2   | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                            |  |  |  |  |

| 1.1.1. | 1.1.1.562 CORE_DIG_DLANE_CLK_R_LP_1 0x3851    |    |    |     |                   |                      |                                                  |  |  |  |
|--------|-----------------------------------------------|----|----|-----|-------------------|----------------------|--------------------------------------------------|--|--|--|
|        | Low power subsystem status access : read-only |    |    |     |                   |                      |                                                  |  |  |  |
| bits   | name                                          | ı  |    |     |                   |                      |                                                  |  |  |  |
| 3:0    | LP_1_STATE_BTA                                | ro | ro | 0x0 |                   | states. Available    | ity. CDC can prevent full through OCLA in proper |  |  |  |
| 7:4    | LP_1_STATE_LPRX                               | ro | ro | 0x0 |                   | f all states. Availa | bility. CDC can prevent able through OCLA in     |  |  |  |
| 12:8   | LP_1_STATE_LPTX                               | ro | ro | 0x0 |                   | f all states. Availa | bility. CDC can prevent able through OCLA in     |  |  |  |
| 15:13  | RESERVED_15_13                                | ro | ro | 0x0 | Reserved for Futu | re use and actua     | I reset value is 0xX                             |  |  |  |

| 1.1.1                                             | .1.1.564 CORE_DIG_DLANE_CLK_R_HS_TX_0 0x3870 |     |     |         |                                                       |  |  |  |  |  |
|---------------------------------------------------|----------------------------------------------|-----|-----|---------|-------------------------------------------------------|--|--|--|--|--|
| High speed TX subsystem status access : read-only |                                              |     |     |         |                                                       |  |  |  |  |  |
| bits                                              | name                                         | s/w | h/w | default | description                                           |  |  |  |  |  |
| 3:0                                               | STATE_DHSTX                                  | ro  | ro  | 0x0     | HS-TX word clock FSM state                            |  |  |  |  |  |
| 7:4                                               | STATE_DCO_DHSTX                              | ro  | ro  | 0x0     | HS-TX DCO clock FSM state                             |  |  |  |  |  |
| 15:8                                              | RESERVED_15_8                                | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX |  |  |  |  |  |

| 1.1.1.                                                         | 1.1.1.566 CORE_DIG_DLANE_CLK_RW_HS_RX_0 0x3880 |     |     |         |                                                                                                                                                                         |  |  |  |  |  |
|----------------------------------------------------------------|------------------------------------------------|-----|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| High speed RX subsystem parameters control access : read-write |                                                |     |     |         |                                                                                                                                                                         |  |  |  |  |  |
| bits                                                           | name                                           | s/w | h/w | default | description                                                                                                                                                             |  |  |  |  |  |
| 7:0                                                            | HS_RX_0_TCLKSET<br>TLE_REG                     | rw  | ro  | 0x1D    | DPHY Tclk-settle timer counter (dco_clk cycles). Defines the time interval between the detection of the LP01 -> LP00 transition and the enabling of the reception logic |  |  |  |  |  |
| 15:8                                                           | HS_RX_0_THSSETT<br>LE_REG                      | rw  | ro  | 0x9     | DPHY Ths-settle timer counter (dco_clk cycles). Defines the time interval between the detection of the LP01 -> LP00 transition and the enabling of the HS data path.    |  |  |  |  |  |

| 1.1.1.                                                         | 1.1.1.567 CORE_DIG_DLANE_CLK_RW_HS_RX_1 0x3881 |     |     |         |                                                                                                                                      |  |  |  |  |
|----------------------------------------------------------------|------------------------------------------------|-----|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| High speed RX subsystem parameters control access : read-write |                                                |     |     |         |                                                                                                                                      |  |  |  |  |
| bits                                                           | name                                           | s/w | h/w | default | description                                                                                                                          |  |  |  |  |
| 7:0                                                            | HS_RX_1_FILTER_<br>SIZE_DESKEW_REG             | rw  | ro  | 0x10    | Deskew algorithm filter size (word clock cycles). Corresponds to the number of samples used to assess the qualit of a phase setting. |  |  |  |  |
| 15:8                                                           | 1 0                                            |     |     |         |                                                                                                                                      |  |  |  |  |

| 1.1.1 | .568 CORE_DIG_DL                            | ANE_   | CLK     | _RW_HS_ | RX_2 0x3882                                                                                               |  |  |  |
|-------|---------------------------------------------|--------|---------|---------|-----------------------------------------------------------------------------------------------------------|--|--|--|
|       | speed RX subsystem parass : read-write      | ameter | s contr | ol      |                                                                                                           |  |  |  |
| bits  | name                                        | s/w    | h/w     | default | description                                                                                               |  |  |  |
| 2:0   | HS_RX_2_LATENCY<br>_DESKEW_REG              | rw     | ro      | 0x3     | Number of cycles to wait for to account for the AFE's latency during deskew (word clock cycles)           |  |  |  |
| 4:3   | HS_RX_2_LATENCY<br>_SKEWCAL_REG             | rw     | ro      | 0x3     | Number of cycles to wait for to account for the AFE's latency during skew calibration (word clock cycles) |  |  |  |
| 6:5   | HS_RX_2_JUMP2ST<br>EPS_SKEWCAL_REG          | rw     | ro      | 0x0     | How many phase settings to jump after detecting the edge during skew calibration algorithm                |  |  |  |
| 7     | HS_RX_2_POLARIT<br>Y_SKEWCAL_REG            | rw     | ro      | 0x1     | Inverts the data from the AFE's polarity during skew calibration. (Active high)                           |  |  |  |
| 8     | HS_RX_2_RECAL_S<br>KEWCAL_REG               | rw     | ro      | 0x0     | Signal used to trigger a skew recalibration. (Active high)                                                |  |  |  |
| 9     | HS_RX_2_UPDATE_<br>SETTINGS_DESKEW<br>_REG  | rw     | ro      | 0x1     | Signal used to update the deskew algorithm's settings (Active high)                                       |  |  |  |
| 10    | HS_RX_2_UPDATE_<br>SETTINGS_SKEWCA<br>L_REG | rw     | ro      | 0x1     | Signal used to update the skew calibration algorithm's settings (Active high)                             |  |  |  |
| 11    | HS_RX_2_IGNORE_<br>ALTERNCAL_REG            | rw     | ro      | 0x0     | Signal used to ignore alternate calibration patterns. (Active high)                                       |  |  |  |
| 12    | HS_RX_2_ROUNDUP<br>_DESKEW_REG              | rw     | ro      | 0x1     | Selects whether to average the final calibration result up (Active high)                                  |  |  |  |
| 15:13 | RESERVED_15_13                              | ro     | ro      | 0x0     | Reserved for Future use and actual reset value is 0xX                                                     |  |  |  |

| 1.1.1                                                          | 1.1.1.569 CORE_DIG_DLANE_CLK_RW_HS_RX_3 0x3883 |     |     |         |                                                                                                                     |                     |                          |  |  |  |
|----------------------------------------------------------------|------------------------------------------------|-----|-----|---------|---------------------------------------------------------------------------------------------------------------------|---------------------|--------------------------|--|--|--|
| High speed RX subsystem parameters control access : read-write |                                                |     |     |         |                                                                                                                     |                     |                          |  |  |  |
| bits                                                           | name                                           | s/w | h/w | default |                                                                                                                     | description         | 1                        |  |  |  |
| 3:0                                                            | HS_RX_3_STEP_SI<br>ZE_DESKEW_REG               | rw  | ro  | 0x2     | Size of the deskew algorithm's phase settings step.                                                                 |                     |                          |  |  |  |
| 9:4                                                            | HS_RX_3_FJUMP_D<br>ESKEW_REG                   | rw  | ro  | 0x1     | After detecting the left edge this bus selects how many phases to jump during the deskew algorithm. In phase steps. |                     |                          |  |  |  |
| 12:10                                                          | HS_RX_3_SHIFT_S<br>TEP_DESKEW_REG              | rw  | ro  | 0x1     | Shift step size for phase steps.                                                                                    | fine calibration of | the deskew algorithm. In |  |  |  |
| 15:13                                                          | HS_RX_3_SHRINK_<br>STEP_DESKEW_REG             | rw  | ro  | 0x1     | Shrink step size for the size of the steps.                                                                         | or fine calibration | of the deskew algorithm. |  |  |  |

| 1.1.1                                                          | 1.1.1.570 CORE_DIG_DLANE_CLK_RW_HS_RX_4 0x3884 |     |     |         |  |            |   |  |  |  |
|----------------------------------------------------------------|------------------------------------------------|-----|-----|---------|--|------------|---|--|--|--|
| High speed RX subsystem parameters control access : read-write |                                                |     |     |         |  |            |   |  |  |  |
|                                                                |                                                |     |     |         |  |            |   |  |  |  |
| bits                                                           | name                                           | s/w | h/w | default |  | descriptio | n |  |  |  |

| 1.1.1                                                          | 1.1.1.571 CORE_DIG_DLANE_CLK_RW_HS_RX_5 0x3885 |     |     |         |                                                                  |                   |                       |  |  |  |
|----------------------------------------------------------------|------------------------------------------------|-----|-----|---------|------------------------------------------------------------------|-------------------|-----------------------|--|--|--|
| High speed RX subsystem parameters control access : read-write |                                                |     |     |         |                                                                  |                   |                       |  |  |  |
| bits                                                           | name                                           | s/w | h/w | default |                                                                  | descriptio        | n                     |  |  |  |
| 10:0                                                           | HS_RX_5_DDL_LEF<br>T_INIT_REG                  | rw  | ro  | 0x0     | Initial DDL setting for the left pointer of the deskew algorithm |                   |                       |  |  |  |
| 15:11                                                          | RESERVED_15_11                                 | ro  | ro  | 0x0     | Reserved for Futu                                                | ure use and actua | Il reset value is 0xX |  |  |  |

| 1.1.1.                                                         | 1.1.1.572 CORE_DIG_DLANE_CLK_RW_HS_RX_6 0x3886 |                                                                              |     |         |                   |                   |                      |  |  |  |
|----------------------------------------------------------------|------------------------------------------------|------------------------------------------------------------------------------|-----|---------|-------------------|-------------------|----------------------|--|--|--|
| High speed RX subsystem parameters control access : read-write |                                                |                                                                              |     |         |                   |                   |                      |  |  |  |
| bits                                                           | name                                           | s/w                                                                          | h/w | default |                   | description       | n                    |  |  |  |
| 10:0                                                           | HS_RX_6_MIN_EYE<br>_OPENING_DESKEW<br>_REG     | _6_MIN_EYE rw ro 0x2D Minimum eye opening after deskew algorithm is complete |     |         |                   |                   |                      |  |  |  |
| 15:11                                                          | RESERVED_15_11                                 | ro                                                                           | ro  | 0x0     | Reserved for Futu | ire use and actua | I reset value is 0xX |  |  |  |

| 1.1.1 | 1.1.1.573 CORE_DIG_DLANE_CLK_RW_HS_RX_7 0x3887                 |     |     |         |                                                                                                                                                 |             |                                                       |  |  |  |
|-------|----------------------------------------------------------------|-----|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------------------------------|--|--|--|
|       | High speed RX subsystem parameters control access : read-write |     |     |         |                                                                                                                                                 |             |                                                       |  |  |  |
| bits  | name                                                           | s/w | h/w | default |                                                                                                                                                 | description | 1                                                     |  |  |  |
| 7:0   | HS_RX_7_TCLKMIS<br>S_REG                                       | rw  | ro  | 0x6     | Tclkmiss timer counter (dco_clk cycles). Defines the minimum time with absence of clock before flagging clock miss. This field is quasi-static. |             |                                                       |  |  |  |
| 8     | HS_RX_7_INVORDE<br>R_RX_REG                                    | rw  | ro  | 0x1     | Signal used to inv<br>high). This field is                                                                                                      |             | eception order (Active                                |  |  |  |
| 9     | HS_RX_7_INITIAL<br>_CALIBRATION_RE<br>G                        | rw  | ro  | 0x1     | Select deskew ini<br>periodic calibratio                                                                                                        | •           | tive high) If 0 triggers a                            |  |  |  |
| 10    | HS_RX_7_THSEXIT<br>_MIN_REG                                    | rw  | ro  | 0x0     |                                                                                                                                                 |             | er bitrates if bursts re-<br>s field is quasi-static. |  |  |  |

| 12:11 | HS_RX_7_DESKEW_<br>CNF_REG                | rw | ro | 0x3 | Deskew pattern length configuration for aligner's pattern search. Used for debug purposes. This field is quasi-static.  - 2'b00 - Minimum deskew pattern length of 10 bits  - 2'b01 - Minimum deskew pattern length of 12 bits  - 2'b10 - Minimum deskew pattern length of 14 bits  - 2'b11 - Minimum deskew pattern length of 16 bits (default) |
|-------|-------------------------------------------|----|----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13    | HS_RX_7_DESKEW_<br>AUTO_ALGO_SEL_R<br>EG  | rw | ro | 0x1 | Select manual or automatic deskew algorithm selection.  - 1'b0 - Manual control of the algorithm.  HS_RX_7_INITIAL_CALIBRATION_REG selects whether to run an initial calibration or a fine calibration.  - 1'b1 - Automatic control of the algorithm. After the first successful initial calibration always run a fine one.                      |
| 14    | HS_RX_7_DESKEW_<br>REARM_INITIAL_R<br>EG  | rw | ro | 0x0 | Allows running an initial calibration after a previous successful one when in automatic mode. This feature shall be used in continuous clock mode.                                                                                                                                                                                               |
| 15    | HS_RX_7_SELECT_<br>ALTERNATE_ALGO_<br>REG | rw | ro | 0x0 | Selects which algorithm is triggered by the alternate calibration pattern.  - 1'b0 - Triggers coarse calibration  - 1'b1 - Triggers fine calibration                                                                                                                                                                                             |

| 1.1.1.                                                         | 1.1.1.574 CORE_DIG_DLANE_CLK_RW_HS_RX_8 0x3888 |    |    |     |                                                                      |                    |                        |  |  |  |
|----------------------------------------------------------------|------------------------------------------------|----|----|-----|----------------------------------------------------------------------|--------------------|------------------------|--|--|--|
| High speed RX subsystem parameters control access : read-write |                                                |    |    |     |                                                                      |                    |                        |  |  |  |
| bits                                                           | bits name s/w h/w default description          |    |    |     |                                                                      |                    |                        |  |  |  |
| 0                                                              | HS_RX_8_FILTER_<br>DITHERING_EN_RE<br>G        | rw | ro | 0x0 | Enable dithering to the deskew algorithm's filter size (Active high) |                    |                        |  |  |  |
| 8:1                                                            | HS_RX_8_START_D<br>ELAY_REG                    | rw | ro | 0x0 | Selects an initial o                                                 | delay for the desk | ew algorithm (word_clk |  |  |  |
| 9                                                              | HS_ALIGN_BYPASS<br>_REG                        | rw | ro | 0x0 | Bypasses alignme                                                     | ent and sync dete  | ction.                 |  |  |  |
| 15:10                                                          | RESERVED_15_10                                 | ro | ro | 0x0 | Reserved for Futu                                                    | ure use and actua  | I reset value is 0xX   |  |  |  |

| 1.1.1.575 CORE_DIG_DLANE_CLK_RW_HS_RX_9 0x3889                 |                                                            |     |     |         |                                                                                                                         |  |  |  |  |  |
|----------------------------------------------------------------|------------------------------------------------------------|-----|-----|---------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| High speed RX subsystem parameters control access : read-write |                                                            |     |     |         |                                                                                                                         |  |  |  |  |  |
| bits                                                           | name                                                       | s/w | h/w | default | description                                                                                                             |  |  |  |  |  |
| 10:0                                                           | HS_RX_9_PHASE_B<br>OUND_REG                                | rw  | ro  | 0xFF    | Maximum phase allowed during Deskew algorithm                                                                           |  |  |  |  |  |
| 11                                                             | HS_RX_9_EQUALIZ<br>ATION_RESTORE_C<br>OARSE_VALUES_RE<br>G | rw  | ro  | 0x0     | Restore deskew coarse calibration results at the beginning of each fine tuning calibration. This field is quasi-static. |  |  |  |  |  |
| 12                                                             | HS_RX_9_EQUALIZ<br>ATION_BYPASS_FS<br>M_STATES_REG         | rw  | ro  | 0x0     | Bypass certain states of the fine tuning algorithm FSM. This field is quasi-static.                                     |  |  |  |  |  |
| 13                                                             | HS_RX_9_EQUALIZ<br>ATION_ENABLE_RE<br>G                    | rw  | ro  | 0x0     | Enables RX Equalization for deskew fine tuning algorithm. This field is quasi-static.                                   |  |  |  |  |  |
| 14                                                             | HS_RX_9_EQUALIZ<br>ATION_DIVIDE_FI<br>LTER_SIZE_REG        | rw  | ro  | 0x0     | Divide filter size maximum value by 4 for deskew fine tuning algorithm. This field is quasi-static.                     |  |  |  |  |  |
| 15                                                             | RESERVED_15_15                                             | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                   |  |  |  |  |  |

| 1.1.1                                                          | 1.1.1.576 CORE_DIG_DLANE_CLK_RW_HS_RX_10 0x388A |     |     |         |  |             |   |  |  |  |
|----------------------------------------------------------------|-------------------------------------------------|-----|-----|---------|--|-------------|---|--|--|--|
| High speed RX subsystem parameters control access : read-write |                                                 |     |     |         |  |             |   |  |  |  |
| bits                                                           | name                                            | s/w | h/w | default |  | description | n |  |  |  |
| 10:0                                                           | 1                                               |     |     |         |  |             |   |  |  |  |

| 1.1.1                                                          | 1.1.1.577 CORE_DIG_DLANE_CLK_RW_HS_RX_11 0x388B |     |     |         |                                                                   |                       |  |  |  |  |
|----------------------------------------------------------------|-------------------------------------------------|-----|-----|---------|-------------------------------------------------------------------|-----------------------|--|--|--|--|
| High speed RX subsystem parameters control access : read-write |                                                 |     |     |         |                                                                   |                       |  |  |  |  |
| bits                                                           | name                                            | s/w | h/w | default | descriptio                                                        | n                     |  |  |  |  |
| 10:0                                                           | HS_RX_11_DDL_RI<br>GHT_INIT_REG                 | rw  | ro  | 0x2     | Initial DDL setting for the right pointer of the deskew algorithm |                       |  |  |  |  |
| 15:11                                                          | RESERVED_15_11                                  | ro  | ro  | 0x0     | Reserved for Future use and actua                                 | al reset value is 0xX |  |  |  |  |

| 1.1.1                                                          | 1.1.1.578 CORE_DIG_DLANE_CLK_RW_HS_RX_12 0x388C |     |     |         |                   |                   |                                                                               |  |  |  |
|----------------------------------------------------------------|-------------------------------------------------|-----|-----|---------|-------------------|-------------------|-------------------------------------------------------------------------------|--|--|--|
| High speed RX subsystem parameters control access : read-write |                                                 |     |     |         |                   |                   |                                                                               |  |  |  |
| bits                                                           | name                                            | s/w | h/w | default |                   | description       | n                                                                             |  |  |  |
| 7:0                                                            | HS_RX_12_WINDOW<br>_SIZE_DESKEW_RE<br>G         | rw  | ro  | 0x3     | consecutive good  | settings needed   | nsists of the number of<br>to detect the left edge.<br>on (word clock cycles) |  |  |  |
| 15:8                                                           | RESERVED_15_8                                   | ro  | ro  | 0x0     | Reserved for Futu | ire use and actua | Il reset value is 0xX                                                         |  |  |  |

| 1.1.1 | .580 CORE_DIG_DL                                  | ANE_ | CLK | _R_HS_RX | 0x3890                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|-------|---------------------------------------------------|------|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| _     | High speed RX subsystem status access : read-only |      |     |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| bits  | name                                              | s/w  | h/w | default  | description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| 0     | DESKEWCALDONE                                     | ro   | ro  | 0x0      | Signals that the skew calibration has completed. (Active high)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| 1     | DESKEWCALFAILED                                   | ro   | ro  | 0x0      | Signals a skew calibration with errors (Active high)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| 9:2   | DESKEW_CAL_STAT<br>US                             | ro   | ro  | 0x0      | Bus with status information of the deskew algorithm.  - [0] - signals that the deskew algorithm has finished;  - [1] - signals that an initial calibration has finished successfully;  - [2] - signals that an initial calibration has finished with an unsatisfactory eye size;  - [3] - signals that an initial calibration has failed;  - [4] - signals that a fine calibration has finished with convergence;  - [5] - signals that a fine calibration ran out of time but found a new best setting;  - [6] - signals that a fine calibration ran out of time with no best setting;  - [7] - signals that during either calibration the phase setting went out of bounds. |  |  |  |  |  |
| 15:10 | RESERVED_15_10                                    | ro   | ro  | 0x0      | Reserved for Future use and actual reset value is 0xX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |

| 1.1.1                                             | 1.1.1.581 CORE_DIG_DLANE_CLK_R_HS_RX_1 0x3891 |     |     |         |  |             |   |  |  |  |
|---------------------------------------------------|-----------------------------------------------|-----|-----|---------|--|-------------|---|--|--|--|
| High speed RX subsystem status access : read-only |                                               |     |     |         |  |             |   |  |  |  |
| bits                                              | name                                          | s/w | h/w | default |  | description | n |  |  |  |
| 15:0                                              | DESKEWCALTIME                                 |     |     |         |  |             |   |  |  |  |

| 1.1.1.582                | CORE_DIG_                | DLANE_ | CLK_R_HS_ | RX_2 | Reg.        | 0x3892 |
|--------------------------|--------------------------|--------|-----------|------|-------------|--------|
| High spee<br>access : re | d RX subsystem sead-only | status |           |      |             |        |
| bits                     | name                     | s/w    | h/w defau | lt   | description | n      |

| 7:0  | DESKEW_STATE  | ro | ro | 0xA0 | Deskew algorithm FSM's state                          |
|------|---------------|----|----|------|-------------------------------------------------------|
| 15:8 | RESERVED_15_8 | ro | ro | 0x0  | Reserved for Future use and actual reset value is 0xX |

| 1.1.1                                             | .583 CORE_DIG_DL        | ANE_ | <b>(_3</b> | Reg.    | 0x3893             |                     |                         |  |  |
|---------------------------------------------------|-------------------------|------|------------|---------|--------------------|---------------------|-------------------------|--|--|
| High speed RX subsystem status access : read-only |                         |      |            |         |                    |                     |                         |  |  |
| bits                                              | name                    | s/w  | h/w        | default |                    | description         | n                       |  |  |
| 3:0                                               | DESKEW_PREV_ACT ION     | ro   | ro         | 0x0     | Deskew algorithm   | previous action     |                         |  |  |
| 4                                                 | DESKEW_PREV_RES<br>ULT  | ro   | ro         | 0x0     | Deskew algorithm   | n previous action's | s result                |  |  |
| 8:5                                               | DESKEW_CURR_ACT ION     | ro   | ro         | 0x0     | Deskew algorithm   | current action      |                         |  |  |
| 9                                                 | DESKEW_FAILED_L<br>EFT  | ro   | ro         | 0x0     | Result of the desi | kew algorithm left  | pointers' comparison    |  |  |
| 10                                                | DESKEW_FAILED_R<br>IGHT | ro   | ro         | 0x0     | Result of the desl | kew algorithm righ  | nt pointers' comparison |  |  |
| 11                                                | DESKEW_ALL_DIFF         | ro   | ro         | 0x0     | Result of the desi | kew algorithm thre  | ee pointers' comparison |  |  |
| 15:12                                             | RESERVED_15_12          | ro   | ro         | 0x0     | Reserved for Futu  | ure use and actua   | I reset value is 0xX    |  |  |

| 1.1.1                                             | 1.1.1.584 CORE_DIG_DLANE_CLK_R_HS_RX_4 0x3894 |     |     |         |                   |               |   |  |  |  |
|---------------------------------------------------|-----------------------------------------------|-----|-----|---------|-------------------|---------------|---|--|--|--|
| High speed RX subsystem status access : read-only |                                               |     |     |         |                   |               |   |  |  |  |
| bits                                              | name                                          | s/w | h/w | default |                   | description   | n |  |  |  |
| 7:0                                               | EDGE1POINTER_SK<br>EWCAL                      | ro  | ro  | 0x0     | Skewcal algorithm | s first edge  |   |  |  |  |
| 15:8                                              | EDGE2POINTER_SK<br>EWCAL                      | ro  | ro  | 0x0     | Skewcal algorithm | s second edge |   |  |  |  |

| 1.1.1.                                                         | I.1.1.586 CORE_DIG_DLANE_CLK_RW_HS_TX_0 0x3900 |     |     |         |  |            |   |  |  |  |
|----------------------------------------------------------------|------------------------------------------------|-----|-----|---------|--|------------|---|--|--|--|
| High speed TX subsystem parameters control access : read-write |                                                |     |     |         |  |            |   |  |  |  |
| acces                                                          | ss. read-write                                 |     |     |         |  |            |   |  |  |  |
| bits                                                           | name                                           | s/w | h/w | default |  | descriptio | n |  |  |  |

| 1.1.1                                                          | 1.1.1.587 CORE_DIG_DLANE_CLK_RW_HS_TX_1 0x3901 |     |     |         |                                       |             |                                          |  |  |  |
|----------------------------------------------------------------|------------------------------------------------|-----|-----|---------|---------------------------------------|-------------|------------------------------------------|--|--|--|
| High speed TX subsystem parameters control access : read-write |                                                |     |     |         |                                       |             |                                          |  |  |  |
| bits                                                           | name                                           | s/w | h/w | default |                                       | description | n                                        |  |  |  |
| 15:0                                                           | HS_TX_1_THSZERO<br>_REG                        | rw  | ro  | 0x20    | Tclk-zero/Ths-zer quasi-static. Pleas | • ,         | ock cycles). This field is more details. |  |  |  |

| 1.1.1 | 1.1.1.588 CORE_DIG_DLANE_CLK_RW_HS_TX_2 0x3902                 |     |     |         |  |             |                                                    |  |  |  |
|-------|----------------------------------------------------------------|-----|-----|---------|--|-------------|----------------------------------------------------|--|--|--|
| _     | High speed TX subsystem parameters control access : read-write |     |     |         |  |             |                                                    |  |  |  |
| bits  | name                                                           | s/w | h/w | default |  | description | n                                                  |  |  |  |
| 15:0  | HS_TX_2_TCLKPRE<br>_REG                                        | rw  | ro  | 0x3     |  | • •         | ). Clock lane related. This able for more details. |  |  |  |

| 1.1.1.589 CORE_DIG_DLANE_CLK_RW_HS_TX_3    | Reg. | 0x3903 |
|--------------------------------------------|------|--------|
| High speed TX subsystem parameters control |      |        |

Copyright 2020 Cruise LLC Page 178 of 193

Cruise LLC

| acces | ss : read-write              |     |     |         |                                                                                                                                                                  |
|-------|------------------------------|-----|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bits  | name                         | s/w | h/w | default | description                                                                                                                                                      |
| 7:0   | HS_TX_3_TLPTXOV<br>ERLAP_REG | rw  | ro  | 0x6     | LP-TX/HS-TX drivers enable overlap (DCO clock cycles). This field is quasi-static. Please check table for more details.                                          |
| 8     | HS_TX_3_INVORDE<br>R_TX_REG  | rw  | ro  | 0x0     | Invert TX data's MSB to LSB transmission order. Active high. This field is quasi-static.                                                                         |
| 9     | HS_TX_3_STATE_O<br>VR_EN_REG | rw  | ro  | 0x0     | HS-TX FSM state (word clock) override enable. Active high. Used for debug purposes.                                                                              |
| 13:10 | HS_TX_3_STATE_O<br>VR_REG    | rw  | ro  | 0x0     | HS-TX FSM state (word clock) override value. Used for debug purposes.                                                                                            |
| 14    | HS_TX_3_HSDIREC<br>T_REG     | rw  | ro  | 0x0     | Reserved.                                                                                                                                                        |
| 15    | HS_TX_3_PIN_SWA<br>P_REG     | rw  | ro  | 0x0     | Swap dp and dn lines. Applies to high speed mode. This field is quasi-static.  - 1'b0: positive on dp / negative on dn; - 1'b1: positive on dn / negative on dp; |

| 1.1.1                                                          | 1.1.1.590 CORE_DIG_DLANE_CLK_RW_HS_TX_4 0x3904                                                                                |     |     |         |  |            |   |  |  |  |
|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----|-----|---------|--|------------|---|--|--|--|
| High speed TX subsystem parameters control access : read-write |                                                                                                                               |     |     |         |  |            |   |  |  |  |
| bits                                                           | name                                                                                                                          | s/w | h/w | default |  | descriptio | n |  |  |  |
| 15:0                                                           | 5:0 HS_TX_4_TLPX_DC rw ro 0x7 Tlpx value (DCO clock cycles). This field is quasi-static. Please check table for more details. |     |     |         |  |            |   |  |  |  |

| 1.1.1.591 CORE_DIG_DLANE_CLK_RW_HS_TX_5 0x3905                 |                              |     |     |         |                                         |            |                                        |  |  |
|----------------------------------------------------------------|------------------------------|-----|-----|---------|-----------------------------------------|------------|----------------------------------------|--|--|
| High speed TX subsystem parameters control access : read-write |                              |     |     |         |                                         |            |                                        |  |  |
| bits                                                           | name                         | s/w | h/w | default |                                         | descriptio | n                                      |  |  |
| 15:0                                                           | HS_TX_5_THSTRAI<br>L_DCO_REG | rw  | ro  | 0x7     | Tclk-trail/Ths-trail quasi-static. Plea | •          | k cycles). This field is more details. |  |  |

| 1.1.1                                                          | 1.1.1.592 CORE_DIG_DLANE_CLK_RW_HS_TX_6 0x3906 |     |     |         |                                                                |       |  |  |  |  |
|----------------------------------------------------------------|------------------------------------------------|-----|-----|---------|----------------------------------------------------------------|-------|--|--|--|--|
| High speed TX subsystem parameters control access : read-write |                                                |     |     |         |                                                                |       |  |  |  |  |
| bits                                                           | name                                           | s/w | h/w | default | descrip                                                        | otion |  |  |  |  |
| 15:0                                                           | HS_TX_6_TLP11EN<br>D_DCO_REG                   | rw  | ro  | 0xA     | HS2LP final LP11 setting (DCO quasi-static. Please check table |       |  |  |  |  |

| 1.1.1.                                                         | 1.1.1.593 CORE_DIG_DLANE_CLK_RW_HS_TX_7 0x3907 |     |     |         |                                     |                   |                            |  |  |  |
|----------------------------------------------------------------|------------------------------------------------|-----|-----|---------|-------------------------------------|-------------------|----------------------------|--|--|--|
| High speed TX subsystem parameters control access : read-write |                                                |     |     |         |                                     |                   |                            |  |  |  |
| bits                                                           | name                                           | s/w | h/w | default |                                     | description       | n                          |  |  |  |
| 8:0                                                            | HS_TX_7_ALTCALS<br>EED_REG                     | rw  | ro  | 0xFF    | Alternate calibrati                 | on PRBS seed. U   | lsed for debug purposes.   |  |  |  |
|                                                                | HS_TX_7_STATE_D<br>CO_OVR_EN_REG               | rw  | ro  | 0x0     | HS-TX FSM state<br>Used for debug p | •                 | rride enable. Active high. |  |  |  |
| 13:10                                                          | HS_TX_7_STATE_D<br>CO_OVR_VAL_REG              | rw  | ro  | 0x0     | HS-TX FSM state bug purposes.       | e (DCO clock) ove | rride value. Used for de-  |  |  |  |
| 15:14                                                          | RESERVED_15_14                                 | ro  | ro  | 0x0     | Reserved for Futu                   | ure use and actua | I reset value is 0xX       |  |  |  |

| 1.1.1.594 CORE_DIG_DLANE_CLK_RW_HS_TX_8                        | Reg. | 0x3908 |
|----------------------------------------------------------------|------|--------|
| High speed TX subsystem parameters control access : read-write |      |        |

| bits | name                     | s/w | h/w | default | description                                                                                                                 |
|------|--------------------------|-----|-----|---------|-----------------------------------------------------------------------------------------------------------------------------|
| 15:0 | HS_TX_8_TCLKPOS<br>T_REG | rw  | ro  | 0x1C    | Tclk-post setting (word clock cycles). Clock lane related. This field is quasi-static. Please check table for more details. |

| 1.1.1                                                          | 1.1.1.595 CORE_DIG_DLANE_CLK_RW_HS_TX_9 0x3909 |     |     |         |  |             |                                                |  |  |  |
|----------------------------------------------------------------|------------------------------------------------|-----|-----|---------|--|-------------|------------------------------------------------|--|--|--|
| High speed TX subsystem parameters control access : read-write |                                                |     |     |         |  |             |                                                |  |  |  |
| bits                                                           | name                                           | s/w | h/w | default |  | description | n                                              |  |  |  |
| 15:0                                                           | HS_TX_9_THSPRPR<br>_DCO_REG                    | rw  | ro  | 0xA     |  |             | DCO clock cycles). This able for more details. |  |  |  |

| 1.1.1                                                          | 1.1.1.596 CORE_DIG_DLANE_CLK_RW_HS_TX_10 0x390A |     |     |         |                                       |             |                                            |  |  |  |
|----------------------------------------------------------------|-------------------------------------------------|-----|-----|---------|---------------------------------------|-------------|--------------------------------------------|--|--|--|
| High speed TX subsystem parameters control access : read-write |                                                 |     |     |         |                                       |             |                                            |  |  |  |
| bits                                                           | name                                            | s/w | h/w | default |                                       | description | n                                          |  |  |  |
| 15:0                                                           | HS_TX_10_TLP11I<br>NIT_DCO_REG                  | rw  | ro  | 0xA     | LP2HS initial LP1 quasi-static. Pleas |             | lock cycles). This field is rmore details. |  |  |  |

| 1.1.1                                                          | .597 CORE_DIG_DL | Reg. | 0x390B |         |  |             |   |  |
|----------------------------------------------------------------|------------------|------|--------|---------|--|-------------|---|--|
| High speed TX subsystem parameters control access : read-write |                  |      |        |         |  |             |   |  |
| bits                                                           | name             | s/w  | h/w    | default |  | description | n |  |
| 15:0 HS_TX_11_TPREAM rw ro 0x7 Reserved. BLE_REG               |                  |      |        |         |  |             |   |  |

| 1.1.1.598 CORE_DIG_DLANE_CLK_RW_HS_TX_12 0x390C                |                              |     |     |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |                                       |  |  |
|----------------------------------------------------------------|------------------------------|-----|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------------------------------|--|--|
| High speed TX subsystem parameters control access : read-write |                              |     |     |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |                                       |  |  |
| bits                                                           | name                         | s/w | h/w | default |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | description | n                                     |  |  |
| 15:0                                                           | HS_TX_12_THSEXI<br>T_DCO_REG | rw  | ro  | 0x14    | Ths-exit setting (Discount of the control of the co |             | ). This field is quasi-stat-<br>ails. |  |  |

| 1.1.1 | .600 PPI_RW_CPHY                 | _TRIC | 00_L | BERT_0  | Reg. 0x4000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------|----------------------------------|-------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | loopback control ss : read-write |       |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| bits  | name                             | s/w   | h/w  | default | description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 3:0   | LBERT_PM_MODE                    | rw    | ro   | 0x0     | Pattern matcher mode. This bus is quasi-static.  - 4'b0000: pattern matcher disabled  - 4'b0001: PRBS31 (x^31 + x^28 + 1)  - 4'b0010: PRBS23 (x^23 + x^18 + 1)  - 4'b0011: PRBS23 (x^23 + x^21 + x^16 + x^8 + x^5 + x^2 + 1)  - 4'b0100: PRBS16 (x^16 + x^5 + x^4 + x^3 + 1)  - 4'b0101: PRBS15 (x^15 + x^14 + 1)  - 4'b0101: PRBS11 (x^11 + x^9 + 1)  - 4'b0111: PRBS9 (x^9 + x^5 + 1)  - 4'b1000: PRBS7 (x^7 + x^6 + 1)  - 4'b1001: Custom 8 bit pattern  - 4'b1010: DC balanced custom 8 bit pattern (pat[7:0],  -pat[7:0])  - all others reserved |
| 4     | LBERT_PM_START_<br>OVR_VAL       | rw    | ro   | 0x0     | Pattern matcher start override value. Used for debug purposes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

Copyright 2020 Cruise LLC Page 180 of 193

| 5    | LBERT_PM_START_<br>OVR_EN         | rw | ro | 0x0 | Pattern matcher start override enable. Active high. Used for debug purposes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------|-----------------------------------|----|----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6    | LBERT_PM_SAMPLE _COUNTER_OVR_VA L | rw | ro | 0x0 | Pattern matcher error counter sampling override value. Used for debug purposes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 7    | LBERT_PM_SAMPLE _COUNTER_OVR_EN   | rw | ro | 0x0 | Pattern matcher error counter sampling override enable. Active high. Used for debug purposes.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 11:8 | LBERT_PG_MODE                     | rw | ro | 0x0 | Pattern generator mode. This field is quasi-static.  - 4'b0000: pattern generator disabled  - 4'b0001: PRBS31 (x^31 + x^28 + 1)  - 4'b0010: PRBS23 (x^23 + x^18 + 1)  - 4'b0011: PRBS23 (x^23 + x^21 + x^16 + x^8 + x^5 + x^2 + 1)  - 4'b0100: PRBS16 (x^16 + x^5 + x^4 + x^3 + 1)  - 4'b0101: PRBS15 (x^15 + x^14 + 1)  - 4'b0110: PRBS11 (x^11 + x^9 + 1)  - 4'b0111: PRBS9 (x^9 + x^5 + 1)  - 4'b1000: PRBS7 (x^7 + x^6 + 1)  - 4'b1001: Custom 8 bit pattern  - 4'b1010: DC balanced custom 8 bit pattern (pat[7:0],  -pat[7:0])  - all others reserved |
| 12   | LBERT_PG_START_<br>OVR_VAL        | rw | ro | 0x0 | Pattern generator start override value. Used for debug purposes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 13   | LBERT_PG_START_<br>OVR_EN         | rw | ro | 0x0 | Pattern generator start override enable. Active high. Used for debug purposes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 14   | LBERT_PG_ERROR_<br>INJECTION      | rw | ro | 0x0 | Injects 1 bit error on output pattern. Active high. Each rising edge inserts 1 error.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 15   | LBERT_PM_DATA_S<br>WAP            | rw | ro | 0x0 | Controls trio mux to choose normal or swapped data (actual reset value is 0xX)                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

| 1.1.1                                     | .601 PPI_RW_CPHY          |     | Reg. | 0x4001  |                                          |                 |                                      |  |
|-------------------------------------------|---------------------------|-----|------|---------|------------------------------------------|-----------------|--------------------------------------|--|
| CPHY loopback control access : read-write |                           |     |      |         |                                          |                 |                                      |  |
| bits                                      | name                      | s/w | h/w  | default |                                          | description     | n                                    |  |
| 7:0                                       | LBERT_PG_USER_P<br>ATTERN | rw  | ro   | 0x0     | Custom 8 bit patter set to 4'b1001 or 4' | •               | ERT_PG_MODE to be s is quasi-static. |  |
| 15:8                                      | RESERVED_15_8             | ro  | ro   | 0x0     | Reserved for Futur                       | e use and actua | I reset value is 0xX                 |  |

| 1.1.1                                         | .602 PPI_R_CPHY_1          | Reg. | 0x4002 |         |                                      |             |                                        |  |
|-----------------------------------------------|----------------------------|------|--------|---------|--------------------------------------|-------------|----------------------------------------|--|
| CPHY loopback observability access: read-only |                            |      |        |         |                                      |             |                                        |  |
| bits                                          | name                       | s/w  | h/w    | default |                                      | description | า                                      |  |
| 15:0                                          | LBERT_PM_ERROR_<br>COUNTER | ro   | ro     | 0x1     | Pattern matcher er rising edge on LB |             | douts are valid after a<br>_E COUNTER. |  |

| 1.1.1                                          | .603 PPI_R_CPHY_T    | Reg. | 0x4003 |         |                   |                   |                       |  |  |
|------------------------------------------------|----------------------|------|--------|---------|-------------------|-------------------|-----------------------|--|--|
| CPHY loopback observability access : read-only |                      |      |        |         |                   |                   |                       |  |  |
| bits                                           | name                 | s/w  | h/w    | default |                   | description       | n                     |  |  |
| 0                                              | LBERT_PG_ENABLE<br>D | ro   | ro     | 0x0     | Pattern generator | enable observab   | oility. Active high.  |  |  |
| 15:1                                           | RESERVED_15_1        | ro   | ro     | 0x0     | Reserved for Futu | ire use and actua | Il reset value is 0xX |  |  |

| 1.1.1.604 PPI_RW_CPHY_TRIO0_SPARE        | Reg. | 0x4004 |
|------------------------------------------|------|--------|
| CPHY spare registers access : read-write |      |        |

Copyright 2020 Cruise LLC Page 181 of 193

| bits | name                 | s/w | h/w | default | description                    |
|------|----------------------|-----|-----|---------|--------------------------------|
| 15:0 | CPHY_TRIO0_SPAR<br>E | rw  | ro  | 0x0     | Spare registers for future use |

| 1.1.1 | .606 PPI_RW_CPHY                        | _TRIC | 01_L | BERT_0  | 0x4200                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------|-----------------------------------------|-------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | Y loopback control<br>ss : read-write   |       |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| bits  | name                                    | s/w   | h/w  | default | description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 3:0   | LBERT_PM_MODE                           | rw    | ro   | 0x0     | Pattern matcher mode. This bus is quasi-static.  - 4'b0000: pattern matcher disabled  - 4'b0001: PRBS31 (x^31 + x^28 + 1)  - 4'b0010: PRBS23 (x^23 + x^18 + 1)  - 4'b0011: PRBS23 (x^23 + x^21 + x^16 + x^8 + x^5 + x^2 + 1)  - 4'b0100: PRBS16 (x^16 + x^5 + x^4 + x^3 + 1)  - 4'b0101: PRBS15 (x^15 + x^14 + 1)  - 4'b0110: PRBS11 (x^11 + x^9 + 1)  - 4'b0111: PRBS9 (x^9 + x^5 + 1)  - 4'b1000: PRBS7 (x^7 + x^6 + 1)  - 4'b1001: Custom 8 bit pattern  - 4'b1010: DC balanced custom 8 bit pattern (pat[7:0],  -pat[7:0])  - all others reserved       |
| 4     | LBERT_PM_START_<br>OVR_VAL              | rw    | ro   | 0x0     | Pattern matcher start override value. Used for debug purposes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 5     | LBERT_PM_START_<br>OVR_EN               | rw    | ro   | 0x0     | Pattern matcher start override enable. Active high. Used for debug purposes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 6     | LBERT_PM_SAMPLE<br>_COUNTER_OVR_VA<br>L | rw    | ro   | 0x0     | Pattern matcher error counter sampling override value. Used for debug purposes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 7     | LBERT_PM_SAMPLE<br>_COUNTER_OVR_EN      | rw    | ro   | 0x0     | Pattern matcher error counter sampling override enable. Active high. Used for debug purposes.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 11:8  | LBERT_PG_MODE                           | rw    | ro   | 0x0     | Pattern generator mode. This field is quasi-static.  - 4'b0000: pattern generator disabled  - 4'b0001: PRBS31 (x^31 + x^28 + 1)  - 4'b0010: PRBS23 (x^23 + x^18 + 1)  - 4'b0011: PRBS23 (x^23 + x^21 + x^16 + x^8 + x^5 + x^2 + 1)  - 4'b0100: PRBS16 (x^16 + x^5 + x^4 + x^3 + 1)  - 4'b0101: PRBS15 (x^15 + x^14 + 1)  - 4'b0110: PRBS11 (x^11 + x^9 + 1)  - 4'b0111: PRBS9 (x^9 + x^5 + 1)  - 4'b1000: PRBS7 (x^7 + x^6 + 1)  - 4'b1001: Custom 8 bit pattern  - 4'b1010: DC balanced custom 8 bit pattern (pat[7:0],  -pat[7:0])  - all others reserved |
| 12    | LBERT_PG_START_<br>OVR_VAL              | rw    | ro   | 0x0     | Pattern generator start override value. Used for debug purposes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 13    | LBERT_PG_START_<br>OVR_EN               | rw    | ro   | 0x0     | Pattern generator start override enable. Active high. Used for debug purposes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 14    | LBERT_PG_ERROR_<br>INJECTION            | rw    | ro   | 0x0     | Injects 1 bit error on output pattern. Active high. Each rising edge inserts 1 error.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 15    | LBERT_PM_DATA_S<br>WAP                  | rw    | ro   | 0x0     | Controls trio mux to choose normal or swapped data (actual reset value is 0xX)                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

| 1.1.1 | .607 PPI_RW_CPHY                          | _TRIC | D1_LI | BERT_1  |                                         | Reg.              | 0x4201                             |  |  |  |
|-------|-------------------------------------------|-------|-------|---------|-----------------------------------------|-------------------|------------------------------------|--|--|--|
|       | CPHY loopback control access : read-write |       |       |         |                                         |                   |                                    |  |  |  |
| bits  | name                                      | s/w   | h/w   | default |                                         | description       | า                                  |  |  |  |
| 7:0   | LBERT_PG_USER_P<br>ATTERN                 | rw    | ro    | 0x0     | Custom 8 bit patte<br>set to 4'b1001 or |                   | ERT_PG_MODE to be is quasi-static. |  |  |  |
| 15:8  | RESERVED_15_8                             | ro    | ro    | 0x0     | Reserved for Futu                       | ire use and actua | I reset value is 0xX               |  |  |  |

| 1.1.1 | .608 PPI_R_CPHY_1                              | Reg. |     | 0x4202  |                                                    |            |   |  |  |
|-------|------------------------------------------------|------|-----|---------|----------------------------------------------------|------------|---|--|--|
|       | CPHY loopback observability access : read-only |      |     |         |                                                    |            |   |  |  |
| bits  | name                                           | s/w  | h/w | default | de                                                 | escription | า |  |  |
| 15:0  | LBERT_PM_ERROR_<br>COUNTER                     | ro   | ro  | 0x1     | Pattern matcher error cour rising edge on LBERT_PM |            |   |  |  |

| 1.1.1 | .609 PPI_R_CPHY_T                              | Reg. | 0x4203 |         |                   |                   |                      |  |  |  |
|-------|------------------------------------------------|------|--------|---------|-------------------|-------------------|----------------------|--|--|--|
|       | CPHY loopback observability access : read-only |      |        |         |                   |                   |                      |  |  |  |
| bits  | name                                           | s/w  | h/w    | default |                   | description       | n                    |  |  |  |
| 0     | LBERT_PG_ENABLE<br>D                           | ro   | ro     | 0x0     | Pattern generator | enable observab   | ility. Active high.  |  |  |  |
| 15:1  | RESERVED_15_1                                  | ro   | ro     | 0x0     | Reserved for Futu | ire use and actua | I reset value is 0xX |  |  |  |

| 1.1.1 | .610 PPI_RW_CPHY                         | Reg. | 0x4204 |         |                    |               |   |  |  |  |
|-------|------------------------------------------|------|--------|---------|--------------------|---------------|---|--|--|--|
|       | CPHY spare registers access : read-write |      |        |         |                    |               |   |  |  |  |
| bits  | name                                     | s/w  | h/w    | default |                    | descriptio    | n |  |  |  |
| 15:0  | CPHY_TRIO1_SPAR<br>E                     | rw   | ro     | 0x0     | Spare registers fo | or future use |   |  |  |  |

| 1.1.1 | .612 CORE_DIG_CL                            | ANE_ | _0_R\ | W_CFG_0 | 0x5000                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
|-------|---------------------------------------------|------|-------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|       | CPHY lane configuration access : read-write |      |       |         |                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| bits  | name                                        | s/w  | h/w   | default | description                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| 2:0   | CFG_0_LP_PIN_SW<br>AP_REG                   | rw   | ro    | 0x0     | Swap a, b and c lines. Applies to low power mode. This field is quasi-static.  - 3'b000: TX ABC connected to RX ABC - 3'b001: TX ABC connected to RX CBA - 3'b010: TX ABC connected to RX ACB - 3'b011: TX ABC connected to RX BCA - 3'b100: TX ABC connected to RX BAC - 3'b101: TX ABC connected to RX CAB - all others reserved |  |  |  |  |  |  |
| 3     | CFG_0_HS_PIN_SW<br>AP_REG                   | rw   | ro    | 0x0     | Select the three lines' order in high speed mode                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| 4     | CFG_0_HS_ORDER_<br>SWAP_REG                 | rw   | ro    | 0x1     | Deserializer MSB to LSB swap control                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| 5     | CFG_0_HS_DECODE<br>_SWAP_REG                | rw   | ro    | 0x1     | Decoder swap control : looks from MSB to LSB when decoding                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| 6     | CFG_0_HS_ALIGNE<br>R_SWAP_REG               | rw   | ro    | 0x1     | Aligner output swap control                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| 7     | CFG_0_HS_SYNC_D<br>ET_SWAP_REG              | rw   | ro    | 0x1     | Sync detector swap control                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| 8     | CFG_0_ALP_ENABL<br>E_REG                    | rw   | ro    | 0x0     | Enable ALP mode                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| 9     | CFG_0_SWAP_ENCO<br>DE_REG                   | rw   | ro    | 0x0     | Order of encoding LSB to MSB or MSB to LSB                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| 10    | LOOPBACK_MODE_E<br>N                        | rw   | ro    | 0x0     | Primes the lane in loopback mode by enabling the LP-TX and LP-RX at the same time. Active high. This field is quasistatic.                                                                                                                                                                                                         |  |  |  |  |  |  |
| 15:11 | RESERVED_15_11                              | ro   | ro    | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |

| 1.1.1.                                                     | 1.1.1.614 CORE_DIG_CLANE_0_RW_CFG_2 0x5002 |     |     |         |             |  |  |  |  |  |  |  |
|------------------------------------------------------------|--------------------------------------------|-----|-----|---------|-------------|--|--|--|--|--|--|--|
|                                                            | lane configuration s : read-write          |     |     |         |             |  |  |  |  |  |  |  |
| bits                                                       | name                                       | s/w | h/w | default | description |  |  |  |  |  |  |  |
| 15:0 CFG_2_SPARE rw ro 0x0 Spare registers for future use. |                                            |     |     |         |             |  |  |  |  |  |  |  |

| 1.1.1                                 | .616 CORE_DIG_CL                                           | ANE_ | 0_RV | V_LP_0 |                                                                                                                                                                                                                                                        | Reg.             | 0x5040                                                                             |  |  |  |  |
|---------------------------------------|------------------------------------------------------------|------|------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------|--|--|--|--|
|                                       | Low power subsystem parameters control access : read-write |      |      |        |                                                                                                                                                                                                                                                        |                  |                                                                                    |  |  |  |  |
| bits name s/w h/w default description |                                                            |      |      |        |                                                                                                                                                                                                                                                        |                  |                                                                                    |  |  |  |  |
| 3:0                                   | LP_0_TTAGET_REG                                            | rw   | ro   | 0xC    | BTA timing control. Defines the time that the new transmitter drives LP000 after taking control of the lines. Ttaget timer counter (resolution of 1/2 txclkesc period). This field is quasi-static. Effective timer size is LP_0_TTAGET - LP_0_TTASURE |                  |                                                                                    |  |  |  |  |
| 7:4                                   | LP_0_TTASURE_RE<br>G                                       | rw   | ro   | 0x3    | waits, after the LP                                                                                                                                                                                                                                    | 100 state before | ne that the new transmitter edriving LP000. Tta-sure clkesc period). This field is |  |  |  |  |
| 11:8                                  | LP_0_TTAGO_REG                                             | rw   | ro   | 0x6    | BTA timing control. Defines the time that the transmitter drives LP000 before releasing control of the lines. Tta-go timer counter (resolution of 1/2 txclkesc period). This field is quasi-static.                                                    |                  |                                                                                    |  |  |  |  |
| 15:12                                 | LP_0_ITMINRX_RE<br>G                                       | rw   | ro   | 0x4    |                                                                                                                                                                                                                                                        |                  | k cycles). Used to reject ze. This field is quasi-stat-                            |  |  |  |  |

| 1.1.1                                                      | .617 CORE_DIG_CL                 | ANE_ | 0x5041 |         |                                                                                                                                                                                        |  |  |  |  |
|------------------------------------------------------------|----------------------------------|------|--------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Low power subsystem parameters control access : read-write |                                  |      |        |         |                                                                                                                                                                                        |  |  |  |  |
| bits                                                       | name                             | s/w  | h/w    | default | description                                                                                                                                                                            |  |  |  |  |
| 7:0                                                        | LP_1_ERRCONTENT<br>ION_THRES_REG | rw   | ro     | 0x10    | Error contention detection filter size (in dco_clk cycles). Defines the time that the system tolerates contention before asserting errcontentionlp* flags. This field is quasi-static. |  |  |  |  |
| 15:8                                                       | LP_1_LPTX_PON_T<br>IMER_REG      | rw   | ro     | 0x80    | LP-TX power on timer (in txclkesc cycles). Defines the time when switching from the ULP pull down back to the LP-TX driver. This field is quasi-static.                                |  |  |  |  |

| 1.1.1                                                      | 1.1.1.618 CORE_DIG_CLANE_0_RW_LP_2 0x5042 |     |     |         |                                                       |  |  |  |  |  |
|------------------------------------------------------------|-------------------------------------------|-----|-----|---------|-------------------------------------------------------|--|--|--|--|--|
| Low power subsystem parameters control access : read-write |                                           |     |     |         |                                                       |  |  |  |  |  |
| bits                                                       | name                                      | s/w | h/w | default | description                                           |  |  |  |  |  |
| 0                                                          | LP_2_FILTER_INP<br>UT_SAMPLING_REG        | rw  | ro  | 0x1     | LPRX filter input data sampling                       |  |  |  |  |  |
| 15:1                                                       | RESERVED_15_1                             | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX |  |  |  |  |  |

| 1.1.1                                         | .620 CORE_DIG_CL | ANE_ | 0x5050 |         |                                                                                                    |  |  |  |  |
|-----------------------------------------------|------------------|------|--------|---------|----------------------------------------------------------------------------------------------------|--|--|--|--|
| Low power subsystem status access : read-only |                  |      |        |         |                                                                                                    |  |  |  |  |
| bits                                          | name             | s/w  | h/w    | default | description                                                                                        |  |  |  |  |
| 0                                             | LP_0_HSACTIVERX  | ro   | ro     | 0x0     | Signal which indicates that the HS entry transition LP001 -> LP000 has been observed. Active high. |  |  |  |  |
| 1                                             | LP_0_RXHSRQST    | ro   | ro     | 0x0     | Signal which indicates that the HS entry transition LP111 - LP001 has been observed. Active high.  |  |  |  |  |
| 15:2                                          | RESERVED_15_2    | ro   | ro     | 0x0     | Reserved for Future use and actual reset value is 0xX                                              |  |  |  |  |

| 1.1.1                                         | .621 CORE_DIG_CL | ANE_ |    | Reg.        | 0x5051                                                                                                                                          |                       |                                              |  |  |  |
|-----------------------------------------------|------------------|------|----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------------------------|--|--|--|
| Low power subsystem status access : read-only |                  |      |    |             |                                                                                                                                                 |                       |                                              |  |  |  |
| bits                                          | name             | s/w  |    | description | ١                                                                                                                                               |                       |                                              |  |  |  |
| 3:0                                           | LP_1_STATE_BTA   | ro   | ro | 0x0         | BTA FSM state variable observability. CDC can prevent fu observability of all states. Available through OCLA in prop synchronous fashion.       |                       |                                              |  |  |  |
| 7:4                                           | LP_1_STATE_LPRX  | ro   | ro | 0x0         |                                                                                                                                                 | of all states. Availa | bility. CDC can prevent able through OCLA in |  |  |  |
| 12:8                                          | LP_1_STATE_LPTX  | ro   | ro | 0x0         | LP-TX FSM state variable observability. CDC can prevent full observability of all states. Available through OCLA in proper synchronous fashion. |                       |                                              |  |  |  |
| 15:13                                         | RESERVED_15_13   | ro   | ro | 0x0         | Reserved for Futu                                                                                                                               | ire use and actua     | I reset value is 0xX                         |  |  |  |

| 1.1.1                                                       | .623 CORE_DIG_CL                 | 0   | Reg. | 0x5080  |                                                                              |                  |                      |  |  |
|-------------------------------------------------------------|----------------------------------|-----|------|---------|------------------------------------------------------------------------------|------------------|----------------------|--|--|
| CPHY HS RX subsystem parameters control access : read-write |                                  |     |      |         |                                                                              |                  |                      |  |  |
| bits                                                        | name                             | s/w | h/w  | default |                                                                              | description      | n                    |  |  |
| 4:0                                                         | HSACTIVERX_DLY_<br>REG           | rw  | ro   | 0x5     | Timer counter after which hsactiverx is asserted (DCO clo                    |                  |                      |  |  |
| 7:5                                                         | HSRX_CPHY_CDR_F<br>BK_EN_DLY_REG | rw  | ro   | 0x3     | Timer counter after which hsrx_cphy_cdr_fbk_en is asserted (word_clk cycles) |                  |                      |  |  |
| 15:8                                                        | RESERVED_15_8                    | ro  | ro   | 0x0     | Reserved for Futu                                                            | re use and actua | I reset value is 0xX |  |  |

| 1.1.1                                                       | .624 CORE_DIG_CL                               | ANE_                             | 1  | Reg. | 0x5081                                                                                   |                   |                      |  |  |
|-------------------------------------------------------------|------------------------------------------------|----------------------------------|----|------|------------------------------------------------------------------------------------------|-------------------|----------------------|--|--|
| CPHY HS RX subsystem parameters control access : read-write |                                                |                                  |    |      |                                                                                          |                   |                      |  |  |
| bits                                                        | name                                           | name s/w h/w default description |    |      |                                                                                          |                   | ı                    |  |  |
| 0                                                           | HSRX_CPHY_CDR_F<br>BK_FAST_LOCK_EN<br>_REG     | rw                               | ro | 0x0  | C-PHY CDR delay mask LPF bandwidth extension. Active high.                               |                   |                      |  |  |
| 6:1                                                         | HSRX_CPHY_CDR_F<br>BK_FAST_LOCK_EN<br>_DLY_REG | rw                               | ro | 0x3F | Timer counter after which hsrx_cphy_cdr_fbk_fast_lock_er is asserted (word clock cycles) |                   |                      |  |  |
| 15:7                                                        | RESERVED_15_7                                  | ro                               | ro | 0x0  | Reserved for Futi                                                                        | ure use and actua | I reset value is 0xX |  |  |

| 1.1.1                                    | 1.1.1.626 CORE_DIG_CLANE_0_R_TX_0 0x5091 |           |           |                |                  |             |   |  |  |  |  |
|------------------------------------------|------------------------------------------|-----------|-----------|----------------|------------------|-------------|---|--|--|--|--|
| HSTX subsystem status access : read-only |                                          |           |           |                |                  |             |   |  |  |  |  |
|                                          | •                                        |           |           |                |                  |             |   |  |  |  |  |
| bits                                     | name                                     | s/w       | h/w       | default        |                  | descriptio  | n |  |  |  |  |
| bits<br>3:0                              | name<br>STATE_CHSTX                      | s/w<br>ro | h/w<br>ro | default<br>0x0 | HS-TX word clock | I           | n |  |  |  |  |
|                                          |                                          |           |           |                | HS-TX word clock | k FSM state | n |  |  |  |  |

| 1.1.1 | 1.1.1.628 CORE_DIG_CLANE_0_RW_HS_TX_0 0x5100 |         |        |         |  |             |   |  |  |  |
|-------|----------------------------------------------|---------|--------|---------|--|-------------|---|--|--|--|
| _     | speed TX subsystem para<br>ss : read-write   | ameters | contro | ol      |  |             |   |  |  |  |
| bits  | name                                         | s/w     | h/w    | default |  | description | n |  |  |  |
| 15:0  |                                              |         |        |         |  |             |   |  |  |  |

| 1.1.1                                                          | .1.1.629 CORE_DIG_CLANE_0_RW_HS_TX_1 0x5101 |     |     |         |  |             |   |  |  |  |
|----------------------------------------------------------------|---------------------------------------------|-----|-----|---------|--|-------------|---|--|--|--|
| High speed TX subsystem parameters control access : read-write |                                             |     |     |         |  |             |   |  |  |  |
| acces                                                          | 3 . ICaa wiito                              |     |     |         |  |             |   |  |  |  |
| bits                                                           | name                                        | s/w | h/w | default |  | description | า |  |  |  |

| 1.1.1 | 1.1.1.630 CORE_DIG_CLANE_0_RW_HS_TX_2 0x5102 |         |        |         |  |             |   |  |  |  |  |
|-------|----------------------------------------------|---------|--------|---------|--|-------------|---|--|--|--|--|
| _     | speed TX subsystem para<br>ss : read-write   | ameters | contro | ol      |  |             |   |  |  |  |  |
| bits  | name                                         | s/w     | h/w    | default |  | description | n |  |  |  |  |
| 15:0  |                                              |         |        |         |  |             |   |  |  |  |  |

| 1.1.1 | .631 CORE_DIG_CL                                               | ANE_ | _0_RV | V_HS_TX_ | 3 0x5103                                                                                                                         |  |  |  |  |  |  |
|-------|----------------------------------------------------------------|------|-------|----------|----------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| _     | High speed TX subsystem parameters control access : read-write |      |       |          |                                                                                                                                  |  |  |  |  |  |  |
| bits  | bits name s/w h/w default description                          |      |       |          |                                                                                                                                  |  |  |  |  |  |  |
| 3:0   | HS_TX_3_STATE_O<br>VR_REG                                      | rw   | ro    | 0x0      | state override enable. Active high. Used for debug purposes.                                                                     |  |  |  |  |  |  |
| 4     | HS_TX_3_STATE_O<br>VR_EN_REG                                   | rw   | ro    | 0x0      | state override value. Used for debug purposes.                                                                                   |  |  |  |  |  |  |
| 7:5   | HS_TX_3_BURST_T<br>YPE_REG                                     | rw   | ro    | 0x0      | Select burst to transmit type 000 For normal burst - 001 for normal burst with programmable sequence - 010 for calibration burst |  |  |  |  |  |  |
| 8     | HS_TX_3_HSDIREC<br>T_REG                                       | rw   | ro    | 0x0      | Reserved                                                                                                                         |  |  |  |  |  |  |
| 9     | HS_TX_3_INVORDE<br>R_REG                                       | rw   | ro    | 0x0      | Invert TX data's MSB to LSB transmission order. Active high. This field is quasi-static.                                         |  |  |  |  |  |  |
| 10    | HS_TX_3_STATE_D<br>CO_VR_EN_REG                                | rw   | ro    | 0x0      | HS-TX FSM state (DCO clock) override enable. Active high. Used for debug purposes.                                               |  |  |  |  |  |  |
| 14:11 | HS_TX_3_STATE_D<br>CO_OVR_VAL_REG                              | rw   | ro    | 0x0      | HS-TX FSM state (DCO clock) override value. Used for debug purposes.                                                             |  |  |  |  |  |  |
| 15    | RESERVED_15_15                                                 | ro   | ro    | 0x0      | Reserved for Future use and actual reset value is 0xX                                                                            |  |  |  |  |  |  |

| 1.1.1 | 1.1.1.632 CORE_DIG_CLANE_0_RW_HS_TX_4 0x5104                   |     |     |         |                   |                   |                      |  |  |
|-------|----------------------------------------------------------------|-----|-----|---------|-------------------|-------------------|----------------------|--|--|
| _     | High speed TX subsystem parameters control access : read-write |     |     |         |                   |                   |                      |  |  |
| bits  | name                                                           | s/w | h/w | default |                   | description       | า                    |  |  |
| 2:0   | HS_TX_4_PROGSEQ<br>SYMB0_REG                                   | rw  | ro  | 0x0     | Symbol 0 of the p | rogrammable sec   | luence               |  |  |
| 5:3   | HS_TX_4_PROGSEQ<br>SYMB1_REG                                   | rw  | ro  | 0x0     | Symbol 1 of the p | rogrammable sec   | luence               |  |  |
| 8:6   | HS_TX_4_PROGSEQ<br>SYMB2_REG                                   | rw  | ro  | 0x0     | Symbol 2 of the p | rogrammable sec   | luence               |  |  |
| 11:9  | HS_TX_4_PROGSEQ<br>SYMB3_REG                                   | rw  | ro  | 0x0     | Symbol 3 of the p | rogrammable sec   | luence               |  |  |
| 14:12 | HS_TX_4_PROGSEQ<br>SYMB4_REG                                   | rw  | ro  | 0x0     | Symbol 4 of the p | rogrammable sec   | luence               |  |  |
| 15    | RESERVED_15_15                                                 | ro  | ro  | 0x0     | Reserved for Futu | ure use and actua | I reset value is 0xX |  |  |

| 1.1.1.633 CORE_DIG_CLANE_0_RW_HS_TX_5 | 0x5105 |  |
|---------------------------------------|--------|--|
|---------------------------------------|--------|--|

Copyright 2020 Cruise LLC Page 186 of 193

| _     | speed TX subsystem para<br>ss : read-write | ameters | contro | ol      |                                                       |
|-------|--------------------------------------------|---------|--------|---------|-------------------------------------------------------|
| bits  | name                                       | s/w     | h/w    | default | description                                           |
| 2:0   | HS_TX_5_PROGSEQ<br>SYMB5_REG               | rw      | ro     | 0x0     | Symbol 5 of the programmable sequence                 |
| 5:3   | HS_TX_5_PROGSEQ<br>SYMB6_REG               | rw      | ro     | 0x0     | Symbol 6 of the programmable sequence                 |
| 8:6   | HS_TX_5_PROGSEQ<br>SYMB7_REG               | rw      | ro     | 0x0     | Symbol 7 of the programmable sequence                 |
| 11:9  | HS_TX_5_PROGSEQ<br>SYMB8_REG               | rw      | ro     | 0x0     | Symbol 8 of the programmable sequence                 |
| 14:12 | HS_TX_5_PROGSEQ<br>SYMB9_REG               | rw      | ro     | 0x0     | Symbol 9 of the programmable sequence                 |
| 15    | RESERVED_15_15                             | ro      | ro     | 0x0     | Reserved for Future use and actual reset value is 0xX |

| 1.1.1. | 1.1.1.634 CORE_DIG_CLANE_0_RW_HS_TX_6 0x5106                   |    |    |     |                                                                                                 |                                                                                                                 |                          |  |  |  |  |
|--------|----------------------------------------------------------------|----|----|-----|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------------------|--|--|--|--|
| _      | High speed TX subsystem parameters control access : read-write |    |    |     |                                                                                                 |                                                                                                                 |                          |  |  |  |  |
| bits   | bits name s/w h/w default description                          |    |    |     |                                                                                                 |                                                                                                                 |                          |  |  |  |  |
| 2:0    | HS_TX_6_PROGSEQ<br>SYMB10_REG                                  | rw | ro | 0x0 | Symbol 10 of the                                                                                | programmable se                                                                                                 | quence                   |  |  |  |  |
| 5:3    | HS_TX_6_PROGSEQ<br>SYMB11_REG                                  | rw | ro | 0x0 | Symbol 11 of the                                                                                | programmable se                                                                                                 | quence                   |  |  |  |  |
| 8:6    | HS_TX_6_PROGSEQ<br>SYMB12_REG                                  | rw | ro | 0x0 | Symbol 12 of the                                                                                | programmable se                                                                                                 | quence                   |  |  |  |  |
| 11:9   | HS_TX_6_PROGSEQ<br>SYMB13_REG                                  | rw | ro | 0x0 | Symbol 13 of the                                                                                | programmable se                                                                                                 | quence                   |  |  |  |  |
| 14:12  | HS_TX_6_PIN_SWA<br>P_REG                                       | rw | ro | 0x0 | quasi-static 3'b000: TX ABC - 3'b001: TX ABC - 3'b010: TX ABC - 3'b011: TX ABC - 3'b100: TX ABC | connected to RX | CBA<br>ACB<br>BCA<br>BAC |  |  |  |  |
| 15     | RESERVED_15_15                                                 | ro | ro | 0x0 | Reserved for Futu                                                                               | ure use and actua                                                                                               | I reset value is 0xX     |  |  |  |  |

| 1.1.1                                                                                                                                                                                                       | .635 CORE_DIG_CL | Reg. | 0x5107 |  |  |                          |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|--------|--|--|--------------------------|
| High speed TX subsystem parameters control access : read-write  bits                                                                                                                                        |                  |      |        |  |  |                          |
| bits name s/w h/w default description  15:0 HS_TX_7_T3PRPR_ rw ro 0xD Timer counter for T3prepare (DCO clock cycles). De DCO_REG the time to wait after driving LP000 to the lines beforing on the HS logic |                  |      |        |  |  | O clock cycles). Defines |

| 1.1.1                                                                                                | 1.1.1.636 CORE_DIG_CLANE_0_RW_HS_TX_8 0x5108                   |     |     |         |  |             |   |  |  |
|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-----|-----|---------|--|-------------|---|--|--|
| _                                                                                                    | High speed TX subsystem parameters control access : read-write |     |     |         |  |             |   |  |  |
| bits                                                                                                 | name                                                           | s/w | h/w | default |  | description | n |  |  |
| 15:0 HS_TX_8_TLP11EN rw ro 0xA Final time to drive LP111 to the lines (after HS-leave) clock cycles) |                                                                |     |     |         |  |             |   |  |  |

| 1.1.1.637 CORE_DIG_CLANE_0_RW_HS_TX_9                         | Reg. | 0x5109 |
|---------------------------------------------------------------|------|--------|
| High speed TX subsystem parameters control access: read-write |      |        |

| bits | name                       | s/w | h/w | default | description                                                                                                  |
|------|----------------------------|-----|-----|---------|--------------------------------------------------------------------------------------------------------------|
| 15:0 | HS_TX_9_T3POST_<br>DCO_REG | rw  | ro  | 0x6     | Timer counter for T3post (DCO clock cycles). Defines how long to keep the HS logic on before moving to LP111 |

| 1.1.1.638 CORE_DIG_CLANE_0_RW_HS_TX_10 0x510A                  |      |     |     |         |             |   |  |
|----------------------------------------------------------------|------|-----|-----|---------|-------------|---|--|
| High speed TX subsystem parameters control access : read-write |      |     |     |         |             |   |  |
| bits                                                           | name | s/w | h/w | default | description | n |  |
| 15:0                                                           |      |     |     |         |             |   |  |

| 1.1.1 | 1.1.1.639 CORE_DIG_CLANE_0_RW_HS_TX_11 0x510B                                                                           |     |     |         |  |             |   |  |
|-------|-------------------------------------------------------------------------------------------------------------------------|-----|-----|---------|--|-------------|---|--|
| _     | High speed TX subsystem parameters control access : read-write                                                          |     |     |         |  |             |   |  |
| bits  | name                                                                                                                    | s/w | h/w | default |  | description | n |  |
| 15:0  | 15:0 HS_TX_11_TLPX_D rw ro 0xA Timer counter for Tlpx (DCO clock cycles). Defines the time to drive LP001 to the lines. |     |     |         |  |             |   |  |

| 1.1.1                                                          | 1.1.1.640 CORE_DIG_CLANE_0_RW_HS_TX_12 0x510C                                                                            |     |     |         |  |             |   |  |  |
|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----|-----|---------|--|-------------|---|--|--|
| High speed TX subsystem parameters control access : read-write |                                                                                                                          |     |     |         |  |             |   |  |  |
| bits                                                           | name                                                                                                                     | s/w | h/w | default |  | description | n |  |  |
| 15:0                                                           | 15:0 HS_TX_12_TLP11I rw ro 0xA Initial time to drive LP111 to the lines (before HS-entry) NIT_DCO_REG (DCO clock cycles) |     |     |         |  |             |   |  |  |

| 1.1.1                                                          | 1.1.1.641 CORE_DIG_CLANE_0_RW_HS_TX_13 0x510D |     |     |         |                                                                                                                    |  |  |  |  |  |
|----------------------------------------------------------------|-----------------------------------------------|-----|-----|---------|--------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| High speed TX subsystem parameters control access : read-write |                                               |     |     |         |                                                                                                                    |  |  |  |  |  |
| bits                                                           | name                                          | s/w | h/w | default | description                                                                                                        |  |  |  |  |  |
| 7:0                                                            | HS_TX_13_TLPTXO<br>VERLAP_REG                 | rw  | ro  | 0x6     | Counter to define the time the LPTX driver overlaps the HSTX driver. (dco_clk cycles). This field is quasi-static. |  |  |  |  |  |
|                                                                | VENLAF_NEG                                    |     |     |         | TIOTA direct: (doo_circ cycles). This field is quasi static.                                                       |  |  |  |  |  |

| 1.1.1 | .643 CORE_DIG_CL                            | Reg. 0x5200 |     |         |                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|-------|---------------------------------------------|-------------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|       | CPHY lane configuration access : read-write |             |     |         |                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| bits  | name                                        | s/w         | h/w | default | description                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| 2:0   | CFG_0_LP_PIN_SW<br>AP_REG                   | rw          | ro  | 0x0     | Swap a, b and c lines. Applies to low power mode. This field is quasi-static.  - 3'b000: TX ABC connected to RX ABC - 3'b001: TX ABC connected to RX CBA - 3'b010: TX ABC connected to RX ACB - 3'b011: TX ABC connected to RX BCA - 3'b100: TX ABC connected to RX BAC - 3'b101: TX ABC connected to RX CAB - all others reserved |  |  |  |  |  |
| 3     | CFG_0_HS_PIN_SW<br>AP_REG                   | rw          | ro  | 0x0     | Select the three lines' order in high speed mode                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| 4     | CFG_0_HS_ORDER_<br>SWAP_REG                 | rw          | ro  | 0x1     | Deserializer MSB to LSB swap control                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| 5     | CFG_0_HS_DECODE<br>_SWAP_REG                | rw          | ro  | 0x1     | Decoder swap control : looks from MSB to LSB when decoding                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| 6     | CFG_0_HS_ALIGNE                             | rw          | ro  | 0x1     | Aligner output swap control                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |

Copyright 2020 Cruise LLC Page 188 of 193

|       | R_SWAP_REG                     |    |    |     |                                                                                                                            |
|-------|--------------------------------|----|----|-----|----------------------------------------------------------------------------------------------------------------------------|
| 7     | CFG_0_HS_SYNC_D<br>ET_SWAP_REG | rw | ro | 0x1 | Sync detector swap control                                                                                                 |
| 8     | CFG_0_ALP_ENABL<br>E_REG       | rw | ro | 0x0 | Enable ALP mode                                                                                                            |
| 9     | CFG_0_SWAP_ENCO<br>DE_REG      | rw | ro | 0x0 | Order of encoding LSB to MSB or MSB to LSB                                                                                 |
| 10    | LOOPBACK_MODE_E<br>N           | rw | ro | 0x0 | Primes the lane in loopback mode by enabling the LP-TX and LP-RX at the same time. Active high. This field is quasistatic. |
| 15:11 | RESERVED_15_11                 | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX                                                                      |

| 1.1.1.645 CORE_DIG_CLANE_1_RW_CFG_2 0x5202  |                                                            |  |  |  |  |  |  |  |  |
|---------------------------------------------|------------------------------------------------------------|--|--|--|--|--|--|--|--|
| CPHY lane configuration access : read-write |                                                            |  |  |  |  |  |  |  |  |
| bits name s/w h/w default description       |                                                            |  |  |  |  |  |  |  |  |
| 15:0                                        | 15:0 CFG_2_SPARE rw ro 0x0 Spare registers for future use. |  |  |  |  |  |  |  |  |

| 1.1.1                                                      | .647 CORE_DIG_CL     | 0x5240 |     |         |                                                                                                                                                                                                                                                        |  |  |  |  |
|------------------------------------------------------------|----------------------|--------|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Low power subsystem parameters control access : read-write |                      |        |     |         |                                                                                                                                                                                                                                                        |  |  |  |  |
| bits                                                       | name                 | s/w    | h/w | default | description                                                                                                                                                                                                                                            |  |  |  |  |
| 3:0                                                        | LP_0_TTAGET_REG      | rw     | ro  | 0xC     | BTA timing control. Defines the time that the new transmitter drives LP000 after taking control of the lines. Ttaget timer counter (resolution of 1/2 txclkesc period). This field is quasi-static. Effective timer size is LP_0_TTAGET - LP_0_TTASURE |  |  |  |  |
| 7:4                                                        | LP_0_TTASURE_RE<br>G | rw     | ro  | 0x3     | BTA timing control. Defines the time that the new transmitter waits, after the LP100 state before driving LP000. Tta-sure timer counter (resolution of 1/2 txclkesc period). This field is quasi-static.                                               |  |  |  |  |
| 11:8                                                       | LP_0_TTAGO_REG       | rw     | ro  | 0x6     | BTA timing control. Defines the time that the transmitter drives LP000 before releasing control of the lines. Tta-go timer counter (resolution of 1/2 txclkesc period). This field is quasi-static.                                                    |  |  |  |  |
| 15:12                                                      | LP_0_ITMINRX_RE<br>G | rw     | ro  | 0x4     | LP-RX pulse filter width (in dco_clk cycles). Used to reject pulses smaller than the desired size. This field is quasi-static.                                                                                                                         |  |  |  |  |

| 1.1.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | .648 CORE_DIG_CL                 | Rec | g.  | 0x5241  |                         |                 |                                                                                   |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----|-----|---------|-------------------------|-----------------|-----------------------------------------------------------------------------------|--|
| Low power subsystem parameters control access : read-write                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                  |     |     |         |                         |                 |                                                                                   |  |
| bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | name                             | s/w | h/w | default |                         | description     | 1                                                                                 |  |
| 7:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | LP_1_ERRCONTENT<br>ION_THRES_REG | rw  | ro  | 0x10    | fines the time that the | e system tolera | e (in dco_clk cycles). De-<br>ates contention before<br>is field is quasi-static. |  |
| 15:8 LP_1_LPTX_PON_T rw ro 0x80 LP-TX power on timer (in txclkesc cycles). Defines the tweether the two controls of two controls of the two controls of two controls of two controls of the two controls of two controls o |                                  |     |     |         |                         |                 |                                                                                   |  |

| 1.1.1                                                      | 1.1.1.649 CORE_DIG_CLANE_1_RW_LP_2 0x5242                                         |     |     |         |                                 |             |   |  |  |  |
|------------------------------------------------------------|-----------------------------------------------------------------------------------|-----|-----|---------|---------------------------------|-------------|---|--|--|--|
| Low power subsystem parameters control access : read-write |                                                                                   |     |     |         |                                 |             |   |  |  |  |
| bits                                                       | name                                                                              | s/w | h/w | default |                                 | description | n |  |  |  |
| 0                                                          | LP_2_FILTER_INP<br>UT_SAMPLING_REG                                                | rw  | ro  | 0x1     | LPRX filter input data sampling |             |   |  |  |  |
| 15:1                                                       | 5:1 RESERVED_15_1 ro ro 0x0 Reserved for Future use and actual reset value is 0xX |     |     |         |                                 |             |   |  |  |  |

| 1.1.1                                                                                                                    | .651 CORE_DIG_CL | ANE_ | Reg. 0x5250 |         |                                                                                                    |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------|------------------|------|-------------|---------|----------------------------------------------------------------------------------------------------|--|--|--|
| Low power subsystem status access : read-only                                                                            |                  |      |             |         |                                                                                                    |  |  |  |
| bits                                                                                                                     | name             | s/w  | h/w         | default | description                                                                                        |  |  |  |
| 0                                                                                                                        | LP_0_HSACTIVERX  | ro   | ro          | 0x0     | Signal which indicates that the HS entry transition LP001 -> LP000 has been observed. Active high. |  |  |  |
| 1 LP_0_RXHSRQST ro ro 0x0 Signal which indicates that the HS entry transition LP11 LP001 has been observed. Active high. |                  |      |             |         |                                                                                                    |  |  |  |
| 15:2                                                                                                                     | RESERVED_15_2    | ro   | ro          | 0x0     | Reserved for Future use and actual reset value is 0xX                                              |  |  |  |

| 1.1.1.                                | .652 CORE_DIG_CL                              | ANE_ |    | Reg. | 0x5251                                                                                                                                          |                       |                                              |  |  |
|---------------------------------------|-----------------------------------------------|------|----|------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------------------------|--|--|
|                                       | Low power subsystem status access : read-only |      |    |      |                                                                                                                                                 |                       |                                              |  |  |
| bits name s/w h/w default description |                                               |      |    |      |                                                                                                                                                 |                       |                                              |  |  |
| 3:0                                   | LP_1_STATE_BTA                                | ro   | ro | 0x0  | BTA FSM state variable observability. CDC can prevent full observability of all states. Available through OCLA in proper synchronous fashion.   |                       |                                              |  |  |
| 7:4                                   | LP_1_STATE_LPRX                               | ro   | ro | 0x0  | LP-RX FSM state variable observability. CDC can prevent full observability of all states. Available through OCLA in proper synchronous fashion. |                       |                                              |  |  |
| 12:8                                  | LP_1_STATE_LPTX                               | ro   | ro | 0x0  |                                                                                                                                                 | of all states. Availa | bility. CDC can prevent able through OCLA in |  |  |
| 15:13                                 | RESERVED_15_13                                | ro   | ro | 0x0  | Reserved for Futu                                                                                                                               | ire use and actua     | I reset value is 0xX                         |  |  |

| 1.1.1                                                       | .654 CORE_DIG_CL                 | Reg. | 0x5280 |         |                                                                              |                   |                           |  |  |
|-------------------------------------------------------------|----------------------------------|------|--------|---------|------------------------------------------------------------------------------|-------------------|---------------------------|--|--|
| CPHY HS RX subsystem parameters control access : read-write |                                  |      |        |         |                                                                              |                   |                           |  |  |
| bits                                                        | name                             | s/w  | h/w    | default |                                                                              | description       | n                         |  |  |
| 4:0                                                         | HSACTIVERX_DLY_<br>REG           | rw   | ro     | 0x5     | Timer counter afte cycles)                                                   | er which hsactive | rx is asserted (DCO clock |  |  |
| 7:5                                                         | HSRX_CPHY_CDR_F<br>BK_EN_DLY_REG | rw   | ro     | 0x3     | Timer counter after which hsrx_cphy_cdr_fbk_en is asserted (word_clk cycles) |                   |                           |  |  |
| 15:8                                                        | RESERVED_15_8                    | ro   | ro     | 0x0     | Reserved for Futu                                                            | ire use and actua | I reset value is 0xX      |  |  |

| 1.1.1                                                       | 1.1.1.655 CORE_DIG_CLANE_1_RW_HS_RX_1 0x5281   |    |    |      |                                                                                          |  |  |  |  |  |
|-------------------------------------------------------------|------------------------------------------------|----|----|------|------------------------------------------------------------------------------------------|--|--|--|--|--|
| CPHY HS RX subsystem parameters control access : read-write |                                                |    |    |      |                                                                                          |  |  |  |  |  |
| bits                                                        | bits name s/w h/w default description          |    |    |      |                                                                                          |  |  |  |  |  |
| 0                                                           | HSRX_CPHY_CDR_F<br>BK_FAST_LOCK_EN<br>_REG     | rw | ro | 0x0  | C-PHY CDR delay mask LPF bandwidth extension. Active high.                               |  |  |  |  |  |
| 6:1                                                         | HSRX_CPHY_CDR_F<br>BK_FAST_LOCK_EN<br>_DLY_REG | rw | ro | 0x3F | Timer counter after which hsrx_cphy_cdr_fbk_fast_lock_en is asserted (word clock cycles) |  |  |  |  |  |
| 15:7                                                        | RESERVED_15_7                                  | ro | ro | 0x0  | Reserved for Future use and actual reset value is 0xX                                    |  |  |  |  |  |

| 1.1.1 | .657 CORE_DIG_CL                                    | Reg. | 0x5291 |         |  |             |   |  |  |  |
|-------|-----------------------------------------------------|------|--------|---------|--|-------------|---|--|--|--|
|       | HSTX subsystem status access : read-only            |      |        |         |  |             |   |  |  |  |
| bits  | name                                                | s/w  | h/w    | default |  | description | า |  |  |  |
| 3:0   | O STATE_CHSTX ro ro 0x0 HS-TX word clock FSM state  |      |        |         |  |             |   |  |  |  |
| 7:4   | STATE_DCO_CHSTX ro ro 0x0 HS-TX DCO clock FSM state |      |        |         |  |             |   |  |  |  |

| 1.1.1 | .659 CORE_DIG_CL                                                                                                                             | )   | Reg. | 0x5300  |  |             |   |  |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------|-----|------|---------|--|-------------|---|--|
| _     | High speed TX subsystem parameters control access : read-write                                                                               |     |      |         |  |             |   |  |
| bits  | name                                                                                                                                         | s/w | h/w  | default |  | description | n |  |
| 15:0  | 5:0 HS_TX_0_THSEXIT rw ro 0x14 Ths-exit setting (dco_clk cycles). This field is quasi-static.  _DCO_REG Please check table for more details. |     |      |         |  |             |   |  |

| 1.1.1 | 1.1.1.660 CORE_DIG_CLANE_1_RW_HS_TX_1 0x5301                                                                                         |     |     |         |             |   |  |  |  |
|-------|--------------------------------------------------------------------------------------------------------------------------------------|-----|-----|---------|-------------|---|--|--|--|
| _     | High speed TX subsystem parameters control access : read-write                                                                       |     |     |         |             |   |  |  |  |
| bits  | name                                                                                                                                 | s/w | h/w | default | description | n |  |  |  |
| 15:0  | 15:0 HS_TX_1_TPOST_R rw ro 0x3 T3-post setting (word clock cycles). This field is quasi-static. Please check table for more details. |     |     |         |             |   |  |  |  |

| 1.1.1                                                          | 1.1.1.661 CORE_DIG_CLANE_1_RW_HS_TX_2 0x5302 |     |     |         |  |            |   |  |  |
|----------------------------------------------------------------|----------------------------------------------|-----|-----|---------|--|------------|---|--|--|
| High speed TX subsystem parameters control access : read-write |                                              |     |     |         |  |            |   |  |  |
| bits                                                           | name                                         | s/w | h/w | default |  | descriptio | n |  |  |
| 15:0                                                           |                                              |     |     |         |  |            |   |  |  |

| 1.1.1                                                          | 1.1.1.662 CORE_DIG_CLANE_1_RW_HS_TX_3 0x5303 |     |     |         |                                                                                                                                  |  |  |  |  |
|----------------------------------------------------------------|----------------------------------------------|-----|-----|---------|----------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| High speed TX subsystem parameters control access : read-write |                                              |     |     |         |                                                                                                                                  |  |  |  |  |
| bits                                                           | name                                         | s/w | h/w | default | description                                                                                                                      |  |  |  |  |
| 3:0                                                            | HS_TX_3_STATE_O<br>VR_REG                    | rw  | ro  | 0x0     | state override enable. Active high. Used for debug purposes.                                                                     |  |  |  |  |
| 4                                                              | HS_TX_3_STATE_O<br>VR_EN_REG                 | rw  | ro  | 0x0     | state override value. Used for debug purposes.                                                                                   |  |  |  |  |
| 7:5                                                            | HS_TX_3_BURST_T<br>YPE_REG                   | rw  | ro  | 0x0     | Select burst to transmit type 000 For normal burst - 001 for normal burst with programmable sequence - 010 for calibration burst |  |  |  |  |
| 8                                                              | HS_TX_3_HSDIREC<br>T_REG                     | rw  | ro  | 0x0     | Reserved                                                                                                                         |  |  |  |  |
| 9                                                              | HS_TX_3_INVORDE<br>R_REG                     | rw  | ro  | 0x0     | Invert TX data's MSB to LSB transmission order. Active high. This field is quasi-static.                                         |  |  |  |  |
| 10                                                             | HS_TX_3_STATE_D<br>CO_VR_EN_REG              | rw  | ro  | 0x0     | HS-TX FSM state (DCO clock) override enable. Active high Used for debug purposes.                                                |  |  |  |  |
| 14:11                                                          | HS_TX_3_STATE_D<br>CO_OVR_VAL_REG            | rw  | ro  | 0x0     | HS-TX FSM state (DCO clock) override value. Used for debug purposes.                                                             |  |  |  |  |
| 15                                                             | RESERVED_15_15                               | ro  | ro  | 0x0     | Reserved for Future use and actual reset value is 0xX                                                                            |  |  |  |  |

| 1.1.1                                                          | 1.1.1.663 CORE_DIG_CLANE_1_RW_HS_TX_4 0x5304 |     |     |         |                                       |  |  |  |  |
|----------------------------------------------------------------|----------------------------------------------|-----|-----|---------|---------------------------------------|--|--|--|--|
| High speed TX subsystem parameters control access : read-write |                                              |     |     |         |                                       |  |  |  |  |
| bits                                                           | name                                         | s/w | h/w | default | description                           |  |  |  |  |
| 2:0                                                            | HS_TX_4_PROGSEQ<br>SYMB0_REG                 | rw  | ro  | 0x0     | Symbol 0 of the programmable sequence |  |  |  |  |
| 5:3                                                            | HS_TX_4_PROGSEQ<br>SYMB1_REG                 | rw  | ro  | 0x0     | Symbol 1 of the programmable sequence |  |  |  |  |
| 8:6                                                            | HS_TX_4_PROGSEQ                              | rw  | ro  | 0x0     | Symbol 2 of the programmable sequence |  |  |  |  |

|    | SYMB2_REG                    |    |    |     |                                                       |
|----|------------------------------|----|----|-----|-------------------------------------------------------|
|    | HS_TX_4_PROGSEQ<br>SYMB3_REG | rw | ro | 0x0 | Symbol 3 of the programmable sequence                 |
|    | HS_TX_4_PROGSEQ<br>SYMB4_REG | rw | ro | 0x0 | Symbol 4 of the programmable sequence                 |
| 15 | RESERVED_15_15               | ro | ro | 0x0 | Reserved for Future use and actual reset value is 0xX |

| 1.1.1.                                                         | 1.1.1.664 CORE_DIG_CLANE_1_RW_HS_TX_5 0x5305 |     |     |         |                   |                   |                      |  |  |
|----------------------------------------------------------------|----------------------------------------------|-----|-----|---------|-------------------|-------------------|----------------------|--|--|
| High speed TX subsystem parameters control access : read-write |                                              |     |     |         |                   |                   |                      |  |  |
| bits                                                           | name                                         | s/w | h/w | default |                   | description       | า                    |  |  |
| 2:0                                                            | HS_TX_5_PROGSEQ<br>SYMB5_REG                 | rw  | ro  | 0x0     | Symbol 5 of the p | rogrammable sec   | luence               |  |  |
| 5:3                                                            | HS_TX_5_PROGSEQ<br>SYMB6_REG                 | rw  | ro  | 0x0     | Symbol 6 of the p | rogrammable sec   | luence               |  |  |
| 8:6                                                            | HS_TX_5_PROGSEQ<br>SYMB7_REG                 | rw  | ro  | 0x0     | Symbol 7 of the p | rogrammable sec   | luence               |  |  |
| 11:9                                                           | HS_TX_5_PROGSEQ<br>SYMB8_REG                 | rw  | ro  | 0x0     | Symbol 8 of the p | rogrammable sec   | luence               |  |  |
| 14:12                                                          | HS_TX_5_PROGSEQ<br>SYMB9_REG                 | rw  | ro  | 0x0     | Symbol 9 of the p | rogrammable sec   | luence               |  |  |
| 15                                                             | RESERVED_15_15                               | ro  | ro  | 0x0     | Reserved for Futu | ire use and actua | I reset value is 0xX |  |  |

| 1.1.1.                                                         | .665 CORE_DIG_CL              | Reg. | 0x5306 |         |                                                                                                                                                                                 |                                                                                                                 |                          |  |
|----------------------------------------------------------------|-------------------------------|------|--------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------------------|--|
| High speed TX subsystem parameters control access : read-write |                               |      |        |         |                                                                                                                                                                                 |                                                                                                                 |                          |  |
| bits                                                           | name                          | s/w  | h/w    | default |                                                                                                                                                                                 | description                                                                                                     | n                        |  |
| 2:0                                                            | HS_TX_6_PROGSEQ<br>SYMB10_REG | rw   | ro     | 0x0     | Symbol 10 of the                                                                                                                                                                | programmable se                                                                                                 | equence                  |  |
| 5:3                                                            | HS_TX_6_PROGSEQ<br>SYMB11_REG | rw   | ro     | 0x0     | Symbol 11 of the                                                                                                                                                                | programmable se                                                                                                 | equence                  |  |
| 8:6                                                            | HS_TX_6_PROGSEQ<br>SYMB12_REG | rw   | ro     | 0x0     | Symbol 12 of the                                                                                                                                                                | programmable se                                                                                                 | equence                  |  |
| 11:9                                                           | HS_TX_6_PROGSEQ<br>SYMB13_REG | rw   | ro     | 0x0     | Symbol 13 of the                                                                                                                                                                | programmable se                                                                                                 | equence                  |  |
| 14:12                                                          | HS_TX_6_PIN_SWA<br>P_REG      | rw   | ro     | 0x0     | Swap ABC lines.<br>quasi-static.<br>- 3'b000: TX ABC<br>- 3'b001: TX ABC<br>- 3'b010: TX ABC<br>- 3'b100: TX ABC<br>- 3'b101: TX ABC<br>- 3'b101: TX ABC<br>- all others reserv | connected to RX | CBA<br>ACB<br>BCA<br>BAC |  |
| 15                                                             | RESERVED_15_15                | ro   | ro     | 0x0     | Reserved for Futu                                                                                                                                                               | ure use and actua                                                                                               | I reset value is 0xX     |  |

| 1.1.1                                                          | 1.1.1.666 CORE_DIG_CLANE_1_RW_HS_TX_7 0x5307 |     |     |         |                                                                                      |       |  |  |
|----------------------------------------------------------------|----------------------------------------------|-----|-----|---------|--------------------------------------------------------------------------------------|-------|--|--|
| High speed TX subsystem parameters control access : read-write |                                              |     |     |         |                                                                                      |       |  |  |
| bits                                                           | name                                         | s/w | h/w | default | descri                                                                               | otion |  |  |
| 15:0                                                           | HS_TX_7_T3PRPR_<br>DCO_REG                   | rw  | ro  | 0xD     | Timer counter for T3prepare (D the time to wait after driving LP ing on the HS logic |       |  |  |

| 1.1.1.667 CORE_DIG_CLANE_1_RW_HS_TX_8                          | Reg. | 0x5308 |
|----------------------------------------------------------------|------|--------|
| High speed TX subsystem parameters control access : read-write |      |        |

Copyright 2020 Cruise LLC Page 192 of 193

| bits | name                         | s/w | h/w | default | description                                                                |
|------|------------------------------|-----|-----|---------|----------------------------------------------------------------------------|
| 15:0 | HS_TX_8_TLP11EN<br>D_DCO_REG | rw  | ro  | 0xA     | Final time to drive LP111 to the lines (after HS-leave) (DCO clock cycles) |

| 1.1.1                                                          | 1.1.1.668 CORE_DIG_CLANE_1_RW_HS_TX_9 0x5309                                                                                                |     |     |         |             |    |  |  |  |
|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|---------|-------------|----|--|--|--|
| High speed TX subsystem parameters control access : read-write |                                                                                                                                             |     |     |         |             |    |  |  |  |
| bits                                                           | name                                                                                                                                        | s/w | h/w | default | description | on |  |  |  |
| 15:0                                                           | 15:0 HS_TX_9_T3POST_ rw ro 0x6 Timer counter for T3post (DCO clock cycles). Defines how long to keep the HS logic on before moving to LP111 |     |     |         |             |    |  |  |  |

| 1.1.1.                                                         | .669 CORE_DIG_CL           | Reg. | 0x530A |         |                                                                                                                                                                            |             |   |
|----------------------------------------------------------------|----------------------------|------|--------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---|
| High speed TX subsystem parameters control access : read-write |                            |      |        |         |                                                                                                                                                                            |             |   |
| bits                                                           | name                       | s/w  | h/w    | default |                                                                                                                                                                            | description | n |
| 15:0                                                           | HS_TX_10_TPREBE<br>GIN_REG | rw   | ro     | 0x2     | Timer counter for Tpreamble begin (word_clk cycles). Defines the time to drive the preamble pattern to the lines before sending the programmable sequence (if applicable). |             |   |

| 1.1.1.670 CORE_DIG_CLANE_1_RW_HS_TX_11 0x530B                  |                           |     |     |         |                                       |            |                           |
|----------------------------------------------------------------|---------------------------|-----|-----|---------|---------------------------------------|------------|---------------------------|
| High speed TX subsystem parameters control access : read-write |                           |     |     |         |                                       |            |                           |
| bits                                                           | name                      | s/w | h/w | default |                                       | descriptio | n                         |
| 15:0                                                           | HS_TX_11_TLPX_D<br>CO_REG | rw  | ro  | 0xA     | Timer counter for to drive LP001 to t |            | cycles). Defines the time |

| 1.1.1.671 CORE_DIG_CLANE_1_RW_HS_TX_12 0x530C                  |                                |     |     |         |                                                                               |            |                      |
|----------------------------------------------------------------|--------------------------------|-----|-----|---------|-------------------------------------------------------------------------------|------------|----------------------|
| High speed TX subsystem parameters control access : read-write |                                |     |     |         |                                                                               |            |                      |
| bits                                                           | name                           | s/w | h/w | default |                                                                               | descriptio | n                    |
| 15:0                                                           | HS_TX_12_TLP11I<br>NIT_DCO_REG | rw  | ro  | 0xA     | Initial time to drive LP111 to the lines (before HS-entry) (DCO clock cycles) |            | es (before HS-entry) |

| 1.1.1                                                          | .672 CORE_DIG_CL                      | Reg.      | 0x530D    |                |  |                 |                                                           |
|----------------------------------------------------------------|---------------------------------------|-----------|-----------|----------------|--|-----------------|-----------------------------------------------------------|
| High speed TX subsystem parameters control access : read-write |                                       |           |           |                |  |                 |                                                           |
|                                                                |                                       |           |           |                |  |                 |                                                           |
| bits                                                           | name                                  | s/w       | h/w       | default        |  | descripti       | on                                                        |
|                                                                | name<br>HS_TX_13_TLPTXO<br>VERLAP_REG | s/w<br>rw | h/w<br>ro | default<br>0x6 |  | the time the LP | on<br>TX driver overlaps the<br>is field is quasi-static. |

| End RegGroup |
|--------------|
|              |
|              |
| End RegGroup |

Copyright 2020 Cruise LLC Page 193 of 193