# **MP3 Papier Design**

Von

Huang, Yu, und Zhang

## Diagram

### **Details**

```
typedef struct packed {
  logic load latch;
  // IF stage
  logic icache read;
  logic load_pc;
  // ID stage
  // EX stage
  alu_ops aluop;
  alumux1_sel_t alumux1_sel;
  alumux2_sel_t alumux2_sel;
  branch_funct3_t cmpop;
  cmpmux_sel_t cmpmux_sel;
  arithmux_sel_t arithmux_sel;
  iaddrmux_sel_t iaddrmux_sel;
  // MEM stage
  logic dcache_write;
  logic dcache_read;
  // WB stage
  logic regfilemux_sel;
  logic load regfile;
} rv32i_control_word;
If branch prediction is wrong (we know this in EX stage), we set the structs in IF and
ID stage to invalid, and also load PC with the correct target value.
funct3: branch, load, store, arith_reg, arith_imm
funct7: arith_reg (add vs sub, srl vs sra), arith_imm (srli vs srai)
```

## Per stage actions

A stage should not do anything if its struct is invalid.

#### ΙF

Read I-cache, then set PC to next value, write the latch. Current pc\_out write to IF/ID latch.

#### ID

Read the REGFILE according to what is specified in the IF/ID latch. Write rs1\_out, rs2\_out, and other old values in IF/ID latch to ID/EX latch.

#### EX

Feed aluop and cmpop according to opcode+(funct3,funct7), write alu\_out (br\_en in case of slt or sltu) and other old values in ID/EX latch to EX/MEM latch. In branch operation, the CMP and the ALU are working in parallel; if prediction is wrong (in CP1 we do static non-taken), set next IF/ID and ID/EX latches to invalid, and set iaddrmux sel to load the next instruction from the correct address.

#### MEM

Read/write memory (D-cache), write dc\_out to MEM/WB latch structure. Pass values from EX/MEM latch to MEM/WB latch.

#### WB

Write to rd in REGFILE with alu\_out (alu result or br\_en), dc\_out (lw, lh, lhu, lb, lbu), u\_imm or pc\_plus4\_according to funct3.

## **Signal Specification:**

## **CPU & CACHE**

| signal                 | width | from              | to                       | specification                                                                                       |
|------------------------|-------|-------------------|--------------------------|-----------------------------------------------------------------------------------------------------|
| icache<br>_rdata       | 32    | instruction cache | cpu                      | the data read from instruction cache                                                                |
| icache<br>_addr        | 32    | cpu               | instructio<br>n<br>cache | the address to read from instruction cache, (from PC)                                               |
| icache<br>_read        | 1     | сри               | instructio<br>n<br>cache | read control of instruction cache                                                                   |
| dcache<br>_rdata       | 32    | data<br>cache     | cpu                      | the data read from data cache                                                                       |
| dcache<br>_addr        | 32    | сри               | data<br>cache            | the address to read from data cache                                                                 |
| dcache<br>_read        | 1     | сри               | data<br>cache            | read control of data cache                                                                          |
| dcache<br>_write       | 1     | сри               | data<br>cache            | write control of data cache                                                                         |
| dcache<br>_byte_e<br>n | 4     | cpu               | data<br>cache            | byte enable of data cache,<br>generated in datapath with<br>alu_out and funct3 from EX/MEM<br>latch |
| dcache<br>_wdata       | 32    | cpu               | data<br>cache            | the data to write to data cache,<br>always from rs2_out of EX/MEM<br>latc                           |

## **DATAPATH & CONTROL**

| signal   | width  | from     | to       | specification                   |
|----------|--------|----------|----------|---------------------------------|
| ctl_word | struct | control  | datapath | packed control signal of system |
| fd_word  | struct | datapath | control  | state latch between IF/ID stage |
| de_word  | struct | datapath | control  | state latch between ID/EX stage |

| em_word | struct | datapath | control | state latch between EX/MEM stage |
|---------|--------|----------|---------|----------------------------------|
| mw_word | struct | datapath | control | state latch between MEM/WB stage |

## **INSIDE DATAPATH**

| signal           | width | from     | to                    | specification                                                                                                                                                                                 |
|------------------|-------|----------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| alumux1_sel      | 1     | control  | alu_src1_m<br>ux      | select bit of alumux1,<br>1'b1: alumux1_out = pc_out<br>1'b0: alumux1_out = sr1                                                                                                               |
| alumux2_sel      | 3     | control  | alu_src2<br>_mux      | select bits of alumux2, 3'b000: alumux2_out = i_imm 3'b001: alumux2_out = u_imm 3'b010: alumux2_out = b_imm 3'b011: alumux2_out = s_imm 3'b100: alumux2_out = j_imm 3'b101: alumux2_out = rs2 |
| alu_op           | 3     | control  | alu                   | operation of alu, determined<br>by opcode+(funct3+funct7)                                                                                                                                     |
| cmpmux_sel       | 1     | control  | cmp_src2<br>_mux      | select bit of comparator, 1'b0: cmpmux_out =i_imm 1'b1: cmpmux_out = rs2                                                                                                                      |
| arithmux_sel     | 1     | control  | arithmux              | select alu_out or br_en to<br>written to EX/MEM latch<br>1'b0: alu_out<br>1'b1: cmp_out                                                                                                       |
| iaddrmux_ou<br>t | 1     | iaddrmux | pc_in_mux,<br>mar_mux | act as select signal of pc_mux and mar_mux                                                                                                                                                    |
| iaddrmux_se<br>I | 2     | control  | iaddrmux              | 1'b0: always_pc<br>1'b1: always_alu<br>br_en: br_en                                                                                                                                           |

| em_funct3          | 3 | EX/<br>MEM<br>latch | data cache | generate dcache_byte_en<br>according to the last 2 bits of<br>alu_out from EX/MEM latch                                                                                                                                                                                                                                                                                                                     |
|--------------------|---|---------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| regfilemux_s<br>el | 4 | control             | regfilemux | 4'b0000: regfilemux_out = alu_out from MEM/WB latch 4'b0010: regfilemux_out = u_imm from MEM/WB latch 4'b0011: regfilemux_out = lw = dc from MEM/WB latch 4'b0100: regfilemux_out = pc from MEM/WB latch +4 (for the below, choose the correct part of dc according to correct bits from alu_out from MEM/WB latch) 4'b0101: regfilemux_out = lb 4'b0110: regfilemux_out = lh 4'b1000: regfilemux_out = lhu |