

# VNL5050N3-E VNL5050S5-E

# OMNIFET III fully protected low-side driver

Datasheet - production data



#### **Features**

| Туре        | V <sub>clamp</sub> | R <sub>DS(on)</sub> | I <sub>D</sub> |
|-------------|--------------------|---------------------|----------------|
| VNL5050N3-E | 41 V 50 mΩ         |                     | 19 A           |
| VNL5050S5-E | 41 V               | 30 11122            | 197            |

- Automotive qualified
- Drain current: 19 A
- · ESD protection
- Overvoltage clamp
- Thermal shutdown
- Current and power limitation
- Very low standby current
- Very low electromagnetic susceptibility
- Compliant with European directive 2002/95/EC
- Open drain status output (VNL5050S5-E only)

### **Description**

The VNL5050N3-E and VNL5050S5-E are monolithic devices made using STMicroelectronics VIPower<sup>®</sup> Technology, intended for driving resistive or inductive loads with one side connected to the battery.

Built-in thermal shutdown protects the chip from overtemperature and short-circuit. Output current limitation protects the devices in an overload condition. In case of long duration overload, the devices limit the dissipated power to a safe level up to thermal shutdown intervention. Thermal shutdown, with automatic restart, allows the devices to recover normal operation as soon as a fault condition disappears. Fast demagnetization of inductive loads is achieved at turn-off.

**Table 1. Devices summary** 

| Package | Order o     | codes         |
|---------|-------------|---------------|
| rackaye | Tube        | Tape and reel |
| SOT-223 | VNL5050N3-E | VNL5050N3TR-E |
| SO-8    | VNL5050S5-E | VNL5050S5TR-E |

# **Contents**

| 1 | Bloc | k diagrams and pins configurations5 |
|---|------|-------------------------------------|
| 2 | Abs  | olute maximum rating 8              |
|   | 2.1  | Absolute maximum ratings            |
|   | 2.2  | Thermal data                        |
| 3 | Elec | trical characteristics9             |
|   | 3.1  | Electrical characteristics curves   |
|   | 3.2  | MCU I/O protection                  |
| 4 | Pacl | kage and PC board thermal data      |
|   | 4.1  | SOT-223 thermal data 19             |
|   | 4.2  | SO-8 thermal data                   |
| 5 | Pacl | kage and packing information        |
|   | 5.1  | ECOPACK <sup>®</sup> 25             |
|   | 5.2  | SOT-223 mechanical data             |
|   | 5.3  | SO-8 mechanical data                |
|   | 5.4  | SOT-223 packing information         |
|   | 5.5  | SO-8 packing information            |
| 6 | Revi | sion history31                      |



# List of tables

| Table 1.  | Devices summary                                | 1  |
|-----------|------------------------------------------------|----|
| Table 2.  | Pin function                                   |    |
| Table 3.  | Suggested connections for unused and n.c. pins | 7  |
| Table 4.  | Absolute maximum ratings                       | 8  |
| Table 5.  | Thermal data                                   | 8  |
| Table 6.  | Power MOS section                              | 9  |
| Table 7.  | Source drain diode                             | 9  |
| Table 8.  | Input section                                  | 9  |
| Table 9.  | Status pin                                     | 9  |
| Table 10. | Logic input                                    | 10 |
| Table 11. | Openload detection                             | 10 |
| Table 12. | Supply section                                 | 10 |
| Table 13. | Switching characteristics                      | 11 |
| Table 14. | Protection and diagnostics                     | 11 |
| Table 15. | Truth table                                    | 14 |
| Table 16. | Thermal parameters                             | 21 |
| Table 17. | Thermal parameters                             | 24 |
| Table 18. | SOT-223 mechanical data                        | 26 |
| Table 19. | SO-8 mechanical data                           | 28 |
| Table 20. | Document revision history                      | 31 |



# **List of figures**

| Figure 1.  | VNL5050N3-E block diagram                                               | . 5 |
|------------|-------------------------------------------------------------------------|-----|
| Figure 2.  | VNL5050S5-E block diagram                                               | . 5 |
| Figure 3.  | VNL5050N3-E current and voltage conventions                             | . 6 |
| Figure 4.  | VNL5050S5-E current and voltage conventions                             | . 6 |
| Figure 5.  | Configuration diagrams (top view)                                       | . 7 |
| Figure 6.  | Source diode forward characteristics                                    | 12  |
| Figure 7.  | Static drain source on-resistance vs. drain current                     | 12  |
| Figure 8.  | Static drain source on-resistance vs. input voltage                     | 12  |
| Figure 9.  | Static drain source on-resistance vs. drain current                     | 12  |
| Figure 10. | Transfer characteristics                                                |     |
| Figure 11. | Transfer characteristics (inside view for V <sub>IN</sub> = 2 V to 3 V) | 13  |
| Figure 12. | Output characteristics                                                  |     |
| Figure 13. | Normalized on-resistance vs. temperature                                | 13  |
| Figure 14. | Normalized input threshold vs. temperature                              | 14  |
| Figure 15. | Switching characteristics                                               | 15  |
| Figure 16. | VNL5050N3-E application schematic                                       | 15  |
| Figure 17. | VNL5050S5-E application schematic                                       | 16  |
| Figure 18. | Maximum demagnetization energy                                          | 18  |
| Figure 19. | SOT-223 PC board                                                        | 19  |
| Figure 20. | Rthj-amb vs. PCB copper area in open box free air condition             |     |
| Figure 21. | SOT-223 thermal impedance junction ambient single pulse                 |     |
| Figure 22. | Thermal fitting model of a LSD in SOT-223                               | 20  |
| Figure 23. | SO-8 PC board                                                           |     |
| Figure 24. | Rthj-amb vs. PCB copper area in open box free air condition             | 22  |
| Figure 25. | SO-8 thermal impedance junction ambient single pulse                    |     |
| Figure 26. | Thermal fitting model of a LSD in SO-8                                  |     |
| Figure 27. | SOT-223 package dimensions                                              | 25  |
| Figure 28. | SO-8 package dimensions                                                 | 27  |
| Figure 29. | SOT-223 tape and reel shipment (suffix "TR")                            | 29  |
| Figure 30. | SO-8 tube shipment (no suffix)                                          |     |
| Figure 31. | SO-8 tape and reel shipment (suffix "TR")                               | 30  |

DocID15917 Rev 6



# **Block diagrams and pins configurations**

Drain **LOGIC** Control & Diagnostic Current Power Limitation Clamp IN DRIVER OVERTEMPERATURE **PROTECTION** OVERLOAD PROTECTION (ACTIVE POWER LIMITATION) **GND** 

Figure 1. VNL5050N3-E block diagram





**Table 2. Pin function** 

| Name              | Function                                                                                                   |
|-------------------|------------------------------------------------------------------------------------------------------------|
| INPUT             | Voltage controlled input pin with hysteresis, CMOS compatible. Controls output switch state <sup>(1)</sup> |
| DRAIN             | Power MOS drain                                                                                            |
| SOURCE            | Power MOS source and ground reference for the control section                                              |
| SUPPLY<br>VOLTAGE | Supply voltage connected to the signal part (5 V)                                                          |
| STATUS            | Open drain digital diagnostic pin <sup>(2)</sup>                                                           |

- 1. Internally connected to  $V_{\text{supply}}$  in the VNL5050N3-E
- 2. Valid for VNL5050S5-E only.

Figure 3. VNL5050N3-E current and voltage conventions



Figure 4. VNL5050S5-E current and voltage conventions



477

Figure 5. Configuration diagrams (top view)



Table 3. Suggested connections for unused and n.c. pins

| Connection / pin | STATUS      | N.C. | INPUT                  |
|------------------|-------------|------|------------------------|
| Floating         | Х           | Х    | Х                      |
| To ground        | Not allowed | Х    | Through 10 kΩ resistor |



# 2 Absolute maximum rating

Stressing the device above the rating listed in the *Table 4* may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### 2.1 Absolute maximum ratings

Table 4. Absolute maximum ratings

| Symbol            | Parameter                                                                                       | Va           | Unit      |       |  |
|-------------------|-------------------------------------------------------------------------------------------------|--------------|-----------|-------|--|
| Symbol            | Parameter                                                                                       | SOT-223 SO-8 |           | Oille |  |
| V <sub>DS</sub>   | Drain-source voltage (V <sub>IN</sub> = 0 V)                                                    | Internally   | clamped   | V     |  |
| I <sub>D</sub>    | DC drain current Internally limited                                                             |              | y limited | Α     |  |
| -I <sub>D</sub>   | Reverse DC drain current 4                                                                      |              | 4         | Α     |  |
| I <sub>S</sub>    | DC supply current                                                                               | -            | -1 to 10  | mA    |  |
| I <sub>IN</sub>   | DC input current                                                                                | -1 to 10     |           | mA    |  |
| I <sub>STAT</sub> | DC status current                                                                               | -            | -1 to 10  | mA    |  |
| V <sub>ESD1</sub> | Electrostatic discharge (R = 1.5 k $\Omega$ ; C = 100 pF)<br>- DRAIN<br>- SUPPLY, INPUT, STATUS | 5000<br>4000 |           | V     |  |
| V <sub>ESD2</sub> | Electrostatic discharge on output pin only (R = 330 $\Omega$ , C = 150 pF)                      | 2000         |           | V     |  |
| T <sub>j</sub>    | Junction operating temperature                                                                  | -40 to 150   |           | °C    |  |
| T <sub>stg</sub>  | Storage temperature                                                                             | -55 to 150   |           | °C    |  |
| E <sub>AS</sub>   | Single pulse avalanche energy (L = 1.1 mH, $T_J$ = 150 °C, $R_L$ = 0, $I_{OUT}$ = $I_{limL}$ )  | 93           |           | mJ    |  |

#### 2.2 Thermal data

Table 5. Thermal data

| Symbol               | Parameter                           | Maximu               | Unit |       |
|----------------------|-------------------------------------|----------------------|------|-------|
| Syllibol             | raiailletei                         | SOT-223              | SO-8 | Oiiit |
| R <sub>thj-amb</sub> | Thermal resistance junction-ambient | 108.3 <sup>(1)</sup> | 87   | °C/W  |

When mounted on a standard single-sided FR4 board with 0.5 cm<sup>2</sup> of Cu (at least 35 μm thick) connected to all DRAIN pins



## 3 Electrical characteristics

Values specified in this section are for  $V_{supply} = V_{IN} = 4.5$  V to 5.5 V, -40 °C <  $T_j$  < 150 °C, unless otherwise stated.

**Table 6. Power MOS section** 

| Symbol              | Parameter                               | Test conditions                                                                                 | Min. | Тур. | Max. | Unit      |
|---------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------|------|------|------|-----------|
| V <sub>supply</sub> | Operating supply voltage                | -                                                                                               | 3.5  | 5    | 5.5  | V         |
|                     | ON-state resistance                     | $I_D = 2 \text{ A}; T_j = 25 \text{ °C},$<br>$V_{\text{supply}} = V_{\text{IN}} = 5 \text{ V}$  |      |      | 50   | - mΩ<br>V |
| R <sub>ON</sub>     | ON-State resistance                     | $I_D = 2 \text{ A}; T_j = 150 \text{ °C},$<br>$V_{\text{supply}} = V_{\text{IN}} = 5 \text{ V}$ |      |      | 100  |           |
| $V_{CLAMP}$         | Drain-source clamp voltage              | $V_{IN} = 0 \text{ V}; I_D = 2 \text{ A}$                                                       | 41   | 46   | 52   | ٧         |
| V <sub>CLTH</sub>   | Drain-source clamp<br>threshold voltage | $V_{IN} = 0 \text{ V; } I_D = 2 \text{ mA}$                                                     | 36   |      |      | V         |
|                     | OFF-state output current                | $V_{IN} = 0 \text{ V}; V_{DS} = 13 \text{ V};$<br>$T_j = 25 \text{ °C}$                         | 0    |      | 3    |           |
| I <sub>DSS</sub>    | Or r-state output current               | $V_{IN} = 0 \text{ V}; V_{DS} = 13 \text{ V};$<br>$T_j = 125 \text{ °C}$                        | 0    |      | 5    | μΑ        |

#### Table 7. Source drain diode

| Symbol   | Parameter          | Test conditions           | Min. | Тур. | Max. | Unit |
|----------|--------------------|---------------------------|------|------|------|------|
| $V_{SD}$ | Forward on voltage | $I_D = 2 A; V_{IN} = 0 V$ | -    | 0.8  | -    | V    |

#### Table 8. Input section<sup>(1)</sup>

| Symbol            | Parameter                     | Test conditions                                                          | Min. | Тур. | Max. | Unit     |
|-------------------|-------------------------------|--------------------------------------------------------------------------|------|------|------|----------|
| I <sub>ISS</sub>  | Supply current from input pin | ON-state: $V_{supply} = V_{IN} = 5 \text{ V};$<br>$V_{DS} = 0 \text{ V}$ |      | 30   | 65   | μΑ       |
|                   | Input clamp voltage           | I <sub>S</sub> = 1 mA                                                    | 5.5  |      | 7    | <b>V</b> |
| V <sub>ICL</sub>  | input clamp voltage           | I <sub>S</sub> = -1 mA                                                   |      | -0.7 |      | V        |
| V <sub>INTH</sub> | Input threshold voltage       | $V_{DS} = V_{IN}$ ; $I_D = 1 \text{ mA}$                                 | 1    |      | 3.5  | V        |

<sup>1.</sup> Valid for VNL5050N3-E option (input and supply pins connected together)

### Table 9. Status pin<sup>(1)</sup>

| Symbol             | Parameter                    | Test conditions                              | Min. | Тур. | Max. | Unit |
|--------------------|------------------------------|----------------------------------------------|------|------|------|------|
| V <sub>STAT</sub>  | Status low output voltage    | I <sub>STAT</sub> = 1 mA                     |      |      | 0.5  | V    |
| I <sub>LSTAT</sub> | Status leakage current       | Normal operation;<br>V <sub>STAT</sub> = 5 V |      |      | 10   | μΑ   |
| C <sub>STAT</sub>  | Status pin input capacitance | Normal operation;<br>V <sub>STAT</sub> = 5 V |      |      | 100  | pF   |



Table 9. Status pin<sup>(1)</sup> (continued)

| Symbol            | Parameter            | Test conditions           | Min. | Тур. | Max. | Unit |
|-------------------|----------------------|---------------------------|------|------|------|------|
| V                 | Status clamp voltage | I <sub>STAT</sub> = 1 mA  | 5.5  |      | 7    | \/   |
| V <sub>STCL</sub> |                      | I <sub>STAT</sub> = -1 mA |      | -0.7 |      | V    |

<sup>1.</sup> Valid for VNL5050S5-E option

Table 10. Logic input<sup>(1)</sup>

| Symbol               | Parameter                | Test conditions         | Min. | Тур. | Max. | Unit |
|----------------------|--------------------------|-------------------------|------|------|------|------|
| V <sub>IL</sub>      | Low-level input voltage  | _                       |      |      | 0.9  | V    |
| I <sub>IL</sub>      | Low-level input current  | V <sub>IN</sub> = 0.9 V | 1    |      |      | μΑ   |
| V <sub>IH</sub>      | High-level input voltage | _                       | 2.1  |      |      | V    |
| I <sub>IH</sub>      | High-level input current | V <sub>IN</sub> = 2.1 V |      |      | 10   | μΑ   |
| V <sub>I(hyst)</sub> | Input hysteresis voltage | _                       | 0.13 |      |      | V    |
| W.                   | Input clamp voltage      | I <sub>IN</sub> = 1 mA  | 5.5  |      | 7    | V    |
| V <sub>ICL</sub>     | input clamp voltage      | I <sub>IN</sub> = -1 mA |      | -0.7 |      | V    |

<sup>1.</sup> Valid for VNL5050S5-E option

Table 11. Openload detection<sup>(1)</sup>

| Symbol                | Parameter                                                                      | Test conditions        | Min. | Тур. | Max. | Unit |
|-----------------------|--------------------------------------------------------------------------------|------------------------|------|------|------|------|
| V <sub>OI</sub>       | Openload OFF-state voltage detection threshold                                 | V <sub>IN</sub> = 0 V  | 0.6  | 1.2  | 1.7  | V    |
| t <sub>d(oloff)</sub> | Delay between INPUT falling edge and STATUS falling edge in openload condition | I <sub>OUT</sub> = 0 A | 45   | 425  | 1100 | μs   |

<sup>1.</sup> Valid for VNL5050S5-E option

Table 12. Supply section<sup>(1)</sup>

| Symbol                        | Parameter             | Test conditions                                                                  | Min. | Тур. | Max. | Unit |
|-------------------------------|-----------------------|----------------------------------------------------------------------------------|------|------|------|------|
| I <sub>S</sub> Supply current |                       | OFF-state: $T_j = 25$ °C;<br>$V_{IN} = V_{DRAIN} = 0$ V;                         |      | 10   | 25   | μA   |
| IS                            | опрру синен           | ON-state: $T_j = 25 \text{ °C};$<br>$V_{IN} = 5 \text{ V}; V_{DS} = 0 \text{ V}$ |      | 25   | 65   | μΛ   |
| V                             | Supply clamp voltage  | I <sub>SCL</sub> = 1 mA                                                          | 5.5  |      | 7    | V    |
| V <sub>SCL</sub>              | Supply claimp voltage | I <sub>SCL</sub> = -1 mA                                                         |      | -0.7 |      | V    |

<sup>1.</sup> Valid for VNL5050S5-E option

10/33 DocID15917 Rev 6

Table 13. Switching characteristics<sup>(1)</sup>

| Symbol              | Parameter                           | Test conditions                              | S    | OT-223 <sup>(</sup> | (2) |      | SO-8 |      | Unit |
|---------------------|-------------------------------------|----------------------------------------------|------|---------------------|-----|------|------|------|------|
| Syllibol            | Farameter                           | rest conditions                              | Min. | Min. Typ.           |     | Min. | Тур. | Max. | Oill |
| t <sub>d(ON)</sub>  | Turn-on delay time                  | $R_L = 6.5 \Omega,$<br>$V_{CC} = 13 V^{(3)}$ | _    | 6                   | _   | _    | 6    | _    | μs   |
| t <sub>d(OFF)</sub> | Turn-off delay time                 | $R_L = 6.5 \Omega,$<br>$V_{CC} = 13 V$       | _    | 20                  | _   | _    | 20   | _    | μs   |
| t <sub>r</sub>      | Rise time                           | $R_L = 6.5 \Omega,$<br>$V_{CC} = 13 V$       | _    | 10                  | _   | _    | 10   | _    | μs   |
| t <sub>f</sub>      | Fall time                           | $R_L = 6.5 \Omega,$<br>$V_{CC} = 13 V$       | _    | 10                  | _   | _    | 10   | _    | μs   |
| W <sub>ON</sub>     | Switching energy losses at turn-on  | $R_L = 6.5 \Omega,$<br>$V_{CC} = 13 V$       | _    | 0.04                | _   | _    | 0.04 | _    | mJ   |
| W <sub>OFF</sub>    | Switching energy losses at turn-off | $R_L = 6.5 \Omega,$<br>$V_{CC} = 13 V$       | _    | 0.06                | _   | _    | 0.06 | _    | mJ   |

- 1. see Figure 16: VNL5050N3-E application schematic and Figure 17: VNL5050S5-E application schematic
- 2.  $3.5 \text{ V} \le \text{V}_{\text{supply}} = \text{V}_{\text{IN}} \le 5.5 \text{ V}$
- 3. See Figure 15: Switching characteristics

Table 14. Protection and diagnostics

| Symbol                        | Parameter                                               | Test conditions <sup>(1)</sup>                                                                                          | Min.                | Тур.                | Max. | Unit |
|-------------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|------|------|
| I <sub>limH</sub>             | DC short-circuit current                                | $V_{DS} = 13 \text{ V};$<br>$V_{\text{supply}} = V_{\text{IN}} = 5 \text{ V}$                                           | 19                  | 27                  | 38   | Α    |
| I <sub>limL</sub>             | Short-circuit current during thermal cycling            | $\begin{aligned} V_{DS} &= 13 \text{ V; } T_{R} < T_{j} < T_{TSD;} \\ V_{supply} &= V_{IN} = 5 \text{ V} \end{aligned}$ |                     | 11                  |      | Α    |
| t <sub>dlimL</sub>            | Step response current limit                             | V <sub>DS</sub> = 13 V; V <sub>input</sub> = 5 V                                                                        |                     | 44                  |      | μs   |
| T <sub>TSD</sub>              | Shutdown temperature                                    | _                                                                                                                       | 150                 | 175                 | 200  | °C   |
| T <sub>R</sub> <sup>(2)</sup> | Reset temperature                                       | _                                                                                                                       | T <sub>RS</sub> + 1 | T <sub>RS</sub> + 5 |      | °C   |
| T <sub>RS</sub> (3)           | Thermal reset of STATUS                                 | _                                                                                                                       | 135                 |                     |      | °C   |
| T <sub>HYST</sub>             | Thermal hysteresis (T <sub>TSD</sub> - T <sub>R</sub> ) | _                                                                                                                       |                     | 7                   |      | °C   |

- 1.  $V_{supply} = V_{input}$  in VNL5050N3-E version
- 2. Valid for VNL5050S5-E option

#### 3.1 Electrical characteristics curves



12/33 DocID15917 Rev 6



Note: Input and supply pins connected to gether

GAPG1612130725CFT

Figure 11. Transfer characteristics (inside view for  $V_{IN} = 2 V \text{ to } 3 V$ ) I<sub>D</sub> (mA) 5000 4500 4000 V<sub>DS</sub> = 13 V 3500 3000 2500 2000 1500 1000 500 2.5 2.6 2.2 2.3 2.4 2.7 2.8 V<sub>IN</sub> (V) A:  $T_i = -40^{\circ}C$ B: T<sub>i</sub> = 250°C C: T<sub>i</sub> = 150°C Note: Input and supply pins connected to gether GAPG1612130730CFT

Figure 12. Output characteristics



Figure 13. Normalized on-resistance vs. temperature





Table 15. Truth table<sup>(1)</sup>

| Conditions                       | INPUT  | DRAIN  | STATUS |
|----------------------------------|--------|--------|--------|
| Normal operation                 | L<br>H | H      | H<br>H |
| Current limitation               | L      | H<br>X | H<br>H |
| Overtemperature                  | L      | H<br>H | H      |
| Undervoltage                     | L<br>H | H<br>H | X<br>X |
| Output voltage < V <sub>OL</sub> | L<br>H | L<br>L | L<br>H |

<sup>1.</sup> Valid for VNL5050S5-E option

14/33 DocID15917 Rev 6



Figure 15. Switching characteristics







Figure 17. VNL5050S5-E application schematic

577

### 3.2 MCU I/O protection

ST suggests to insert a resistor ( $R_{prot}$ ) in line to prevent the microcontroller I/O pins from latching up<sup>(a)</sup>. The value of these resistors is a compromise between the leakage current of microcontroller and the current required by the LSD I/Os (input levels compatibility) with the latch-up limit of microcontroller I/Os:

#### **Equation 1**

$$\frac{0.7}{I_{\text{latchup}}} \le R_{\text{prot}} \le \frac{\left(V_{\text{OH } \mu\text{C}} - V_{\text{IH}}\right)}{I_{\text{IH max}}}$$

Let:

- I<sub>latchup</sub> ≥ 20 mA
- $V_{OH\mu C} \ge 4.5 \text{ V}$
- $35 \Omega \le R_{prot} \le 100 K\Omega$

Then, the recommended value is  $R_{prot} = 1 \text{ K}\Omega$ 

Figure 18 shows the turn-off current drawn during the demagnetization.

a. In case of negative transient on the drain pin



DocID15917 Rev 6



Figure 18. Maximum demagnetization energy

1. The voltage supply is  $V_{CC}$  = 13.5 V



# 4 Package and PC board thermal data

#### 4.1 SOT-223 thermal data

Figure 19. SOT-223 PC board



1. Layout condition of  $R_{th}$  and  $Z_{th}$  measurements (PCB FR4 area = 30 mm x 58 mm, PCB thickness = 2 mm, Cu thickness = 35  $\mu$ m, copper areas: from minimum pad lay-out to 0.8 cm<sup>2</sup>).

Figure 20. R<sub>thi-amb</sub> vs. PCB copper area in open box free air condition RTHjamb (°C/W) 150 footprint 140 130 120 110 100 90 80 70 60 0.5 1.5 2 0 2.5 PCB Cu heatsink area (cm²)



Figure 21. SOT-223 thermal impedance junction ambient single pulse

**Equation 2: pulse calculation formula** 

$$Z_{TH\delta} = R_{TH} \triangleright \delta + Z_{THtp} (1 - \delta)$$

where  $\delta = t_P/T$ 

Figure 22. Thermal fitting model of a LSD in SOT-223

 The fitting model is a semplified thermal tool and is valid for transient evolutions where the embedded protections (power limitation or thermal cycling during thermal shutdown) are not triggered.

57

Table 16. Thermal parameters

| Area/island (cm <sup>2</sup> ) | Footprint | 2  |
|--------------------------------|-----------|----|
| R1 (°C/W)                      | 0.4       |    |
| R2 (°C/W)                      | 0.8       |    |
| R3 (°C/W)                      | 4.5       |    |
| R4 (°C/W)                      | 24        |    |
| R5 (°C/W)                      | 0.1       |    |
| R6 (°C/W)                      | 115       | 45 |
| C1 (W.s/°C)                    | 0.00006   |    |
| C2 (W.s/°C)                    | 0.0005    |    |
| C3 (W.s/°C)                    | 0.03      |    |
| C4 (W.s/°C)                    | 0.16      |    |
| C5 (W.s/°C)                    | 1000      |    |
| C6 (W.s/°C)                    | 0.4       | 2  |



#### 4.2 SO-8 thermal data

Figure 23. SO-8 PC board



Layout condition of R<sub>th</sub> and Z<sub>th</sub> measurements (PCB FR4 area = 58 mm x 58 mm, PCB thickness = 2 mm, Cu thickness = 35 µm (front and back side), Copper areas: from minimum pad lay-out to 2 cm<sup>2</sup>).

Figure 24.  $R_{thj\text{-}amb}$  vs. PCB copper area in open box free air condition





Figure 25. SO-8 thermal impedance junction ambient single pulse

**Equation 3: pulse calculation formula** 

$$Z_{TH\delta} = R_{TH} \triangleright \delta + Z_{THtp} (1 - \delta)$$

where  $\delta = t_P/T$ 

Figure 26. Thermal fitting model of a LSD in SO-8

 The fitting model is a semplified thermal tool and is valid for transient evolutions where the embedded protections (power limitation or thermal cycling during thermal shutdown) are not triggered.

Table 17. Thermal parameters

| Area/island (cm <sup>2</sup> ) | Footprint | 2  |
|--------------------------------|-----------|----|
| R1 (°C/W)                      | 0.4       |    |
| R2 (°C/W)                      | 2.4       |    |
| R3 (°C/W)                      | 3.5       |    |
| R4 (°C/W)                      | 21        |    |
| R5 (°C/W)                      | 16        |    |
| R6 (°C/W)                      | 58        | 28 |
| C1 (W.s/°C)                    | 0.00008   |    |
| C2 (W.s/°C)                    | 0.0016    |    |
| C3 (W.s/°C)                    | 0.0075    |    |
| C4 (W.s/°C)                    | 0.045     |    |
| C5 (W.s/°C)                    | 0.35      |    |
| C6 (W.s/°C)                    | 1.05      | 2  |

# 5 Package and packing information

## 5.1 ECOPACK®

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark.

### 5.2 SOT-223 mechanical data



Figure 27. SOT-223 package dimensions

Table 18. SOT-223 mechanical data

| DIM.   |      | mm.      |      |        | inch  |       |
|--------|------|----------|------|--------|-------|-------|
| DIIVI. | Min. | Тур.     | Max. | Min.   | Тур.  | Max.  |
| Α      |      |          | 1.8  |        |       | 0.071 |
| В      | 0.6  | 0.7      | 0.85 | 0.024  | 0.027 | 0.033 |
| B1     | 2.9  | 3        | 3.15 | 0.114  | 0.118 | 0.124 |
| С      | 0.24 | 0.26     | 0.35 | 0.009  | 0.01  | 0.014 |
| D      | 6.3  | 6.5      | 6.7  | 0.248  | 0.256 | 0.264 |
| е      |      | 2.3      |      |        | 0.09  |       |
| e1     |      | 4.6      |      |        | 0.181 |       |
| Е      | 3.3  | 3.5      | 3.7  | 0.13   | 0.138 | 0.146 |
| Н      | 6.7  | 7        | 7.3  | 0.264  | 0.276 | 0.287 |
| V      |      | 10 (max) |      |        |       |       |
| A1     | 0.02 |          | 0.1  | 0.0008 |       | 0.004 |

### 5.3 SO-8 mechanical data

D hx45

A1

SEATING PLANE

C GAGE PLANE

1 4 4

Figure 28. SO-8 package dimensions

Table 19. SO-8 mechanical data

| Complete          |      | Millimeters |      |  |  |  |  |
|-------------------|------|-------------|------|--|--|--|--|
| Symbol            | Min. | Тур.        | Max. |  |  |  |  |
| Α                 |      |             | 1.75 |  |  |  |  |
| A1                | 0.10 |             | 0.25 |  |  |  |  |
| A2                | 1.25 |             |      |  |  |  |  |
| b                 | 0.28 |             | 0.48 |  |  |  |  |
| С                 | 0.17 |             | 0.23 |  |  |  |  |
| D <sup>(1)</sup>  | 4.80 | 4.90        | 5.00 |  |  |  |  |
| E                 | 5.80 | 6.00        | 6.20 |  |  |  |  |
| E1 <sup>(2)</sup> | 3.80 | 3.90        | 4.00 |  |  |  |  |
| е                 |      | 1.27        |      |  |  |  |  |
| h                 | 0.25 |             | 0.50 |  |  |  |  |
| L                 | 0.40 |             | 1.27 |  |  |  |  |
| L1                |      | 1.04        |      |  |  |  |  |
| k                 | 0°   |             | 8°   |  |  |  |  |
| ccc               |      |             | 0.10 |  |  |  |  |

Dimension D does not include mold flash, protrusions or gate burrs. Mold flash, potrusions or gate burrs shall not exceed 0.15 mm in total (both side).

<sup>2.</sup> Dimension "E1" does not include interlead flash or protrusions. Interlead flash or protrusions shall not exceed 0.25 mm per side.

### 5.4 SOT-223 packing information

The devices can be packed in tube or tape and reel shipments (see the *Table 1: Devices summary on page 1*).



Figure 29. SOT-223 tape and reel shipment (suffix "TR")

### 5.5 SO-8 packing information

Figure 30. SO-8 tube shipment (no suffix)



Figure 31. SO-8 tape and reel shipment (suffix "TR") **Reel dimensions** Base q.ty 2500 at slot location Bulk q.ty 2500 A (max) 330 B (min) 1.5 C (± 0.2) 13 20.2 G (+ 2 / -0) 12.4 N (min) 60 T (max) 18.4 All dimensions are in mm. tape start Tape dimensions According to Electronic Industries Association (EIA) Standard 481 rev. A, Feb. 1986 Tape width W 12 TOP COVER TAPE Tape hole spacing P0 (± 0.1) 4 Component spacing 8 Hole diameter D (+ 0.1/-0) 1.5 Hole diameter 1.5 D1 (min) Hole position F (± 0.05) 5.5 Compartment depth K (max) 4.5 User Direction of Feed Hole spacing P1 (± 0.1) 2 All dimensions are in mm.

Top

cover

No components

500mm min

Components

Empty components pockets

saled with cover tape.

User direction of feed



No components

500mm min

0 0 0 0 0

User Direction of Feed

 $\circ$ 

# 6 Revision history

Table 20. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9-Jan-2008  | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 25-Jun-2009 | 2        | Updated corporate template from V2 to V3  Table 3: Suggested connections for unused and n.c. pins  - V <sub>ESD2</sub> : updated parameter and value  - V <sub>ESD2</sub> : changed value  Table 4: Absolute maximum ratings  - R <sub>thj-case</sub> : deleted max value for SO-8  - R <sub>thj-amb</sub> : added max value for both SOT-223 and SO-8  Table 7: Source drain diode  - V <sub>SD</sub> : added typ value  Table 8: Input section.  - V <sub>ICL</sub> : added min/max value for I <sub>S</sub> = 1 mA  - V <sub>INTH</sub> : added min/max value  Table 9: Status pin  - V <sub>STCL</sub> : added max value for I <sub>STAT</sub> = 1 mA  Table 10: Logic input  - V <sub>ICL</sub> : added max value for I <sub>STAT</sub> = 1 mA  Table 12: Supply section  - I <sub>S</sub> : changed unit of measurement for ON-state.  - V <sub>VSL</sub> : added max value for I <sub>STAT</sub> = 1 mA  Table 13: Switching characteristics  - t <sub>d</sub> (OFF): changed typ value both for SOT-223 and SO-8  - W <sub>ON</sub> : added typ value for SO-8  - MON: added typ value for SO-8  - Added all typ column for SOT-223  Table 14: Protection and diagnostics  - I <sub>limL</sub> : changed typ value  - Deleted row T <sub>R</sub> valid for VNL5050N3-E option  Added Figure 6: Source diode forward characteristics  Added Figure 9: Static drain source on-resistance vs. drain current  Added Figure 9: Static drain source on-resistance vs. drain current  Added Figure 9: Static drain source on-resistance vs. drain current  Added Figure 10: Transfer characteristics  Added Figure 11: Transfer characteristics  Added Figure 12: Output characteristics  Added Figure 13: Normalized on-resistance vs. temperature  Added Chapter 4: Package and PC board thermal data |

Table 20. Document revision history (continued)

| Date        | Revision         | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 25-Jun-2009 | 2<br>(continued) | Deleted table 25: SOT-223 mechanical data & package outline Added Figure 27: SOT-223 package dimensions Added Table 18: SOT-223 mechanical data Deleted table 26: SO-8 mechanical data & package outline Added Figure 28: SO-8 package dimensions Added Table 19: SO-8 mechanical data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 19-Aug-2009 | 3                | Updated corporate template from V3 to V3-1 Deleted row for R <sub>thj-case</sub> in <i>Table 5: Thermal data</i>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 20-Nov-2009 | 4                | Changed the document title  Took the first line off the bullet list for Features on cover page  Table 4: Absolute maximum ratings  - E <sub>AS</sub> : added new row  Table 6: Power MOS section  - V <sub>supply</sub> : added new row  - R <sub>ON</sub> : updated test conditions  Table 8: Input section.  - I <sub>SS</sub> : updated test conditions  - Updated the table footnote  Table 13: Switching characteristics  - Moved footnote 2 and changed its text  - W <sub>ON</sub> : changed typ value  - W <sub>OFF</sub> : changed typ value  Table 14: Protection and diagnostics  - I <sub>limH</sub> : updated test conditions  - I <sub>limL</sub> : updated test conditions  - t <sub>dlimL</sub> : changed typ value  Updated Figure 7: Static drain source on-resistance vs. drain current  Updated Figure 9: Static drain source on-resistance vs. input voltage  Updated Figure 10: Transfer characteristics  Added Figure 11: Transfer characteristics (inside view for V <sub>IN</sub> = 2 V to 3 V)  Updated Figure 14: Normalized input threshold vs. temperature  Added Section 3.2: MCU I/O protection |
| 19-Sep-2013 | 5                | Updated Disclaimer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 17-Dec-2013 | 6                | Table 4: Absolute maximum ratings: I <sub>D</sub> : updated value  Table 8: Input section.:  - I <sub>ISS</sub> : updated value  Table 12: Supply section:  - I <sub>S</sub> : updated value  Updated Figure 16: VNL5050N3-E application schematic and Figure 17: VNL5050S5-E application schematic  Updated Section 3.2: MCU I/O protection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



DocID15917 Rev 6

33/33