











### Overiew of the Topics:

- Fixes for AscendC Build Pipeline And Vector Unit
- New Strategy For Generating Copies
- Current Status of CubeUnit Codegen and Current Issues





#### Work on the AscendC Backend:

- For performance numbers I refer to: <a href="https://cset.georgetown.edu/publicati">https://cset.georgetown.edu/publicati</a> on/pushing-the-limits-huaweis-ai-chiptests-u-s-export-controls/
- I see HBM capacity is 32 GB on the server there I assume, the server 910B has 800 GB/s HBM bandwidth.

| Ascend 910 series (first-generation) | Ascend 910B series (second-generation)                                                              |
|--------------------------------------|-----------------------------------------------------------------------------------------------------|
| Mid 2019                             | Late 2022                                                                                           |
| 220 - 320                            | 280 - 400                                                                                           |
| 32                                   | ?                                                                                                   |
| 30 - 32                              | 20 - 25                                                                                             |
| 0.9 - 1.15 GHz                       | 1.65 - 1.85 GHz                                                                                     |
| 76 MB                                | 211 MB                                                                                              |
| НВМ2                                 | НВМ2е                                                                                               |
| 1228 GB/s                            | 800/1600 GB/s                                                                                       |
| 32 GB                                | 32/64 GB                                                                                            |
| TSMC 7nm (N7+)                       | SMIC 7nm (N+2)                                                                                      |
|                                      | (first-generation)  Mid 2019  220 - 320  32  30 - 32  0.9 - 1.15 GHz  76 MB  HBM2  1228 GB/s  32 GB |







#### Work on the AscendC Backend:

- Updated NPU-Info Parsing Script to work on 910B server.
- Updated CMake Build Files, Compile Flags etc.
- Fixed couple of compile errors that appeared after migrating to 8.1RC1 related to typecasts. (From 8.0)





#### **Vector Unit Also Functional On Ascend 910B:**









### **Vector Copy / Addition Benchmark**

- Ran N=25+5 benchmarks, Outliers (Z-score > 3) removed, 100 bins, launched 2 kernels per program, measured the second kernel. Discarded the first 5 programs launches.
- The runtime distribution is not normal distribution. The median runtime of the N'=25 runs. The distribution looks binomial and the difference between minimum and maximum runtime is not significant.
- Vector Copy kernel computing B = A timeouts using AscendC::Que's, the kernel computes C = A + B
- Every AiCore adds frag\_size elements at a time, vectors added 32 \* frag\_size at a time. Pseudocode for the copy benchmark:





- Strategy pattern with a pool of copy functions.
- One the copies are chosen depending on the configuration and the hardware model.







Why a pool of copy functions?



Possible memory copies for 910A



Possible memory copies for 910B





Why a pool of copy functions?



Possible memory copies for 910A



https://www.hiascend.com/document/detail/zh/canncommercial/81RC1/developmentguide/opdevg/Ascendcopdevg/atlas\_ascendc\_10\_0008.html





Why a pool of copy functions?



https://www.hiascend.com/document/detail/zh/canncommercial/81RC1/developmentquide/opdevg/Ascendcopdevg/atlas ascendc 10 0008.html



Possible memory copies for 910B





Why a pool of copy functions?



Possible memory copies for 910A

Possible memory copies for 910B





Why a pool of copy functions?



Possible memory copies for 910A

Possible memory copies for 910B





### **Motivation In the Backend Implementation:**

- Expose the dataflow of data
  - While hiding the implementation specific layouts requirements from the user





The Goal is the show this to the user:







The Goal is the show this to the user:





Such that the user does not need to worry about the which storage format is necessary for which A2 vs A1.

https://www.hiascend.com/document/detail/zh/canncommercial/81RC1/developmentguide/opdevg/Ascendcopdevg/atlas\_ascendc\_10\_00006.html





```
1. Alloc local tensor
LocalTensor<>(A_A1) >
setGlobalBuffer(A, 32*32)
                                                          A@Glb.shape{M, K}
                                               A@Glb
DataCopyParams Params;
Params.blockCount = 32;
                                                    Memlet{0..32,0..32}
Params.blockLen = 32 / 16;
Params.srcStride =
static_cast<uint16_t>((N / 16) - 1);
                                                          A@A2.shape{32, 32}
                                               A@A1
Params.dstStride = 0;
```

```
DataCopy(...)
QueueA_A1.Enque(A_A1)
```





```
1. Alloc local tensor
LocalTensor<>(A_A1)
                                     2. Read the
                                     buffer size
setGlobalBuffer(A, 32*32)
                                     read from the
                                                           A@Glb.shape{M, K}
                                                A@Glb
                                     memlet
DataCopyParams Params;
Params.blockCount = 32;
                                                     Memlet{0..32,0..32}
Params.blockLen = 32 / 16;
Params.srcStride =
static_cast<uint16_t>((N / 16) - 1);
                                                           A@A2.shape{32, 32}
                                                A@A1
Params.dstStride = 0;
```

```
DataCopy(...)
QueueA_A1.Enque(A_A1)
```

















```
A_A1 = queue_A_A1.DeQue <>()
                                          1. Deque src
For (...) {
int srcOffset = ..., int dstOffset = ...
LoadDataParams;
LoadDataParams.repeatTimes = 32 / 16;
LoadDataParams.srcStride = 32 / 16;
LoadDataParams.ifTranspose = true;
LoadData(A_A2[dstOffset], A_A1[srcOffset],
LoadDataParams);
queue_A_A2.EnQue(A_A2);
queue_A_A1.FreeTensor(A_A1);
```







```
A_A1 = queue_A_A1.DeQue <>()
                                            1. Deque src
For (...) {
int srcOffset = ..., int dstOffset = ...
                      2. generate the for loop to copy the
                                                                    A@A1.shape{32, 32}
                                                         A@A1
                      memlet shape as a unit of 16x16
LoadDataParams;
                      blocks
                                                               Memlet{0..32,0..32}
LoadDataParams.repeatTimes = 32 / 16;
LoadDataParams.srcStride = 32 / 16;
LoadDataParams.ifTranspose = true;
                                                                    A@A2.shape{32, 32}
                                                         A@A2
LoadData(A_A2[dstOffset], A_A1[srcOffset],
LoadDataParams);
queue_A_A2.EnQue(A_A2);
queue_A_A1.FreeTensor(A_A1);
```





```
A_A1 = queue_A_A1.DeQue <>()
                                             1. Deque src
For (...) {
int srcOffset = ..., int dstOffset = ...
                      2. generate the for loop to copy the
                                                                     A@A1.shape{32, 32}
                                                          A@A1
                      memlet shape as a unit of 16x16
LoadDataParams;
                      blocks
                                                               Memlet{0..32,0..32}
LoadDataParams.repeatTimes = 32 / 16;
LoadDataParams.srcStride = 32 / 16;
LoadDataParams.ifTranspose = true;
           3. generate the copy call
                                                                     A@A2.shape{32, 32}
                                                          A@A2
LoadData(A_A2[dstOffset], A_A1[srcOffset],
LoadDataParams);
queue_A_A2.EnQue(A_A2);
queue_A_A1.FreeTensor(A_A1);
```





```
A_A1 = queue_A_A1.DeQue <>()
                                              1. Deque src
For (...) {
int srcOffset = ..., int dstOffset = ...
                       2. generate the for loop to copy the
                                                                      A@A1.shape{32, 32}
                                                           A@A1
                       memlet shape as a unit of 16x16
LoadDataParams;
                       blocks
                                                                 Memlet{0..32,0..32}
LoadDataParams.repeatTimes = 32 / 16;
LoadDataParams.srcStride = 32 / 16;
LoadDataParams.ifTranspose = true;
           3. generate the copy call
                                                                      A@A2.shape{32, 32}
                                                           A@A2
LoadData(A_A2[dstOffset], A_A1[srcOffset],
LoadDataParams);
                                    4. register copy, free src (alloc of
                                    local tensor omitted)
queue_A_A2.EnQue(A_A2);
queue_A_A1.FreeTensor(A_A1);
```





## **Async Copy using AscendC Binary Semaphores:**



Can be schedule to be just before the first read of A2.





#### **Current Issues:**

- Can generate syntactically correct AscendC code for the cube unit.
- Kernel timeouts (identified issues and currently working on fixes)





#### **Current Issues:**

М



$$C = A \times B \quad \kappa$$



K





- Transformation (1) defines the per-thread computation domain  $(TM \times TN)$
- Transformation (2) establishes the computation of the core-group (e.g., 32 for 910A, 20 for 910B4) domain ( $BM \times BN$ ).
- The first tiling transformation (3) enables explicit data movement from global memory to A1 and B1 memory locations.
- The second tiling transformation (4) orchestrates movement from A1/B1 to A2/B2 respectively.





#### SDFG of 2D-blocktiled baseline GEMM









- For BlockTiling transformation (3: Global → A1, Global → B1) I created a hotfix to create the Glb → A1 → A2 and Glb → B1 → B2 directly within the same map (and only use thread-local tile) where A1 and A2 has the same size. As the current dimensions of A1 and B1 only make sense if cores can access other core's A1 or B1 storage.
  - If all cores copies the same memory locations from GM to A1 is there a broadcast mechanism?
  - Is it possible for a core to control/see the data another core loads to A1/B1 storage?
  - (The question is: if all levels of the memory locations expect GM are core-local, then will and how data locality effect the performance?)





Is moving partial deque from A1 to A2 allowed in the Que & Pipe syntax? The Deque of A1\_A and the following implicit synchronization indicates not.

What about if I use binary semaphores?

A1\_A[16,32]

A2\_A[16,32]

3 Calls the AscendC::Mmad ◀ With M=N=K=16







- Then, do the steps A1 → A2 and B1 → B2 exist purely to make the layout conform with the layout required by the cube unit? (Such that the whole A2 data needs to be consumed within a call to the CubeUnit)
- Is it possible to load load the A1 to A2 in tiles within a for loop with data movement using Ques\*





From the DeQue and Enque operations I consider

```
pipe.InitBuffer(queue A1 A, 1, 32 * 32 * sizeof(dace::float16));
   pipe.InitBuffer(queue A2 A, 1, 16 * 16 * sizeof(dace::float16));
    for (int i = 0; i < 4; ++i) { // Num Blocks
                                                         This code would timeout / fail
       A1 A = queue A1 A.DeQue<dace::float16>();
                                                             due to out of bounds on
       A2 A = queue A2 A.AllocTensor<dace::float16>();
       int x0ffset = (i\%2)*16;
                                                                          A2 A?
       int y0ffset = (i/2)*16;
10
11
       AscendC::LoadData2DParams A2 ALoadDataParams;
12
       A2 ALoadDataParams.repeatTimes = 16 / 16; // 16 byze is the unit size
       A2 ALoadDataParams.srcStride = 16 / 16;
13
       A2 ALoadDataParams.ifTranspose = false; // No transpose for A
14
15
16
       AscendC::LoadData(A2 A, A1 A[x0ffset + y0ffset * 16], A2 ALoadDataParams);
       if (i == 3) {
17
18
           queue A2 A.EnQue(A1 A);
19
       } else {
20
           queue A2 A.FreeTensor(A1 A);
21
22
       queue A2 A. EnQue(A2 A);
23
        . . .
24
```





#### **Next Steps:**

- Complete GitHub Issues
- Fix the issues in the generated code
- If time permits:
- Work on the vectorized-stencil microbenchmark for the Vector Unit
- Introduce copies using binary semaphores for the vector unit