



Microprocessors & Interfacing

8255 IO Interfacing

Dr. Gargi Prabhu Department of CS & IS



# 82C55 Interfacing: IN AL, 15





# **OUT 15, AL**



# **Interfacing**





#### **Bidirectional Mode**

- In bidirectional mode, each of the three I/O ports (Port A, Port B, and Port C) can function as both input and output.
- This means that each bit of the port can be individually configured as either an input or an output.
- This flexibility is useful when interfacing with external devices that both send and receive data through the same port.

# **Handshaking Mode**

- Handshaking refers to a method of communication between two devices where control signals are exchanged to coordinate the transfer of data.
- In the context of the 8255, handshaking mode is often used in conjunction with bidirectional mode to ensure reliable data transfer between the microprocessor and external devices. Handshaking involves signals such as Strobe (STB), Acknowledge (ACK), and Busy (BSY) that indicate the readiness of devices to send or receive data.

# innovate achieve lead

#### Mode 0

1. Two 8-bit ports (port A and port B) and two 4-bit ports (port C upper and lower) are available. The two 4-bit

ports can be combined used as a third 8-bit port.

- 2. Any port can be used as an input or output port.
- 3. Output ports are latched. Input ports are not latched.
- 4. A maximum of four ports are available



# Mode 0 Example

Interface an 8255 chip with 8086 to work as an I/O port. Initialize port A as output port, Port B as I/P port and Port C as O/p port. Port A address should be 0740H. Write an ALP to sense switch positions SW0-SW7 connected to port B. The sensed pattern to be displayed on port A, to which 8 LED's are connected, while port C displays number of on switches out ot eight switches.

#### **Control Word**



#### **Circuit**







# **Port Register Addressing**

| 8255   | I/O Address lines |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 | Hex. Port<br>Addresses |       |
|--------|-------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------------------------|-------|
| Ports  | A <sub>15</sub>   | A <sub>14</sub> | A <sub>13</sub> | A <sub>12</sub> | A <sub>11</sub> | A <sub>10</sub> | A <sub>09</sub> | A <sub>08</sub> | A <sub>07</sub> | A <sub>06</sub> | A <sub>05</sub> | A <sub>04</sub> | A <sub>03</sub> | A <sub>02</sub> | A <sub>01</sub> | A00                    |       |
| PortA  | 0                 | 0               | 0               | 0               | 0               | 1               | 1               | 1               | 0               | 1               | 0               | 0               | 0               | 0               | 0               | 0                      | 0740H |
| Port B | 0                 | 0               | 0               | 0               | 0               | 1               | 1               | 1               | 0               | 1               | 0               | 0               | 0               | 0               | 1               | 0                      | 0742H |
| Port C | 0                 | 0               | 0               | 0               | 0               | 1               | 1               | 1               | 0               | 1               | 0               | 0               | 0               | 1               | 0               | 0                      | 0744H |
| CWR    | 0                 | 0               | 0               | 0               | 0               | 1               | 1               | 1               | 0               | 1               | 0               | 0               | 0               | 1               | 1               | 0                      | 0746H |



#### **Program**

```
: Initialise CWR with
    MOV DX. 0746 H
    MOV AL. 82 H
                               : control word 82H
    OUT DX. AL
                               ; Get address of port B in DX
    SUB DX.04
    IN AL. DX
                               ; Read port B for switch
    SUB DX.02
                               : positions in to AL and get port A address
                               : in DX.
    OUT DX. AL
                               : Display switch positions on port A
    MOV BL. 00 H
                              : Initialise BL for switch count
    MOV CH. 08H
                               : Initialise CH for total switch number
YY: ROL AL
                               ; Rotate AL through carry to check,
    JNC XX
                               : whether the switches are on or
    INC BL
                               : off. i.e. either 1 or 0
XX : DEC CH
                               : Check for next switch. If
    JNZ YY
                               : all switch are checked, the
    MOV AL. BL
                               : number of on switches are
    ADD DX, 04
                               ; in BL.Display it on port C
    OUT DX.AL
                               : lower.
    HLT
                               ; Stop
```



# **Mode 1 (Strobed Input)**

- Mode 1 operation causes port A and/or port B to function as latching input devices.
- This allows external data to be stored into the port until the microprocessor is ready to retrieve it.
- Port C is also used in mode 1 operation—not for data, but for control or handshaking signals that help operate either or both port A and port B as strobed input ports.
- The strobed input port captures data from the port pins when the strobe (STB') is activated.



# Input control signal definitions

- STB' (Strobe input) If this lines falls to low, the data available at 8-bit input port is loaded into input latches.
- IBF (Input buffer full) If this signal rises to logic 1, it indicates that data has been loaded into latches, i.e. it works as an acknowledgement.
- INTR (Interrupt request) This active high output signal can be used to interrupt the CPU whenever an input device requests the service.

The INTR becomes a logic 1 when the STB' input returns to logic 1, and is cleared when the data are input from the port by the microprocessor



### Input control signal definitions

- INTE The interrupt enable signal is neither an input nor an output; it is an internal bit programmed via the port PC4 (port A) or PC2 (port B) bit position.
- **PC7, PC6** The port C pins 7 and 6 are general-purpose I/O pins that are available for any purpose.

# Internal structure: Strobed input operation (mode 1) of the 82C55









# **Thank You**