## IMPERIAL COLLEGE OF SCIENCE, TECHNOLOGY AND MEDICINE

## **EXAMINATIONS 2009**

BEng Honours Degree in Computing Part II
MEng Honours Degrees in Computing Part II
BEng Honours Degree in Information Systems Engineering Part II
MEng Honours Degree in Information Systems Engineering Part II
MSc in Computing Science
for Internal Students of the Imperial College of Science, Technology and Medicine

This paper is also taken for the relevant examinations for the Associateship of the City and Guilds of London Institute

PAPER C210=E2.13

COMPUTER ARCHITECTURE

Tuesday 12 May 2009, 14:30 Duration: 120 minutes

Answer THREE questions

Paper contains 4 questions Calculators required

- 1a What does CPI stand for? Explain how a compiler can affect CPI.
- Provide one benefit and one drawback for architectures supporting
   (i) register-register instructions,
   (ii) register-memory instructions.
- c Measurements of the machine RR show that the fraction of ALU instructions is  $\alpha$  and the fraction of load instructions is  $\beta$ ; the remaining fraction is taken up by other instructions. The cycle count for (i) an ALU instruction is x, (ii) for a load instruction is y, and (iii) for all other instructions is z. What is the CPI for RR?
- d A new machine RM is obtained by adding register-memory instructions for ALU operations to the instruction set of RR. These register-memory instructions have one source operand in memory, and each takes m cycles. Given that a fraction k of ALU operations directly use a loaded operand that is not used again, what is the CPI for RM? What is the ratio of execution time for RR and RM?

The four parts carry, respectively, 15%, 20%, 15%, 50% of the marks.

- 2 For this question, your diagrams do not need to show the internal details of half adders, full adders and multiplexers.
- a Provide a diagram for ALU0, a 4-bit ALU that is capable of computing bitwise boolean *and* and boolean *or*.
- b Explain, with the help of a diagram, how ALU0 can be extended to become ALU1, which supports a single-bit output producing a one when all outputs from ALU0 is zero.
- c Explain, with the help of a diagram, how ALU1 can be extended to become ALU2, which supports a single-bit output producing a one when all the corresponding bits of the two inputs to ALU2 are the same. In other words, bit zero of both inputs are the same, bit one of both inputs are the same, and so on.
- d Explain, with the help of a diagram, how ALU2 can be extended to become ALU3, which produces the absolute value of the 4-bit outputs from ALU2.

The four parts carry, respectively, 20%, 20%, 30%, 30% of the marks.

- For this question, your diagrams do not need to show the internal details of half adders, full adders and multiplexers.
  - a Provide a diagram showing how a one-bit data variable for the token-passing hardware compilation approach can be implemented using a D flipflop and one or more combinational logic components.
  - b Provide a diagram for the control circuit for implementing the parallel statement for the token-passing hardware compilation approach, using an SR flipflop. Provide another diagram showing how the SR flipflop can be implemented using a D flipflop and one or more combinational logic components.
- c Show how the control circuit in Part b can be simplified, provided that all the statements that run in parallel take either zero or one clock cycle.

The three parts carry, respectively, 20%, 40%, 40% of the marks.

- 4a Explain why an instruction cache usually has lower miss rate than a data cache.
- b Suggest one advantage and one disadvantage for (i) separate instruction cache and data cache, each of n bytes, (ii) a unified cache of 2n bytes for both instruction and data.
- c Calculate the miss rate for a machine S with separate instruction cache and data cache, each of n bytes. There are i misses per k instructions for the instruction cache, and d misses per k instructions for the data cache. A fraction  $\alpha$  of instructions involve data transfer, while a fraction  $\beta$  of instructions contain instruction references and the rest contain data references. A hit takes h cycles and the miss penalty is m cycles.
- d Calculate the miss rate for a machine U with a unified cache of 2n bytes, for both instruction and data. There are u misses per k instructions for this unified cache. A fraction  $\alpha$  of instructions involve data transfer.
- Calculate the Average Memory Access Time for S and U.

The five parts carry, respectively, 15%, 20%, 20%, 20%, 25% of the marks.

| Department of                                       | Computing Examinations — 2008–2009 Session                                                |            | Conf                             | idential                    |
|-----------------------------------------------------|-------------------------------------------------------------------------------------------|------------|----------------------------------|-----------------------------|
|                                                     | MODEL ANSWER and MARKING S                                                                | СНЕМЕ      |                                  |                             |
| First Examiner                                      | wl Paper Co                                                                               | de Czl     | 0 = E2.13                        |                             |
| Second Examiner KK lewny Question   Page 1 out of 1 |                                                                                           |            |                                  |                             |
| Question labels i                                   | n left margin                                                                             | Mark al    | locations in right               | margin                      |
|                                                     | ands for cycles per instruction. Com                                                      |            |                                  | -                           |
| 1 1                                                 | n select instructions that take fewer auting a program into machine code.                 | •          | an in                            | 3                           |
|                                                     | register instructions: Simple, fast, but<br>memory : : slower due to mer                  |            | nuction count<br>, but dense cod | 4                           |
| C. CPIR                                             | $R = CPI_{ALU} + CPI_{local} + CPI_{store}$<br>= $XX + BY + (1-X-$                        | ß) z       | (4)                              | 3                           |
| d let                                               | CPI for RM for ALU, I rad and Ston                                                        | re Instruc | ctions be                        |                             |
| CPI                                                 | ALU', CPland', CPIStore'                                                                  | ď          | Comment by                       | $\setminus \mid \cdot \mid$ |
| CPI                                                 | ALU' = $(km + (1-k)\chi)\frac{d}{1-kd}$                                                   | = 1-14     | (Km+x-Kx)                        | '                           |
| CPI                                                 | $load' = y \left( \frac{R - k\alpha}{I - k\alpha} \right)$                                |            | ĸ                                |                             |
| CP                                                  | Store' = $z\left(\frac{1-\alpha-\beta}{1-k\alpha}\right)$                                 |            |                                  |                             |
| CP                                                  | KM = CPIALLY + CPILONS + C                                                                | Pl Stone   |                                  |                             |
| . ^                                                 | = I-ka (akm+dx-dks                                                                        | x + By -   | · dz - Bz)                       |                             |
| of ru                                               | time = $\frac{dx + \beta y + (1-d-\beta)}{(1-k\alpha)(\frac{dkm + dx - dkx}{1-k\alpha})}$ |            | y+z-dz-Bz)                       |                             |
| , Fe                                                |                                                                                           |            |                                  | 10                          |

| Depai   | rtment of Co    | mputing Examinations — 200 | 8-2009 Session  | Confid                     | lential |
|---------|-----------------|----------------------------|-----------------|----------------------------|---------|
|         |                 | MODEL ANSWER a             | nd MARKING SCHE | ME                         |         |
| First E | Examiner        | wl                         | Paper Code      | C210 = E2.13               |         |
| Secon   | d Examiner      | kklenng                    | Question Z      | Page ( out of )            |         |
| Questi  | ion labels in l | eft margin                 | M               | Mark allocations in right  | margin  |
| a       |                 | imux =                     | ALUO)           |                            | 4       |
| Ь       | init to         | ALUOD> =                   | → ALUI →        |                            | 4       |
| C       | mit<br>to 1     | ALU, HONGO                 | 3 ALU2 B        | ab eq<br>001<br>010<br>100 | 6       |
| d       |                 | AUUZ JAUV                  | 2               | ab xor                     | 6       |



| Depar          | rtment of Compu                    | ting Examinations — 2008                                                            | -2009 Session     |            | Confid            | ential |
|----------------|------------------------------------|-------------------------------------------------------------------------------------|-------------------|------------|-------------------|--------|
|                | 1                                  | MODEL ANSWER and                                                                    | MARKING SCHEM     | 1E         | 3                 |        |
| First E        | Examiner                           | wl                                                                                  | Paper Code        | CZIO       | = E 2.13          |        |
| Secon          | d Examiner                         | kk leung                                                                            | Question 4        | Page       | l out of          | 1      |
| Questi         | ion labels in left m               | V                                                                                   | M                 | ark alloca | ations in right n | nargii |
| a              | 16 cality                          | instructions often                                                                  |                   | 89         |                   | 3      |
| Ь              | to conflict.  Unified I reducing c | & D caches: higher l<br>s between I and i<br>& D cache: more<br>apacity misses, but | Mexilla partition | ina beti   | veen I&D          | 4      |
| С              | data miss                          | for S: i/k for S: dd/k s for S: (i+dd)                                              | /k                |            |                   | 4      |
| d              | overall mis                        | s for U: (u+ xu                                                                     | )/k = u(d+i)      | /k         |                   | 4      |
| e              | AMAT: hi                           | t time + (miss n<br>h + (it dd)                                                     | ate) x (miss pe   | nalty)     | uat .             | 8      |
|                | (in cycles,<br>per instr) =        | , (,                                                                                | d))/k             | 3          |                   |        |
| 5 <sup>8</sup> |                                    |                                                                                     | 1)k * m           |            | 38                |        |
|                |                                    | = (kh + mu (x                                                                       | (+1)) / K         |            |                   | 5      |
|                | * *                                | 8                                                                                   | 9                 |            | ¥i.               |        |
|                | 20                                 |                                                                                     | *                 |            |                   | e      |
|                |                                    |                                                                                     |                   |            |                   |        |