# NEEDS-SPICE: A System for Easing the Development of Simulation-Ready Compact Models

Tianshi Wang and Jaijeet Roychowdhury

EECS Department
University of California at Berkeley

### **Outline**

- What is a compact model?
  - device equations written for circuit simulators
- How is a compact model used by a simulator?
  - how a simulator sets up equations
  - how it solves the equations
  - how simulation can fail (because of the compact model)
    - how a compact model can help avoid simulation failure
- Flows for developing compact models
  - Berkeley SPICE (direct C code)
  - Verilog-A and commercial simulators
  - NEEDS-SPICE & ModSpec (MATLAB and Verilog-A)

# What is a Compact Model



for individual devices ("device simulation")

- Provides detailed information about device operation & characteristics
- Computationally intensive
  - EM simulation, drift-diffusion eqns., numerical solution of PDEs, etc.

### **Compact Model** of Device

- Simple enough to be incorporated in circuit simulators
- Accurate enough to have predictive value for circuits
- Terminal behaviour important
  - · internal details less important
- Purpose: use in circuit design
  - via circuit simulation

# **Example: Capacitor**







"device level" simulation (eg, finite element electrostatic)



# **Example: Capacitor**

### Verilog-A Code:

```
1 `include "disciplines.vams"
   `include "constants.vams"
 4 module Horizontal Cap(t, b, s);
                                    Nodes/Branches
      inout t, b, s;
      electrical t, b, s;
      branch (t ,b )
                                    cap;
       branch (t ,s )
10
                                    ts;
11
      branch (b ,s )
                                    bs;
12
      parameter real L = 4.0e-6
                                    from (0:inf);
13
       parameter real W = 4.0e-6
                                    from (0:inf);
14
15
      parameter real D = 0.6e-6
                                    from (0:inf);
      parameter real EPSR = 3.9
                                    from (0:inf);
16
      // other parameters
17
18
19
       real C, Cpt, Cpb;
20
       analog begin
21
22
           C = P EPS0 * EPSR * L * W / D;
           Cpt = ...; Cpb = ...;
23
24
           I(cap) <+ ddt(C * V(cap));</pre>
25
           I(ts) <+ ddt(Cpt * V(ts));</pre>
26
           I(bs) <+ ddt(Cpb * V(bs));</pre>
27
       end
28 endmodule
```



$$q(v) = Cv$$
  $i(t) = \frac{d}{dt}q(v(t))$ 

**Parameters** 

$$C = \frac{\epsilon_r \epsilon_0 L \cdot W}{d}$$

$$C = \frac{\epsilon_r \epsilon_0 L \cdot W}{d} \left[ 1 + \frac{d}{\pi W} + \frac{d}{\pi W} \ln \left( \frac{2\pi W}{d} \right) \right] + \cdots$$

$$I_{ts}(t) = C_{p,t} \cdot dV_{ts}(t)/dt$$
 H. B. Palmer 1927

 $I_{bs}(t) = C_{p,b} \cdot dV_{bs}(t)/dt$ 

complicated equations for  $C_{p,t}$  and  $C_{p,b}$ 

# **Example: Capacitor**

### ModSpec code (MATLAB)

```
1 ... % Defining names, ID, etc
 3 \text{ vecX} = [\text{vts; vbs}];
 4 \text{ vecY} = [];
 5 \text{ vecU} = [];
 7 ... % Defining parameters, branches, etc
 9 function feout = fe(vecX, vecY, vecU, MOD)
10
       feout = zeros(2,1); % [its; ibs]
11 end % fe
12
13 function geout = ge(vecX, vecY, MOD)
14
       ... % set up variable names from vecXY
     Cpt = ...; Cpb = ...;
15
16
   C = EPS0 * EPSR * L * W / D;
     qeout(1,1) = Cpt * vts + C * vtb its
17
       geout(2,1) = Cpb * vbs C * vtb; %ibs
18
19 end % ge
20
21 function fiout = fi(vecX, vecY, vecV, MOD)
       fiout = [];
23 end % fi
24
25 function giout = gi(vecX, vecY, MOD)
26
       giout = [];
27 end % qi
```

$$q(v) = Cv$$
  $i(t) = \frac{d}{dt}q(v(t))$ 

$$C = \frac{\epsilon_r \epsilon_0 L \cdot W}{d}$$

$$C = \frac{\epsilon_r \epsilon_0 L \cdot W}{d} \left[ 1 + \frac{d}{\pi W} + \frac{d}{\pi W} \ln \left( \frac{2\pi W}{d} \right) \right] + \cdots$$

$$I_{ts}(t) = C_{p,t} \cdot dV_{ts}(t)/dt$$
 H. B. Palmer 1927

$$M_{bs}(t) = C_{p,b} \cdot dV_{bs}(t)/dt$$

complicated equations for  $C_{p,t}$  and  $C_{p,b}$ 

# **Example: MOSFET**



University of Southern California, EE 327 website http://www.isi.edu/~vernier/EE327/mosfet\_3d\_nm\_king\_ucb.jpg



S.L. Jang, J.S. Yuan, S.D. Yen, E. Kritchanchai, G.W. Huang "Experimental evaluation of hot electron reliability on differential Clapp-VCO" Microelectronics Reliability, Volume 53, Issue 2, February 2013, Pages 254–258



Schichman-Hodges (core)

$$I_{ds} = f(V_{gs}, V_{ds})$$

$$= \begin{cases} \beta \left[ (V_{gs} - V_T) - \frac{V_{ds}}{2} \right] V_{ds}, & \text{if } V_{ds} < V_{gs} - V_T \\ \frac{\beta}{2} \left( V_{gs} - V_T \right)^2, & \text{if } V_{ds} \ge V_{gs} - V_T \\ 0 & \text{if } V_{gs} < V_T \end{cases}$$
 $I_{as} = 0$ 

- many other MOS models
  - BSIM, EKV, PSP, ...
  - MVS
    - MIT Virtual Source compact FET model

# Using Compact Models in Simulation

**Simulation Basics Compact Modellers Need to Know** 

### **Outline**

- What is a compact model?
  - writing device equations in a way useful for circuit design (via circuit simulation)
- What does one do with a compact model?
  - simulation (within a circuit simulator)
    - how a simulator sets up equations
    - how it solves the equations
    - how a compact model can make simulation fail
      - how to work around it when designing a compact model
- Flows for developing compact models
  - Berkeley SPICE (direct C code)
  - Verilog-A and commercial simulators
  - ModSpec (in MATLAB or via Verilog-A)

# **Circuit Equations**



$$I_{ds} = f(V_{gs}, V_{ds})$$

$$I_{gs} = \begin{cases} \beta \left[ (V_{gs} - V_T) - \frac{V_{ds}}{2} \right] V_{ds}, & \text{if } V_{ds} < V_{gs} - V_T \\ \frac{\beta}{2} \left( V_{gs} - V_T \right)^2, & \text{if } V_{ds} \ge V_{gs} - V_T \\ 0 & \text{if } V_{gs} < V_T \end{cases}$$

$$I_{gs} = 0$$



$$\operatorname{Isrc}:I_{pn}=I$$

$$\operatorname{Isrc}: I_{pn} = I$$

$$I_{pn} \xrightarrow{\hspace*{1cm}} \operatorname{Res}: I_{pn} = \frac{V_{pn}}{R}$$

$$\operatorname{Res}: I_{pn} = \frac{V_{pn}}{R}$$



# Circuit Equations are DAEs



KCL<sub>1</sub>: 
$$\frac{V_{dd} - e_1}{R_1} - C \frac{d}{dt} (e_1 - e_2) - f_1(V_{in} - e_3, e_1 - e_3) = 0$$
KCL<sub>2</sub>: 
$$\frac{V_{dd} - e_2}{R_2} + C \frac{d}{dt} (e_1 - e_2) - f_2(-e_3, e_2 - e_3) = 0$$

$$KCL_2$$
:  $\frac{V_{dd} - e_2}{R_2} + C$   $\frac{d}{dt}(e_1 - e_2) - f_2(-e_3, e_2 - e_3) = 0$ 

KCL<sub>3</sub>: 
$$f_1(V_{in} - e_3) + f_2(-e_3, e_2 - e_3) - I = 0$$

### Differential, Equations

Algebraic



$$\vec{x}(t) = \begin{bmatrix} e_1(t) \\ e_2(t) \\ e_3(t) \end{bmatrix}$$

$$\vec{x}(t) = \begin{bmatrix} e_1(t) \\ e_2(t) \\ e_3(t) \end{bmatrix} \qquad \vec{q}(\vec{x}) = \begin{bmatrix} -C(e_1 - e_2) \\ +C(e_1 - e_2) \\ 0 \end{bmatrix}$$

$$\vec{u}(t) = [V_{in}(t)]$$

$$\vec{f}(\vec{x}, \vec{u}) =$$

$$\vec{u}(t) = [V_{in}(t)] \qquad \vec{f}(\vec{x}, \vec{u}) = \begin{bmatrix} \frac{V_{dd} - e_1}{R_1} - f_1(V_{in} - e_3, e_1 - e_3) \\ \frac{V_{dd} - e_2}{R_2} - f_2(-e_3, e_2 - e_3) \\ f_1(V_{in} - e_3, e_1 - e_3) + f_2(-e_3, e_2 - e_3) \end{bmatrix}$$

# **Analyses on DAEs: DC/AC/TRAN**



DAEs 
$$\frac{d}{dt}\vec{x}(t) + \vec{f}(\vec{x}(t), \vec{w}(t)) = \vec{0}$$

DC Analysis

 $\rightarrow$  solve for  $\vec{x}(t)$  assuming nothing changes with time ( given constant  $\vec{u}(t)$ 



solve using **Newton-Raphson** method

# $\vec{g}(\vec{x}) \triangleq \vec{f}(\vec{x}, \vec{u}) = \vec{0}$ nonlinear

### **Transient Analysis**



### **AC Analysis**



# The Newton Raphson Method

- Iterative numerical algorithm to solve  $\vec{g}(\vec{x}) = \vec{0}$ 
  - ightharpoonup Start with  $ec{x}_0$  , update  $ec{x}_i$  with derivative information





# NR: Convergence

- Conditions for NR to converge reliably
  - → g(x) must be <u>"smooth"</u>: continuous, differentiable
  - starting guess must be "close enough" to solution
  - → if not "close enough", NR is not guaranteed to converge



- However, there are things we can do to improve convergence:
  - → <u>initialization and limiting</u>

# **Convergence Problems in a Simple Circuit**

$$I_D = I_S \left( e^{\frac{e_1}{V_T}} - 1 \right)$$
 
$$I_S \approx 1 \times 10^{-12}, V_T \approx 0.025$$
 
$$E - e_1$$

$$I_R = \frac{E - e_1}{R}$$

Circuit Equation:  $I_D - I_R = 0$ 

$$\implies g(e_1) \triangleq I_S\left(e^{\frac{e_1}{V_T}} - 1\right) - \frac{E - e_1}{R} = 0$$

Let  $x = e_1$ , draw g(x)



What will happen if  $x_0$  is small?

NR fails for initial guess 0.5





# **NR: Initialization and Limiting**

Initialization and limiting are crucial for NR success

- Initialization: each "problematic" nonlinear device suggests initial branch voltage/current
  - → e.g. diode, V(branch) ~0.7V

**Compact model provides these** 

- Limiting: modify NR update step
  - ightharpoonup e.g. diode,  $\Delta V_d = \operatorname{pnjlim}\left(\Delta V_d, V_d\right)$

See MATLAB demo





don't use this  $\Delta x_i$  directly prevent large  $\Delta x_i$  using limiting

# **Compact Model Development Flows**

### **Outline**

- What is a compact model?
  - writing device equations in a way useful for circuit design (via circuit simulation)
- What does one do with a compact model?
  - simulation (within a circuit simulator)
    - how a simulator sets up equations
    - how it solves the equations
    - how a compact model can make simulation fail
      - how to work around it when designing a compact model
- Flows for developing compact models
  - Berkeley SPICE (direct C code)
  - Verilog-A and commercial simulators
  - NEEDS-SPICE & ModSpec (MATLAB, Verilog-A)

# **SPICE-based Model Development Flow**



## Writing SPICE Model Code

- SPICE: <u>open source</u> and <u>freely available</u>
  - can tweak init/limiting
- Model code is complex
  - many files
- Intricate dependencies
  - → easy to break
- Derivatives done by hand
  - error-prone and extremely tedious
- DC/AC/TRAN analysis code inside model!
  - must know SPICE algorithms
- Typically, takes a PhD student
   Years to deploy compact model
  - needs to learn sim. algorithms
  - needs to learn SPICE coding
    - → poorly done; no documentation, ...



# DC/AC/TRAN code in Compact Model! (SPICE diode code)

```
#ifdef SENSDEBUG
 printf("vd = %.7e \n",vd);
                                    Sensitivity analysis
#endif /* SENSDEBUG */
                                           code
 goto next1;
                                     AC analysis code
if(ckt->CKTmode & MODEINITSMSIG)
 vd= *(ckt->CKTstate0 + here->DIOvoltage);
                                              Transient
} else if (ckt->CKTmode & MODEINITTRAN)
 vd= *(ckt->CKTstate1 + here->DIOvoltage);
                                               analysis
} else if ( (ckt->CKTmode & MODEINITJCT)
                                               related
  (ckt->CKTmode & MODETRANOP)
                                                code
        && (ckt->CKTmode & MODEUIC) / {
                vd=here->DIOinitCond:
 else if ( (ckt->CKTmode & MODEINITJCT)) && here->DIOoff)
        vd=0;
 else if ( ckt->CKTmode & MODEINITJCT)
        vd=here->DIOtVcrit;
} else if ( ckt->CKTmode & MODEINITFIX & hexe->DIOoff) {
        vd=0;
 else
#ifndef PREDICTOR
        if (ckt->CKTmode & MODEINITPRED)
```

### Verilog-A-based Model Development Flow



### **NEEDS-SPICE Model Development Flow**



### **NEEDS-SPICE Model Development Flow (2)**

### Step 1: model developed in ModSpec/MDE

- Takes hours or days
- All in MATLAB
- High level of confidence that model works in simulation
  - → because you have run DC/AC/TRAN in MDE



end of Step 2: high level of confidence Verilog-A model is correct/debugged

### **NEEDS-SPICE Model Development Flow (3)**



### **Summary and Conclusion**

